qcom,mmcc-sdm660.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _DT_BINDINGS_CLK_MSM_MMCC_660_H
  6. #define _DT_BINDINGS_CLK_MSM_MMCC_660_H
  7. #define AHB_CLK_SRC 0
  8. #define BYTE0_CLK_SRC 1
  9. #define BYTE1_CLK_SRC 2
  10. #define CAMSS_GP0_CLK_SRC 3
  11. #define CAMSS_GP1_CLK_SRC 4
  12. #define CCI_CLK_SRC 5
  13. #define CPP_CLK_SRC 6
  14. #define CSI0_CLK_SRC 7
  15. #define CSI0PHYTIMER_CLK_SRC 8
  16. #define CSI1_CLK_SRC 9
  17. #define CSI1PHYTIMER_CLK_SRC 10
  18. #define CSI2_CLK_SRC 11
  19. #define CSI2PHYTIMER_CLK_SRC 12
  20. #define CSI3_CLK_SRC 13
  21. #define CSIPHY_CLK_SRC 14
  22. #define DP_AUX_CLK_SRC 15
  23. #define DP_CRYPTO_CLK_SRC 16
  24. #define DP_GTC_CLK_SRC 17
  25. #define DP_LINK_CLK_SRC 18
  26. #define DP_PIXEL_CLK_SRC 19
  27. #define ESC0_CLK_SRC 20
  28. #define ESC1_CLK_SRC 21
  29. #define JPEG0_CLK_SRC 22
  30. #define MCLK0_CLK_SRC 23
  31. #define MCLK1_CLK_SRC 24
  32. #define MCLK2_CLK_SRC 25
  33. #define MCLK3_CLK_SRC 26
  34. #define MDP_CLK_SRC 27
  35. #define MMPLL0_PLL 28
  36. #define MMPLL10_PLL 29
  37. #define MMPLL1_PLL 30
  38. #define MMPLL3_PLL 31
  39. #define MMPLL4_PLL 32
  40. #define MMPLL5_PLL 33
  41. #define MMPLL6_PLL 34
  42. #define MMPLL7_PLL 35
  43. #define MMPLL8_PLL 36
  44. #define BIMC_SMMU_AHB_CLK 37
  45. #define BIMC_SMMU_AXI_CLK 38
  46. #define CAMSS_AHB_CLK 39
  47. #define CAMSS_CCI_AHB_CLK 40
  48. #define CAMSS_CCI_CLK 41
  49. #define CAMSS_CPHY_CSID0_CLK 42
  50. #define CAMSS_CPHY_CSID1_CLK 43
  51. #define CAMSS_CPHY_CSID2_CLK 44
  52. #define CAMSS_CPHY_CSID3_CLK 45
  53. #define CAMSS_CPP_AHB_CLK 46
  54. #define CAMSS_CPP_AXI_CLK 47
  55. #define CAMSS_CPP_CLK 48
  56. #define CAMSS_CPP_VBIF_AHB_CLK 49
  57. #define CAMSS_CSI0_AHB_CLK 50
  58. #define CAMSS_CSI0_CLK 51
  59. #define CAMSS_CSI0PHYTIMER_CLK 52
  60. #define CAMSS_CSI0PIX_CLK 53
  61. #define CAMSS_CSI0RDI_CLK 54
  62. #define CAMSS_CSI1_AHB_CLK 55
  63. #define CAMSS_CSI1_CLK 56
  64. #define CAMSS_CSI1PHYTIMER_CLK 57
  65. #define CAMSS_CSI1PIX_CLK 58
  66. #define CAMSS_CSI1RDI_CLK 59
  67. #define CAMSS_CSI2_AHB_CLK 60
  68. #define CAMSS_CSI2_CLK 61
  69. #define CAMSS_CSI2PHYTIMER_CLK 62
  70. #define CAMSS_CSI2PIX_CLK 63
  71. #define CAMSS_CSI2RDI_CLK 64
  72. #define CAMSS_CSI3_AHB_CLK 65
  73. #define CAMSS_CSI3_CLK 66
  74. #define CAMSS_CSI3PIX_CLK 67
  75. #define CAMSS_CSI3RDI_CLK 68
  76. #define CAMSS_CSI_VFE0_CLK 69
  77. #define CAMSS_CSI_VFE1_CLK 70
  78. #define CAMSS_CSIPHY0_CLK 71
  79. #define CAMSS_CSIPHY1_CLK 72
  80. #define CAMSS_CSIPHY2_CLK 73
  81. #define CAMSS_GP0_CLK 74
  82. #define CAMSS_GP1_CLK 75
  83. #define CAMSS_ISPIF_AHB_CLK 76
  84. #define CAMSS_JPEG0_CLK 77
  85. #define CAMSS_JPEG_AHB_CLK 78
  86. #define CAMSS_JPEG_AXI_CLK 79
  87. #define CAMSS_MCLK0_CLK 80
  88. #define CAMSS_MCLK1_CLK 81
  89. #define CAMSS_MCLK2_CLK 82
  90. #define CAMSS_MCLK3_CLK 83
  91. #define CAMSS_MICRO_AHB_CLK 84
  92. #define CAMSS_TOP_AHB_CLK 85
  93. #define CAMSS_VFE0_AHB_CLK 86
  94. #define CAMSS_VFE0_CLK 87
  95. #define CAMSS_VFE0_STREAM_CLK 88
  96. #define CAMSS_VFE1_AHB_CLK 89
  97. #define CAMSS_VFE1_CLK 90
  98. #define CAMSS_VFE1_STREAM_CLK 91
  99. #define CAMSS_VFE_VBIF_AHB_CLK 92
  100. #define CAMSS_VFE_VBIF_AXI_CLK 93
  101. #define CSIPHY_AHB2CRIF_CLK 94
  102. #define CXO_CLK 95
  103. #define MDSS_AHB_CLK 96
  104. #define MDSS_AXI_CLK 97
  105. #define MDSS_BYTE0_CLK 98
  106. #define MDSS_BYTE0_INTF_CLK 99
  107. #define MDSS_BYTE0_INTF_DIV_CLK 100
  108. #define MDSS_BYTE1_CLK 101
  109. #define MDSS_BYTE1_INTF_CLK 102
  110. #define MDSS_DP_AUX_CLK 103
  111. #define MDSS_DP_CRYPTO_CLK 104
  112. #define MDSS_DP_GTC_CLK 105
  113. #define MDSS_DP_LINK_CLK 106
  114. #define MDSS_DP_LINK_INTF_CLK 107
  115. #define MDSS_DP_PIXEL_CLK 108
  116. #define MDSS_ESC0_CLK 109
  117. #define MDSS_ESC1_CLK 110
  118. #define MDSS_HDMI_DP_AHB_CLK 111
  119. #define MDSS_MDP_CLK 112
  120. #define MDSS_PCLK0_CLK 113
  121. #define MDSS_PCLK1_CLK 114
  122. #define MDSS_ROT_CLK 115
  123. #define MDSS_VSYNC_CLK 116
  124. #define MISC_AHB_CLK 117
  125. #define MISC_CXO_CLK 118
  126. #define MNOC_AHB_CLK 119
  127. #define SNOC_DVM_AXI_CLK 120
  128. #define THROTTLE_CAMSS_AHB_CLK 121
  129. #define THROTTLE_CAMSS_AXI_CLK 122
  130. #define THROTTLE_MDSS_AHB_CLK 123
  131. #define THROTTLE_MDSS_AXI_CLK 124
  132. #define THROTTLE_VIDEO_AHB_CLK 125
  133. #define THROTTLE_VIDEO_AXI_CLK 126
  134. #define VIDEO_AHB_CLK 127
  135. #define VIDEO_AXI_CLK 128
  136. #define VIDEO_CORE_CLK 129
  137. #define VIDEO_SUBCORE0_CLK 130
  138. #define PCLK0_CLK_SRC 131
  139. #define PCLK1_CLK_SRC 132
  140. #define ROT_CLK_SRC 133
  141. #define VFE0_CLK_SRC 134
  142. #define VFE1_CLK_SRC 135
  143. #define VIDEO_CORE_CLK_SRC 136
  144. #define VSYNC_CLK_SRC 137
  145. #define MDSS_BYTE1_INTF_DIV_CLK 138
  146. #define AXI_CLK_SRC 139
  147. #define VENUS_GDSC 0
  148. #define VENUS_CORE0_GDSC 1
  149. #define MDSS_GDSC 2
  150. #define CAMSS_TOP_GDSC 3
  151. #define CAMSS_VFE0_GDSC 4
  152. #define CAMSS_VFE1_GDSC 5
  153. #define CAMSS_CPP_GDSC 6
  154. #define BIMC_SMMU_GDSC 7
  155. #define CAMSS_MICRO_BCR 0
  156. #endif