qcom,mmcc-msm8998.h 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (c) 2019, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _DT_BINDINGS_CLK_MSM_MMCC_8998_H
  6. #define _DT_BINDINGS_CLK_MSM_MMCC_8998_H
  7. #define MMPLL0 0
  8. #define MMPLL0_OUT_EVEN 1
  9. #define MMPLL1 2
  10. #define MMPLL1_OUT_EVEN 3
  11. #define MMPLL3 4
  12. #define MMPLL3_OUT_EVEN 5
  13. #define MMPLL4 6
  14. #define MMPLL4_OUT_EVEN 7
  15. #define MMPLL5 8
  16. #define MMPLL5_OUT_EVEN 9
  17. #define MMPLL6 10
  18. #define MMPLL6_OUT_EVEN 11
  19. #define MMPLL7 12
  20. #define MMPLL7_OUT_EVEN 13
  21. #define MMPLL10 14
  22. #define MMPLL10_OUT_EVEN 15
  23. #define BYTE0_CLK_SRC 16
  24. #define BYTE1_CLK_SRC 17
  25. #define CCI_CLK_SRC 18
  26. #define CPP_CLK_SRC 19
  27. #define CSI0_CLK_SRC 20
  28. #define CSI1_CLK_SRC 21
  29. #define CSI2_CLK_SRC 22
  30. #define CSI3_CLK_SRC 23
  31. #define CSIPHY_CLK_SRC 24
  32. #define CSI0PHYTIMER_CLK_SRC 25
  33. #define CSI1PHYTIMER_CLK_SRC 26
  34. #define CSI2PHYTIMER_CLK_SRC 27
  35. #define DP_AUX_CLK_SRC 28
  36. #define DP_CRYPTO_CLK_SRC 29
  37. #define DP_LINK_CLK_SRC 30
  38. #define DP_PIXEL_CLK_SRC 31
  39. #define ESC0_CLK_SRC 32
  40. #define ESC1_CLK_SRC 33
  41. #define EXTPCLK_CLK_SRC 34
  42. #define FD_CORE_CLK_SRC 35
  43. #define HDMI_CLK_SRC 36
  44. #define JPEG0_CLK_SRC 37
  45. #define MAXI_CLK_SRC 38
  46. #define MCLK0_CLK_SRC 39
  47. #define MCLK1_CLK_SRC 40
  48. #define MCLK2_CLK_SRC 41
  49. #define MCLK3_CLK_SRC 42
  50. #define MDP_CLK_SRC 43
  51. #define VSYNC_CLK_SRC 44
  52. #define AHB_CLK_SRC 45
  53. #define AXI_CLK_SRC 46
  54. #define PCLK0_CLK_SRC 47
  55. #define PCLK1_CLK_SRC 48
  56. #define ROT_CLK_SRC 49
  57. #define VIDEO_CORE_CLK_SRC 50
  58. #define VIDEO_SUBCORE0_CLK_SRC 51
  59. #define VIDEO_SUBCORE1_CLK_SRC 52
  60. #define VFE0_CLK_SRC 53
  61. #define VFE1_CLK_SRC 54
  62. #define MISC_AHB_CLK 55
  63. #define VIDEO_CORE_CLK 56
  64. #define VIDEO_AHB_CLK 57
  65. #define VIDEO_AXI_CLK 58
  66. #define VIDEO_MAXI_CLK 59
  67. #define VIDEO_SUBCORE0_CLK 60
  68. #define VIDEO_SUBCORE1_CLK 61
  69. #define MDSS_AHB_CLK 62
  70. #define MDSS_HDMI_DP_AHB_CLK 63
  71. #define MDSS_AXI_CLK 64
  72. #define MDSS_PCLK0_CLK 65
  73. #define MDSS_PCLK1_CLK 66
  74. #define MDSS_MDP_CLK 67
  75. #define MDSS_MDP_LUT_CLK 68
  76. #define MDSS_EXTPCLK_CLK 69
  77. #define MDSS_VSYNC_CLK 70
  78. #define MDSS_HDMI_CLK 71
  79. #define MDSS_BYTE0_CLK 72
  80. #define MDSS_BYTE1_CLK 73
  81. #define MDSS_ESC0_CLK 74
  82. #define MDSS_ESC1_CLK 75
  83. #define MDSS_ROT_CLK 76
  84. #define MDSS_DP_LINK_CLK 77
  85. #define MDSS_DP_LINK_INTF_CLK 78
  86. #define MDSS_DP_CRYPTO_CLK 79
  87. #define MDSS_DP_PIXEL_CLK 80
  88. #define MDSS_DP_AUX_CLK 81
  89. #define MDSS_BYTE0_INTF_CLK 82
  90. #define MDSS_BYTE1_INTF_CLK 83
  91. #define CAMSS_CSI0PHYTIMER_CLK 84
  92. #define CAMSS_CSI1PHYTIMER_CLK 85
  93. #define CAMSS_CSI2PHYTIMER_CLK 86
  94. #define CAMSS_CSI0_CLK 87
  95. #define CAMSS_CSI0_AHB_CLK 88
  96. #define CAMSS_CSI0RDI_CLK 89
  97. #define CAMSS_CSI0PIX_CLK 90
  98. #define CAMSS_CSI1_CLK 91
  99. #define CAMSS_CSI1_AHB_CLK 92
  100. #define CAMSS_CSI1RDI_CLK 93
  101. #define CAMSS_CSI1PIX_CLK 94
  102. #define CAMSS_CSI2_CLK 95
  103. #define CAMSS_CSI2_AHB_CLK 96
  104. #define CAMSS_CSI2RDI_CLK 97
  105. #define CAMSS_CSI2PIX_CLK 98
  106. #define CAMSS_CSI3_CLK 99
  107. #define CAMSS_CSI3_AHB_CLK 100
  108. #define CAMSS_CSI3RDI_CLK 101
  109. #define CAMSS_CSI3PIX_CLK 102
  110. #define CAMSS_ISPIF_AHB_CLK 103
  111. #define CAMSS_CCI_CLK 104
  112. #define CAMSS_CCI_AHB_CLK 105
  113. #define CAMSS_MCLK0_CLK 106
  114. #define CAMSS_MCLK1_CLK 107
  115. #define CAMSS_MCLK2_CLK 108
  116. #define CAMSS_MCLK3_CLK 109
  117. #define CAMSS_TOP_AHB_CLK 110
  118. #define CAMSS_AHB_CLK 111
  119. #define CAMSS_MICRO_AHB_CLK 112
  120. #define CAMSS_JPEG0_CLK 113
  121. #define CAMSS_JPEG_AHB_CLK 114
  122. #define CAMSS_JPEG_AXI_CLK 115
  123. #define CAMSS_VFE0_AHB_CLK 116
  124. #define CAMSS_VFE1_AHB_CLK 117
  125. #define CAMSS_VFE0_CLK 118
  126. #define CAMSS_VFE1_CLK 119
  127. #define CAMSS_CPP_CLK 120
  128. #define CAMSS_CPP_AHB_CLK 121
  129. #define CAMSS_VFE_VBIF_AHB_CLK 122
  130. #define CAMSS_VFE_VBIF_AXI_CLK 123
  131. #define CAMSS_CPP_AXI_CLK 124
  132. #define CAMSS_CPP_VBIF_AHB_CLK 125
  133. #define CAMSS_CSI_VFE0_CLK 126
  134. #define CAMSS_CSI_VFE1_CLK 127
  135. #define CAMSS_VFE0_STREAM_CLK 128
  136. #define CAMSS_VFE1_STREAM_CLK 129
  137. #define CAMSS_CPHY_CSID0_CLK 130
  138. #define CAMSS_CPHY_CSID1_CLK 131
  139. #define CAMSS_CPHY_CSID2_CLK 132
  140. #define CAMSS_CPHY_CSID3_CLK 133
  141. #define CAMSS_CSIPHY0_CLK 134
  142. #define CAMSS_CSIPHY1_CLK 135
  143. #define CAMSS_CSIPHY2_CLK 136
  144. #define FD_CORE_CLK 137
  145. #define FD_CORE_UAR_CLK 138
  146. #define FD_AHB_CLK 139
  147. #define MNOC_AHB_CLK 140
  148. #define BIMC_SMMU_AHB_CLK 141
  149. #define BIMC_SMMU_AXI_CLK 142
  150. #define MNOC_MAXI_CLK 143
  151. #define VMEM_MAXI_CLK 144
  152. #define VMEM_AHB_CLK 145
  153. #define SPDM_BCR 0
  154. #define SPDM_RM_BCR 1
  155. #define MISC_BCR 2
  156. #define VIDEO_TOP_BCR 3
  157. #define THROTTLE_VIDEO_BCR 4
  158. #define MDSS_BCR 5
  159. #define THROTTLE_MDSS_BCR 6
  160. #define CAMSS_PHY0_BCR 7
  161. #define CAMSS_PHY1_BCR 8
  162. #define CAMSS_PHY2_BCR 9
  163. #define CAMSS_CSI0_BCR 10
  164. #define CAMSS_CSI0RDI_BCR 11
  165. #define CAMSS_CSI0PIX_BCR 12
  166. #define CAMSS_CSI1_BCR 13
  167. #define CAMSS_CSI1RDI_BCR 14
  168. #define CAMSS_CSI1PIX_BCR 15
  169. #define CAMSS_CSI2_BCR 16
  170. #define CAMSS_CSI2RDI_BCR 17
  171. #define CAMSS_CSI2PIX_BCR 18
  172. #define CAMSS_CSI3_BCR 19
  173. #define CAMSS_CSI3RDI_BCR 20
  174. #define CAMSS_CSI3PIX_BCR 21
  175. #define CAMSS_ISPIF_BCR 22
  176. #define CAMSS_CCI_BCR 23
  177. #define CAMSS_TOP_BCR 24
  178. #define CAMSS_AHB_BCR 25
  179. #define CAMSS_MICRO_BCR 26
  180. #define CAMSS_JPEG_BCR 27
  181. #define CAMSS_VFE0_BCR 28
  182. #define CAMSS_VFE1_BCR 29
  183. #define CAMSS_VFE_VBIF_BCR 30
  184. #define CAMSS_CPP_TOP_BCR 31
  185. #define CAMSS_CPP_BCR 32
  186. #define CAMSS_CSI_VFE0_BCR 33
  187. #define CAMSS_CSI_VFE1_BCR 34
  188. #define CAMSS_FD_BCR 35
  189. #define THROTTLE_CAMSS_BCR 36
  190. #define MNOCAHB_BCR 37
  191. #define MNOCAXI_BCR 38
  192. #define BMIC_SMMU_BCR 39
  193. #define MNOC_MAXI_BCR 40
  194. #define VMEM_BCR 41
  195. #define BTO_BCR 42
  196. #define VIDEO_TOP_GDSC 1
  197. #define VIDEO_SUBCORE0_GDSC 2
  198. #define VIDEO_SUBCORE1_GDSC 3
  199. #define MDSS_GDSC 4
  200. #define CAMSS_TOP_GDSC 5
  201. #define CAMSS_VFE0_GDSC 6
  202. #define CAMSS_VFE1_GDSC 7
  203. #define CAMSS_CPP_GDSC 8
  204. #define BIMC_SMMU_GDSC 9
  205. #endif