qcom,mmcc-msm8994.h 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2020, Konrad Dybcio
  4. */
  5. #ifndef _DT_BINDINGS_CLK_MSM_MMCC_8994_H
  6. #define _DT_BINDINGS_CLK_MSM_MMCC_8994_H
  7. /* Clocks */
  8. #define MMPLL0_EARLY 0
  9. #define MMPLL0_PLL 1
  10. #define MMPLL1_EARLY 2
  11. #define MMPLL1_PLL 3
  12. #define MMPLL3_EARLY 4
  13. #define MMPLL3_PLL 5
  14. #define MMPLL4_EARLY 6
  15. #define MMPLL4_PLL 7
  16. #define MMPLL5_EARLY 8
  17. #define MMPLL5_PLL 9
  18. #define AXI_CLK_SRC 10
  19. #define RBBMTIMER_CLK_SRC 11
  20. #define PCLK0_CLK_SRC 12
  21. #define PCLK1_CLK_SRC 13
  22. #define MDP_CLK_SRC 14
  23. #define VSYNC_CLK_SRC 15
  24. #define BYTE0_CLK_SRC 16
  25. #define BYTE1_CLK_SRC 17
  26. #define ESC0_CLK_SRC 18
  27. #define ESC1_CLK_SRC 19
  28. #define MDSS_AHB_CLK 20
  29. #define MDSS_PCLK0_CLK 21
  30. #define MDSS_PCLK1_CLK 22
  31. #define MDSS_VSYNC_CLK 23
  32. #define MDSS_BYTE0_CLK 24
  33. #define MDSS_BYTE1_CLK 25
  34. #define MDSS_ESC0_CLK 26
  35. #define MDSS_ESC1_CLK 27
  36. #define CSI0_CLK_SRC 28
  37. #define CSI1_CLK_SRC 29
  38. #define CSI2_CLK_SRC 30
  39. #define CSI3_CLK_SRC 31
  40. #define VFE0_CLK_SRC 32
  41. #define VFE1_CLK_SRC 33
  42. #define CPP_CLK_SRC 34
  43. #define JPEG0_CLK_SRC 35
  44. #define JPEG1_CLK_SRC 36
  45. #define JPEG2_CLK_SRC 37
  46. #define CSI2PHYTIMER_CLK_SRC 38
  47. #define FD_CORE_CLK_SRC 39
  48. #define OCMEMNOC_CLK_SRC 40
  49. #define CCI_CLK_SRC 41
  50. #define MMSS_GP0_CLK_SRC 42
  51. #define MMSS_GP1_CLK_SRC 43
  52. #define JPEG_DMA_CLK_SRC 44
  53. #define MCLK0_CLK_SRC 45
  54. #define MCLK1_CLK_SRC 46
  55. #define MCLK2_CLK_SRC 47
  56. #define MCLK3_CLK_SRC 48
  57. #define CSI0PHYTIMER_CLK_SRC 49
  58. #define CSI1PHYTIMER_CLK_SRC 50
  59. #define EXTPCLK_CLK_SRC 51
  60. #define HDMI_CLK_SRC 52
  61. #define CAMSS_AHB_CLK 53
  62. #define CAMSS_CCI_CCI_AHB_CLK 54
  63. #define CAMSS_CCI_CCI_CLK 55
  64. #define CAMSS_VFE_CPP_AHB_CLK 56
  65. #define CAMSS_VFE_CPP_AXI_CLK 57
  66. #define CAMSS_VFE_CPP_CLK 58
  67. #define CAMSS_CSI0_AHB_CLK 59
  68. #define CAMSS_CSI0_CLK 60
  69. #define CAMSS_CSI0PHY_CLK 61
  70. #define CAMSS_CSI0PIX_CLK 62
  71. #define CAMSS_CSI0RDI_CLK 63
  72. #define CAMSS_CSI1_AHB_CLK 64
  73. #define CAMSS_CSI1_CLK 65
  74. #define CAMSS_CSI1PHY_CLK 66
  75. #define CAMSS_CSI1PIX_CLK 67
  76. #define CAMSS_CSI1RDI_CLK 68
  77. #define CAMSS_CSI2_AHB_CLK 69
  78. #define CAMSS_CSI2_CLK 70
  79. #define CAMSS_CSI2PHY_CLK 71
  80. #define CAMSS_CSI2PIX_CLK 72
  81. #define CAMSS_CSI2RDI_CLK 73
  82. #define CAMSS_CSI3_AHB_CLK 74
  83. #define CAMSS_CSI3_CLK 75
  84. #define CAMSS_CSI3PHY_CLK 76
  85. #define CAMSS_CSI3PIX_CLK 77
  86. #define CAMSS_CSI3RDI_CLK 78
  87. #define CAMSS_CSI_VFE0_CLK 79
  88. #define CAMSS_CSI_VFE1_CLK 80
  89. #define CAMSS_GP0_CLK 81
  90. #define CAMSS_GP1_CLK 82
  91. #define CAMSS_ISPIF_AHB_CLK 83
  92. #define CAMSS_JPEG_DMA_CLK 84
  93. #define CAMSS_JPEG_JPEG0_CLK 85
  94. #define CAMSS_JPEG_JPEG1_CLK 86
  95. #define CAMSS_JPEG_JPEG2_CLK 87
  96. #define CAMSS_JPEG_JPEG_AHB_CLK 88
  97. #define CAMSS_JPEG_JPEG_AXI_CLK 89
  98. #define CAMSS_MCLK0_CLK 90
  99. #define CAMSS_MCLK1_CLK 91
  100. #define CAMSS_MCLK2_CLK 92
  101. #define CAMSS_MCLK3_CLK 93
  102. #define CAMSS_MICRO_AHB_CLK 94
  103. #define CAMSS_PHY0_CSI0PHYTIMER_CLK 95
  104. #define CAMSS_PHY1_CSI1PHYTIMER_CLK 96
  105. #define CAMSS_PHY2_CSI2PHYTIMER_CLK 97
  106. #define CAMSS_TOP_AHB_CLK 98
  107. #define CAMSS_VFE_VFE0_CLK 99
  108. #define CAMSS_VFE_VFE1_CLK 100
  109. #define CAMSS_VFE_VFE_AHB_CLK 101
  110. #define CAMSS_VFE_VFE_AXI_CLK 102
  111. #define FD_AXI_CLK 103
  112. #define FD_CORE_CLK 104
  113. #define FD_CORE_UAR_CLK 105
  114. #define MDSS_AXI_CLK 106
  115. #define MDSS_EXTPCLK_CLK 107
  116. #define MDSS_HDMI_AHB_CLK 108
  117. #define MDSS_HDMI_CLK 109
  118. #define MDSS_MDP_CLK 110
  119. #define MMSS_MISC_AHB_CLK 111
  120. #define MMSS_MMSSNOC_AXI_CLK 112
  121. #define MMSS_S0_AXI_CLK 113
  122. #define OCMEMCX_OCMEMNOC_CLK 114
  123. #define OXILI_GFX3D_CLK 115
  124. #define OXILI_RBBMTIMER_CLK 116
  125. #define OXILICX_AHB_CLK 117
  126. #define VENUS0_AHB_CLK 118
  127. #define VENUS0_AXI_CLK 119
  128. #define VENUS0_OCMEMNOC_CLK 120
  129. #define VENUS0_VCODEC0_CLK 121
  130. #define VENUS0_CORE0_VCODEC_CLK 122
  131. #define VENUS0_CORE1_VCODEC_CLK 123
  132. #define VENUS0_CORE2_VCODEC_CLK 124
  133. #define AHB_CLK_SRC 125
  134. #define FD_AHB_CLK 126
  135. /* GDSCs */
  136. #define VENUS_GDSC 0
  137. #define VENUS_CORE0_GDSC 1
  138. #define VENUS_CORE1_GDSC 2
  139. #define VENUS_CORE2_GDSC 3
  140. #define CAMSS_TOP_GDSC 4
  141. #define MDSS_GDSC 5
  142. #define JPEG_GDSC 6
  143. #define VFE_GDSC 7
  144. #define CPP_GDSC 8
  145. #define OXILI_GX_GDSC 9
  146. #define OXILI_CX_GDSC 10
  147. #define FD_GDSC 11
  148. /* Resets */
  149. #define CAMSS_MICRO_BCR 0
  150. #endif