qcom,gcc-volcano.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #ifndef _DT_BINDINGS_CLK_QCOM_GCC_VOLCANO_H
  6. #define _DT_BINDINGS_CLK_QCOM_GCC_VOLCANO_H
  7. /* GCC clocks */
  8. #define GCC_GPLL0 0
  9. #define GCC_GPLL0_OUT_EVEN 1
  10. #define GCC_GPLL2 2
  11. #define GCC_GPLL4 3
  12. #define GCC_GPLL6 4
  13. #define GCC_GPLL7 5
  14. #define GCC_GPLL9 6
  15. #define GCC_AGGRE_NOC_PCIE_AXI_CLK 7
  16. #define GCC_AGGRE_UFS_PHY_AXI_CLK 8
  17. #define GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK 9
  18. #define GCC_AGGRE_USB3_PRIM_AXI_CLK 10
  19. #define GCC_BOOT_ROM_AHB_CLK 11
  20. #define GCC_CAMERA_AHB_CLK 12
  21. #define GCC_CAMERA_HF_AXI_CLK 13
  22. #define GCC_CAMERA_HF_XO_CLK 14
  23. #define GCC_CAMERA_SF_AXI_CLK 15
  24. #define GCC_CAMERA_SF_XO_CLK 16
  25. #define GCC_CFG_NOC_PCIE_ANOC_AHB_CLK 17
  26. #define GCC_CFG_NOC_USB3_PRIM_AXI_CLK 18
  27. #define GCC_CNOC_PCIE_SF_AXI_CLK 19
  28. #define GCC_DDRSS_GPU_AXI_CLK 20
  29. #define GCC_DDRSS_PCIE_SF_QTB_CLK 21
  30. #define GCC_DISP_AHB_CLK 22
  31. #define GCC_DISP_GPLL0_DIV_CLK_SRC 23
  32. #define GCC_DISP_HF_AXI_CLK 24
  33. #define GCC_DISP_XO_CLK 25
  34. #define GCC_GP1_CLK 26
  35. #define GCC_GP1_CLK_SRC 27
  36. #define GCC_GP2_CLK 28
  37. #define GCC_GP2_CLK_SRC 29
  38. #define GCC_GP3_CLK 30
  39. #define GCC_GP3_CLK_SRC 31
  40. #define GCC_GPU_CFG_AHB_CLK 32
  41. #define GCC_GPU_GPLL0_CLK_SRC 33
  42. #define GCC_GPU_GPLL0_DIV_CLK_SRC 34
  43. #define GCC_GPU_MEMNOC_GFX_CLK 35
  44. #define GCC_GPU_SNOC_DVM_GFX_CLK 36
  45. #define GCC_PCIE_0_AUX_CLK 37
  46. #define GCC_PCIE_0_AUX_CLK_SRC 38
  47. #define GCC_PCIE_0_CFG_AHB_CLK 39
  48. #define GCC_PCIE_0_MSTR_AXI_CLK 40
  49. #define GCC_PCIE_0_PHY_RCHNG_CLK 41
  50. #define GCC_PCIE_0_PHY_RCHNG_CLK_SRC 42
  51. #define GCC_PCIE_0_PIPE_CLK 43
  52. #define GCC_PCIE_0_PIPE_CLK_SRC 44
  53. #define GCC_PCIE_0_PIPE_DIV2_CLK 45
  54. #define GCC_PCIE_0_PIPE_DIV2_CLK_SRC 46
  55. #define GCC_PCIE_0_SLV_AXI_CLK 47
  56. #define GCC_PCIE_0_SLV_Q2A_AXI_CLK 48
  57. #define GCC_PCIE_1_AUX_CLK 49
  58. #define GCC_PCIE_1_AUX_CLK_SRC 50
  59. #define GCC_PCIE_1_CFG_AHB_CLK 51
  60. #define GCC_PCIE_1_MSTR_AXI_CLK 52
  61. #define GCC_PCIE_1_PHY_RCHNG_CLK 53
  62. #define GCC_PCIE_1_PHY_RCHNG_CLK_SRC 54
  63. #define GCC_PCIE_1_PIPE_CLK 55
  64. #define GCC_PCIE_1_PIPE_CLK_SRC 56
  65. #define GCC_PCIE_1_PIPE_DIV2_CLK 57
  66. #define GCC_PCIE_1_PIPE_DIV2_CLK_SRC 58
  67. #define GCC_PCIE_1_SLV_AXI_CLK 59
  68. #define GCC_PCIE_1_SLV_Q2A_AXI_CLK 60
  69. #define GCC_PCIE_RSCC_CFG_AHB_CLK 61
  70. #define GCC_PCIE_RSCC_XO_CLK 62
  71. #define GCC_PDM2_CLK 63
  72. #define GCC_PDM2_CLK_SRC 64
  73. #define GCC_PDM_AHB_CLK 65
  74. #define GCC_PDM_XO4_CLK 66
  75. #define GCC_QMIP_CAMERA_NRT_AHB_CLK 67
  76. #define GCC_QMIP_CAMERA_RT_AHB_CLK 68
  77. #define GCC_QMIP_DISP_AHB_CLK 69
  78. #define GCC_QMIP_GPU_AHB_CLK 70
  79. #define GCC_QMIP_PCIE_AHB_CLK 71
  80. #define GCC_QMIP_VIDEO_CV_CPU_AHB_CLK 72
  81. #define GCC_QMIP_VIDEO_CVP_AHB_CLK 73
  82. #define GCC_QMIP_VIDEO_V_CPU_AHB_CLK 74
  83. #define GCC_QMIP_VIDEO_VCODEC_AHB_CLK 75
  84. #define GCC_QUPV3_WRAP0_CORE_2X_CLK 76
  85. #define GCC_QUPV3_WRAP0_CORE_CLK 77
  86. #define GCC_QUPV3_WRAP0_QSPI_REF_CLK 78
  87. #define GCC_QUPV3_WRAP0_QSPI_REF_CLK_SRC 79
  88. #define GCC_QUPV3_WRAP0_S0_CLK 80
  89. #define GCC_QUPV3_WRAP0_S0_CLK_SRC 81
  90. #define GCC_QUPV3_WRAP0_S1_CLK 82
  91. #define GCC_QUPV3_WRAP0_S1_CLK_SRC 83
  92. #define GCC_QUPV3_WRAP0_S2_CLK 84
  93. #define GCC_QUPV3_WRAP0_S2_CLK_SRC 85
  94. #define GCC_QUPV3_WRAP0_S3_CLK 86
  95. #define GCC_QUPV3_WRAP0_S3_CLK_SRC 87
  96. #define GCC_QUPV3_WRAP0_S4_CLK 88
  97. #define GCC_QUPV3_WRAP0_S4_CLK_SRC 89
  98. #define GCC_QUPV3_WRAP0_S5_CLK 90
  99. #define GCC_QUPV3_WRAP0_S5_CLK_SRC 91
  100. #define GCC_QUPV3_WRAP0_S6_CLK 92
  101. #define GCC_QUPV3_WRAP0_S6_CLK_SRC 93
  102. #define GCC_QUPV3_WRAP1_CORE_2X_CLK 94
  103. #define GCC_QUPV3_WRAP1_CORE_CLK 95
  104. #define GCC_QUPV3_WRAP1_QSPI_REF_CLK 96
  105. #define GCC_QUPV3_WRAP1_QSPI_REF_CLK_SRC 97
  106. #define GCC_QUPV3_WRAP1_S0_CLK 98
  107. #define GCC_QUPV3_WRAP1_S0_CLK_SRC 99
  108. #define GCC_QUPV3_WRAP1_S1_CLK 100
  109. #define GCC_QUPV3_WRAP1_S1_CLK_SRC 101
  110. #define GCC_QUPV3_WRAP1_S2_CLK 102
  111. #define GCC_QUPV3_WRAP1_S2_CLK_SRC 103
  112. #define GCC_QUPV3_WRAP1_S3_CLK 104
  113. #define GCC_QUPV3_WRAP1_S3_CLK_SRC 105
  114. #define GCC_QUPV3_WRAP1_S4_CLK 106
  115. #define GCC_QUPV3_WRAP1_S4_CLK_SRC 107
  116. #define GCC_QUPV3_WRAP1_S5_CLK 108
  117. #define GCC_QUPV3_WRAP1_S5_CLK_SRC 109
  118. #define GCC_QUPV3_WRAP1_S6_CLK 110
  119. #define GCC_QUPV3_WRAP1_S6_CLK_SRC 111
  120. #define GCC_QUPV3_WRAP_0_M_AHB_CLK 112
  121. #define GCC_QUPV3_WRAP_0_S_AHB_CLK 113
  122. #define GCC_QUPV3_WRAP_1_M_AHB_CLK 114
  123. #define GCC_QUPV3_WRAP_1_S_AHB_CLK 115
  124. #define GCC_SDCC1_AHB_CLK 116
  125. #define GCC_SDCC1_APPS_CLK 117
  126. #define GCC_SDCC1_APPS_CLK_SRC 118
  127. #define GCC_SDCC1_ICE_CORE_CLK 119
  128. #define GCC_SDCC1_ICE_CORE_CLK_SRC 120
  129. #define GCC_SDCC2_AHB_CLK 121
  130. #define GCC_SDCC2_APPS_CLK 122
  131. #define GCC_SDCC2_APPS_CLK_SRC 123
  132. #define GCC_UFS_PHY_AHB_CLK 124
  133. #define GCC_UFS_PHY_AXI_CLK 125
  134. #define GCC_UFS_PHY_AXI_CLK_SRC 126
  135. #define GCC_UFS_PHY_AXI_HW_CTL_CLK 127
  136. #define GCC_UFS_PHY_ICE_CORE_CLK 128
  137. #define GCC_UFS_PHY_ICE_CORE_CLK_SRC 129
  138. #define GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK 130
  139. #define GCC_UFS_PHY_PHY_AUX_CLK 131
  140. #define GCC_UFS_PHY_PHY_AUX_CLK_SRC 132
  141. #define GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK 133
  142. #define GCC_UFS_PHY_RX_SYMBOL_0_CLK 134
  143. #define GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC 135
  144. #define GCC_UFS_PHY_RX_SYMBOL_1_CLK 136
  145. #define GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC 137
  146. #define GCC_UFS_PHY_TX_SYMBOL_0_CLK 138
  147. #define GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC 139
  148. #define GCC_UFS_PHY_UNIPRO_CORE_CLK 140
  149. #define GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC 141
  150. #define GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK 142
  151. #define GCC_USB30_PRIM_ATB_CLK 143
  152. #define GCC_USB30_PRIM_MASTER_CLK 144
  153. #define GCC_USB30_PRIM_MASTER_CLK_SRC 145
  154. #define GCC_USB30_PRIM_MOCK_UTMI_CLK 146
  155. #define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC 147
  156. #define GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC 148
  157. #define GCC_USB30_PRIM_SLEEP_CLK 149
  158. #define GCC_USB3_PRIM_PHY_AUX_CLK 150
  159. #define GCC_USB3_PRIM_PHY_AUX_CLK_SRC 151
  160. #define GCC_USB3_PRIM_PHY_COM_AUX_CLK 152
  161. #define GCC_USB3_PRIM_PHY_PIPE_CLK 153
  162. #define GCC_USB3_PRIM_PHY_PIPE_CLK_SRC 154
  163. #define GCC_VIDEO_AHB_CLK 155
  164. #define GCC_VIDEO_AXI0_CLK 156
  165. #define GCC_VIDEO_XO_CLK 157
  166. /* GCC resets */
  167. #define GCC_CAMERA_BCR 0
  168. #define GCC_DISPLAY_BCR 1
  169. #define GCC_GPU_BCR 2
  170. #define GCC_PCIE_0_BCR 3
  171. #define GCC_PCIE_0_LINK_DOWN_BCR 4
  172. #define GCC_PCIE_0_NOCSR_COM_PHY_BCR 5
  173. #define GCC_PCIE_0_PHY_BCR 6
  174. #define GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR 7
  175. #define GCC_PCIE_1_BCR 8
  176. #define GCC_PCIE_1_LINK_DOWN_BCR 9
  177. #define GCC_PCIE_1_NOCSR_COM_PHY_BCR 10
  178. #define GCC_PCIE_1_PHY_BCR 11
  179. #define GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR 12
  180. #define GCC_PCIE_RSCC_BCR 13
  181. #define GCC_PDM_BCR 14
  182. #define GCC_QUPV3_WRAPPER_0_BCR 15
  183. #define GCC_QUPV3_WRAPPER_1_BCR 16
  184. #define GCC_QUSB2PHY_PRIM_BCR 17
  185. #define GCC_QUSB2PHY_SEC_BCR 18
  186. #define GCC_SDCC1_BCR 19
  187. #define GCC_SDCC2_BCR 20
  188. #define GCC_UFS_PHY_BCR 21
  189. #define GCC_USB30_PRIM_BCR 22
  190. #define GCC_USB3_DP_PHY_PRIM_BCR 23
  191. #define GCC_USB3_PHY_PRIM_BCR 24
  192. #define GCC_USB3PHY_PHY_PRIM_BCR 25
  193. #define GCC_VIDEO_AXI0_CLK_ARES 26
  194. #define GCC_VIDEO_BCR 27
  195. #endif