qcom,gcc-sm6350.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178
  1. /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
  2. /*
  3. * Copyright (c) 2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021, Konrad Dybcio <[email protected]>
  5. */
  6. #ifndef _DT_BINDINGS_CLK_QCOM_GCC_SM6350_H
  7. #define _DT_BINDINGS_CLK_QCOM_GCC_SM6350_H
  8. /* GCC clocks */
  9. #define GPLL0 0
  10. #define GPLL0_OUT_EVEN 1
  11. #define GPLL0_OUT_ODD 2
  12. #define GPLL6 3
  13. #define GPLL6_OUT_EVEN 4
  14. #define GPLL7 5
  15. #define GCC_AGGRE_CNOC_PERIPH_CENTER_AHB_CLK 6
  16. #define GCC_AGGRE_NOC_CENTER_AHB_CLK 7
  17. #define GCC_AGGRE_NOC_PCIE_SF_AXI_CLK 8
  18. #define GCC_AGGRE_NOC_PCIE_TBU_CLK 9
  19. #define GCC_AGGRE_NOC_WLAN_AXI_CLK 10
  20. #define GCC_AGGRE_UFS_PHY_AXI_CLK 11
  21. #define GCC_AGGRE_USB3_PRIM_AXI_CLK 12
  22. #define GCC_BOOT_ROM_AHB_CLK 13
  23. #define GCC_CAMERA_AHB_CLK 14
  24. #define GCC_CAMERA_AXI_CLK 15
  25. #define GCC_CAMERA_THROTTLE_NRT_AXI_CLK 16
  26. #define GCC_CAMERA_THROTTLE_RT_AXI_CLK 17
  27. #define GCC_CAMERA_XO_CLK 18
  28. #define GCC_CE1_AHB_CLK 19
  29. #define GCC_CE1_AXI_CLK 20
  30. #define GCC_CE1_CLK 21
  31. #define GCC_CFG_NOC_USB3_PRIM_AXI_CLK 22
  32. #define GCC_CPUSS_AHB_CLK 23
  33. #define GCC_CPUSS_AHB_CLK_SRC 24
  34. #define GCC_CPUSS_AHB_DIV_CLK_SRC 25
  35. #define GCC_CPUSS_GNOC_CLK 26
  36. #define GCC_CPUSS_RBCPR_CLK 27
  37. #define GCC_DDRSS_GPU_AXI_CLK 28
  38. #define GCC_DISP_AHB_CLK 29
  39. #define GCC_DISP_AXI_CLK 30
  40. #define GCC_DISP_CC_SLEEP_CLK 31
  41. #define GCC_DISP_CC_XO_CLK 32
  42. #define GCC_DISP_GPLL0_CLK 33
  43. #define GCC_DISP_THROTTLE_AXI_CLK 34
  44. #define GCC_DISP_XO_CLK 35
  45. #define GCC_GP1_CLK 36
  46. #define GCC_GP1_CLK_SRC 37
  47. #define GCC_GP2_CLK 38
  48. #define GCC_GP2_CLK_SRC 39
  49. #define GCC_GP3_CLK 40
  50. #define GCC_GP3_CLK_SRC 41
  51. #define GCC_GPU_CFG_AHB_CLK 42
  52. #define GCC_GPU_GPLL0_CLK 43
  53. #define GCC_GPU_GPLL0_DIV_CLK 44
  54. #define GCC_GPU_MEMNOC_GFX_CLK 45
  55. #define GCC_GPU_SNOC_DVM_GFX_CLK 46
  56. #define GCC_NPU_AXI_CLK 47
  57. #define GCC_NPU_BWMON_AXI_CLK 48
  58. #define GCC_NPU_BWMON_DMA_CFG_AHB_CLK 49
  59. #define GCC_NPU_BWMON_DSP_CFG_AHB_CLK 50
  60. #define GCC_NPU_CFG_AHB_CLK 51
  61. #define GCC_NPU_DMA_CLK 52
  62. #define GCC_NPU_GPLL0_CLK 53
  63. #define GCC_NPU_GPLL0_DIV_CLK 54
  64. #define GCC_PCIE_0_AUX_CLK 55
  65. #define GCC_PCIE_0_AUX_CLK_SRC 56
  66. #define GCC_PCIE_0_CFG_AHB_CLK 57
  67. #define GCC_PCIE_0_MSTR_AXI_CLK 58
  68. #define GCC_PCIE_0_PIPE_CLK 59
  69. #define GCC_PCIE_0_SLV_AXI_CLK 60
  70. #define GCC_PCIE_0_SLV_Q2A_AXI_CLK 61
  71. #define GCC_PCIE_PHY_RCHNG_CLK 62
  72. #define GCC_PCIE_PHY_RCHNG_CLK_SRC 63
  73. #define GCC_PDM2_CLK 64
  74. #define GCC_PDM2_CLK_SRC 65
  75. #define GCC_PDM_AHB_CLK 66
  76. #define GCC_PDM_XO4_CLK 67
  77. #define GCC_PRNG_AHB_CLK 68
  78. #define GCC_QUPV3_WRAP0_CORE_2X_CLK 69
  79. #define GCC_QUPV3_WRAP0_CORE_CLK 70
  80. #define GCC_QUPV3_WRAP0_S0_CLK 71
  81. #define GCC_QUPV3_WRAP0_S0_CLK_SRC 72
  82. #define GCC_QUPV3_WRAP0_S1_CLK 73
  83. #define GCC_QUPV3_WRAP0_S1_CLK_SRC 74
  84. #define GCC_QUPV3_WRAP0_S2_CLK 75
  85. #define GCC_QUPV3_WRAP0_S2_CLK_SRC 76
  86. #define GCC_QUPV3_WRAP0_S3_CLK 77
  87. #define GCC_QUPV3_WRAP0_S3_CLK_SRC 78
  88. #define GCC_QUPV3_WRAP0_S4_CLK 79
  89. #define GCC_QUPV3_WRAP0_S4_CLK_SRC 80
  90. #define GCC_QUPV3_WRAP0_S5_CLK 81
  91. #define GCC_QUPV3_WRAP0_S5_CLK_SRC 82
  92. #define GCC_QUPV3_WRAP1_CORE_2X_CLK 83
  93. #define GCC_QUPV3_WRAP1_CORE_CLK 84
  94. #define GCC_QUPV3_WRAP1_S0_CLK 85
  95. #define GCC_QUPV3_WRAP1_S0_CLK_SRC 86
  96. #define GCC_QUPV3_WRAP1_S1_CLK 87
  97. #define GCC_QUPV3_WRAP1_S1_CLK_SRC 88
  98. #define GCC_QUPV3_WRAP1_S2_CLK 89
  99. #define GCC_QUPV3_WRAP1_S2_CLK_SRC 90
  100. #define GCC_QUPV3_WRAP1_S3_CLK 91
  101. #define GCC_QUPV3_WRAP1_S3_CLK_SRC 92
  102. #define GCC_QUPV3_WRAP1_S4_CLK 93
  103. #define GCC_QUPV3_WRAP1_S4_CLK_SRC 94
  104. #define GCC_QUPV3_WRAP1_S5_CLK 95
  105. #define GCC_QUPV3_WRAP1_S5_CLK_SRC 96
  106. #define GCC_QUPV3_WRAP_0_M_AHB_CLK 97
  107. #define GCC_QUPV3_WRAP_0_S_AHB_CLK 98
  108. #define GCC_QUPV3_WRAP_1_M_AHB_CLK 99
  109. #define GCC_QUPV3_WRAP_1_S_AHB_CLK 100
  110. #define GCC_SDCC1_AHB_CLK 101
  111. #define GCC_SDCC1_APPS_CLK 102
  112. #define GCC_SDCC1_APPS_CLK_SRC 103
  113. #define GCC_SDCC1_ICE_CORE_CLK 104
  114. #define GCC_SDCC1_ICE_CORE_CLK_SRC 105
  115. #define GCC_SDCC2_AHB_CLK 106
  116. #define GCC_SDCC2_APPS_CLK 107
  117. #define GCC_SDCC2_APPS_CLK_SRC 108
  118. #define GCC_SYS_NOC_CPUSS_AHB_CLK 109
  119. #define GCC_UFS_MEM_CLKREF_CLK 110
  120. #define GCC_UFS_PHY_AHB_CLK 111
  121. #define GCC_UFS_PHY_AXI_CLK 112
  122. #define GCC_UFS_PHY_AXI_CLK_SRC 113
  123. #define GCC_UFS_PHY_ICE_CORE_CLK 114
  124. #define GCC_UFS_PHY_ICE_CORE_CLK_SRC 115
  125. #define GCC_UFS_PHY_PHY_AUX_CLK 116
  126. #define GCC_UFS_PHY_PHY_AUX_CLK_SRC 117
  127. #define GCC_UFS_PHY_RX_SYMBOL_0_CLK 118
  128. #define GCC_UFS_PHY_RX_SYMBOL_1_CLK 119
  129. #define GCC_UFS_PHY_TX_SYMBOL_0_CLK 120
  130. #define GCC_UFS_PHY_UNIPRO_CORE_CLK 121
  131. #define GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC 122
  132. #define GCC_USB30_PRIM_MASTER_CLK 123
  133. #define GCC_USB30_PRIM_MASTER_CLK_SRC 124
  134. #define GCC_USB30_PRIM_MOCK_UTMI_CLK 125
  135. #define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC 126
  136. #define GCC_USB30_PRIM_MOCK_UTMI_DIV_CLK_SRC 127
  137. #define GCC_USB3_PRIM_CLKREF_CLK 128
  138. #define GCC_USB30_PRIM_SLEEP_CLK 129
  139. #define GCC_USB3_PRIM_PHY_AUX_CLK 130
  140. #define GCC_USB3_PRIM_PHY_AUX_CLK_SRC 131
  141. #define GCC_USB3_PRIM_PHY_COM_AUX_CLK 132
  142. #define GCC_USB3_PRIM_PHY_PIPE_CLK 133
  143. #define GCC_VIDEO_AHB_CLK 134
  144. #define GCC_VIDEO_AXI_CLK 135
  145. #define GCC_VIDEO_THROTTLE_AXI_CLK 136
  146. #define GCC_VIDEO_XO_CLK 137
  147. #define GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK 138
  148. #define GCC_UFS_PHY_AXI_HW_CTL_CLK 139
  149. #define GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK 140
  150. #define GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK 141
  151. #define GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK 142
  152. #define GCC_RX5_PCIE_CLKREF_CLK 143
  153. #define GCC_GPU_GPLL0_MAIN_DIV_CLK_SRC 144
  154. #define GCC_NPU_PLL0_MAIN_DIV_CLK_SRC 145
  155. /* GCC resets */
  156. #define GCC_QUSB2PHY_PRIM_BCR 0
  157. #define GCC_QUSB2PHY_SEC_BCR 1
  158. #define GCC_SDCC1_BCR 2
  159. #define GCC_SDCC2_BCR 3
  160. #define GCC_UFS_PHY_BCR 4
  161. #define GCC_USB30_PRIM_BCR 5
  162. #define GCC_PCIE_0_BCR 6
  163. #define GCC_PCIE_0_PHY_BCR 7
  164. #define GCC_QUPV3_WRAPPER_0_BCR 8
  165. #define GCC_QUPV3_WRAPPER_1_BCR 9
  166. #define GCC_USB3_PHY_PRIM_BCR 10
  167. #define GCC_USB3_DP_PHY_PRIM_BCR 11
  168. /* GCC GDSCs */
  169. #define USB30_PRIM_GDSC 0
  170. #define UFS_PHY_GDSC 1
  171. #define HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC 2
  172. #define HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC 3
  173. #endif