qcom,gcc-sm6115.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201
  1. /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
  2. /*
  3. * Copyright (c) 2019-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _DT_BINDINGS_CLK_QCOM_GCC_SM6115_H
  6. #define _DT_BINDINGS_CLK_QCOM_GCC_SM6115_H
  7. /* GCC clocks */
  8. #define GPLL0 0
  9. #define GPLL0_OUT_AUX2 1
  10. #define GPLL0_OUT_MAIN 2
  11. #define GPLL10 3
  12. #define GPLL10_OUT_MAIN 4
  13. #define GPLL11 5
  14. #define GPLL11_OUT_MAIN 6
  15. #define GPLL3 7
  16. #define GPLL4 8
  17. #define GPLL4_OUT_MAIN 9
  18. #define GPLL6 10
  19. #define GPLL6_OUT_MAIN 11
  20. #define GPLL7 12
  21. #define GPLL7_OUT_MAIN 13
  22. #define GPLL8 14
  23. #define GPLL8_OUT_MAIN 15
  24. #define GPLL9 16
  25. #define GPLL9_OUT_MAIN 17
  26. #define GCC_CAMSS_CSI0PHYTIMER_CLK 18
  27. #define GCC_CAMSS_CSI0PHYTIMER_CLK_SRC 19
  28. #define GCC_CAMSS_CSI1PHYTIMER_CLK 20
  29. #define GCC_CAMSS_CSI1PHYTIMER_CLK_SRC 21
  30. #define GCC_CAMSS_CSI2PHYTIMER_CLK 22
  31. #define GCC_CAMSS_CSI2PHYTIMER_CLK_SRC 23
  32. #define GCC_CAMSS_MCLK0_CLK 24
  33. #define GCC_CAMSS_MCLK0_CLK_SRC 25
  34. #define GCC_CAMSS_MCLK1_CLK 26
  35. #define GCC_CAMSS_MCLK1_CLK_SRC 27
  36. #define GCC_CAMSS_MCLK2_CLK 28
  37. #define GCC_CAMSS_MCLK2_CLK_SRC 29
  38. #define GCC_CAMSS_MCLK3_CLK 30
  39. #define GCC_CAMSS_MCLK3_CLK_SRC 31
  40. #define GCC_CAMSS_NRT_AXI_CLK 32
  41. #define GCC_CAMSS_OPE_AHB_CLK 33
  42. #define GCC_CAMSS_OPE_AHB_CLK_SRC 34
  43. #define GCC_CAMSS_OPE_CLK 35
  44. #define GCC_CAMSS_OPE_CLK_SRC 36
  45. #define GCC_CAMSS_RT_AXI_CLK 37
  46. #define GCC_CAMSS_TFE_0_CLK 38
  47. #define GCC_CAMSS_TFE_0_CLK_SRC 39
  48. #define GCC_CAMSS_TFE_0_CPHY_RX_CLK 40
  49. #define GCC_CAMSS_TFE_0_CSID_CLK 41
  50. #define GCC_CAMSS_TFE_0_CSID_CLK_SRC 42
  51. #define GCC_CAMSS_TFE_1_CLK 43
  52. #define GCC_CAMSS_TFE_1_CLK_SRC 44
  53. #define GCC_CAMSS_TFE_1_CPHY_RX_CLK 45
  54. #define GCC_CAMSS_TFE_1_CSID_CLK 46
  55. #define GCC_CAMSS_TFE_1_CSID_CLK_SRC 47
  56. #define GCC_CAMSS_TFE_2_CLK 48
  57. #define GCC_CAMSS_TFE_2_CLK_SRC 49
  58. #define GCC_CAMSS_TFE_2_CPHY_RX_CLK 50
  59. #define GCC_CAMSS_TFE_2_CSID_CLK 51
  60. #define GCC_CAMSS_TFE_2_CSID_CLK_SRC 52
  61. #define GCC_CAMSS_TFE_CPHY_RX_CLK_SRC 53
  62. #define GCC_CAMSS_TOP_AHB_CLK 54
  63. #define GCC_CAMSS_TOP_AHB_CLK_SRC 55
  64. #define GCC_CFG_NOC_USB3_PRIM_AXI_CLK 56
  65. #define GCC_CPUSS_AHB_CLK 57
  66. #define GCC_CPUSS_GNOC_CLK 60
  67. #define GCC_DISP_AHB_CLK 61
  68. #define GCC_DISP_GPLL0_DIV_CLK_SRC 62
  69. #define GCC_DISP_HF_AXI_CLK 63
  70. #define GCC_DISP_THROTTLE_CORE_CLK 64
  71. #define GCC_DISP_XO_CLK 65
  72. #define GCC_GP1_CLK 66
  73. #define GCC_GP1_CLK_SRC 67
  74. #define GCC_GP2_CLK 68
  75. #define GCC_GP2_CLK_SRC 69
  76. #define GCC_GP3_CLK 70
  77. #define GCC_GP3_CLK_SRC 71
  78. #define GCC_GPU_CFG_AHB_CLK 72
  79. #define GCC_GPU_GPLL0_CLK_SRC 73
  80. #define GCC_GPU_GPLL0_DIV_CLK_SRC 74
  81. #define GCC_GPU_IREF_CLK 75
  82. #define GCC_GPU_MEMNOC_GFX_CLK 76
  83. #define GCC_GPU_SNOC_DVM_GFX_CLK 77
  84. #define GCC_GPU_THROTTLE_CORE_CLK 78
  85. #define GCC_GPU_THROTTLE_XO_CLK 79
  86. #define GCC_PDM2_CLK 80
  87. #define GCC_PDM2_CLK_SRC 81
  88. #define GCC_PDM_AHB_CLK 82
  89. #define GCC_PDM_XO4_CLK 83
  90. #define GCC_PRNG_AHB_CLK 84
  91. #define GCC_QMIP_CAMERA_NRT_AHB_CLK 85
  92. #define GCC_QMIP_CAMERA_RT_AHB_CLK 86
  93. #define GCC_QMIP_DISP_AHB_CLK 87
  94. #define GCC_QMIP_GPU_CFG_AHB_CLK 88
  95. #define GCC_QMIP_VIDEO_VCODEC_AHB_CLK 89
  96. #define GCC_QUPV3_WRAP0_CORE_2X_CLK 90
  97. #define GCC_QUPV3_WRAP0_CORE_CLK 91
  98. #define GCC_QUPV3_WRAP0_S0_CLK 92
  99. #define GCC_QUPV3_WRAP0_S0_CLK_SRC 93
  100. #define GCC_QUPV3_WRAP0_S1_CLK 94
  101. #define GCC_QUPV3_WRAP0_S1_CLK_SRC 95
  102. #define GCC_QUPV3_WRAP0_S2_CLK 96
  103. #define GCC_QUPV3_WRAP0_S2_CLK_SRC 97
  104. #define GCC_QUPV3_WRAP0_S3_CLK 98
  105. #define GCC_QUPV3_WRAP0_S3_CLK_SRC 99
  106. #define GCC_QUPV3_WRAP0_S4_CLK 100
  107. #define GCC_QUPV3_WRAP0_S4_CLK_SRC 101
  108. #define GCC_QUPV3_WRAP0_S5_CLK 102
  109. #define GCC_QUPV3_WRAP0_S5_CLK_SRC 103
  110. #define GCC_QUPV3_WRAP_0_M_AHB_CLK 104
  111. #define GCC_QUPV3_WRAP_0_S_AHB_CLK 105
  112. #define GCC_SDCC1_AHB_CLK 106
  113. #define GCC_SDCC1_APPS_CLK 107
  114. #define GCC_SDCC1_APPS_CLK_SRC 108
  115. #define GCC_SDCC1_ICE_CORE_CLK 109
  116. #define GCC_SDCC1_ICE_CORE_CLK_SRC 110
  117. #define GCC_SDCC2_AHB_CLK 111
  118. #define GCC_SDCC2_APPS_CLK 112
  119. #define GCC_SDCC2_APPS_CLK_SRC 113
  120. #define GCC_SYS_NOC_CPUSS_AHB_CLK 114
  121. #define GCC_SYS_NOC_UFS_PHY_AXI_CLK 115
  122. #define GCC_SYS_NOC_USB3_PRIM_AXI_CLK 116
  123. #define GCC_UFS_PHY_AHB_CLK 117
  124. #define GCC_UFS_PHY_AXI_CLK 118
  125. #define GCC_UFS_PHY_AXI_CLK_SRC 119
  126. #define GCC_UFS_PHY_ICE_CORE_CLK 120
  127. #define GCC_UFS_PHY_ICE_CORE_CLK_SRC 121
  128. #define GCC_UFS_PHY_PHY_AUX_CLK 122
  129. #define GCC_UFS_PHY_PHY_AUX_CLK_SRC 123
  130. #define GCC_UFS_PHY_RX_SYMBOL_0_CLK 124
  131. #define GCC_UFS_PHY_TX_SYMBOL_0_CLK 125
  132. #define GCC_UFS_PHY_UNIPRO_CORE_CLK 126
  133. #define GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC 127
  134. #define GCC_USB30_PRIM_MASTER_CLK 128
  135. #define GCC_USB30_PRIM_MASTER_CLK_SRC 129
  136. #define GCC_USB30_PRIM_MOCK_UTMI_CLK 130
  137. #define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC 131
  138. #define GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC 132
  139. #define GCC_USB30_PRIM_SLEEP_CLK 133
  140. #define GCC_USB3_PRIM_CLKREF_CLK 134
  141. #define GCC_USB3_PRIM_PHY_AUX_CLK_SRC 135
  142. #define GCC_USB3_PRIM_PHY_COM_AUX_CLK 136
  143. #define GCC_USB3_PRIM_PHY_PIPE_CLK 137
  144. #define GCC_VCODEC0_AXI_CLK 138
  145. #define GCC_VENUS_AHB_CLK 139
  146. #define GCC_VENUS_CTL_AXI_CLK 140
  147. #define GCC_VIDEO_AHB_CLK 141
  148. #define GCC_VIDEO_AXI0_CLK 142
  149. #define GCC_VIDEO_THROTTLE_CORE_CLK 143
  150. #define GCC_VIDEO_VCODEC0_SYS_CLK 144
  151. #define GCC_VIDEO_VENUS_CLK_SRC 145
  152. #define GCC_VIDEO_VENUS_CTL_CLK 146
  153. #define GCC_VIDEO_XO_CLK 147
  154. #define GCC_AHB2PHY_CSI_CLK 148
  155. #define GCC_AHB2PHY_USB_CLK 149
  156. #define GCC_BIMC_GPU_AXI_CLK 150
  157. #define GCC_BOOT_ROM_AHB_CLK 151
  158. #define GCC_CAM_THROTTLE_NRT_CLK 152
  159. #define GCC_CAM_THROTTLE_RT_CLK 153
  160. #define GCC_CAMERA_AHB_CLK 154
  161. #define GCC_CAMERA_XO_CLK 155
  162. #define GCC_CAMSS_AXI_CLK 156
  163. #define GCC_CAMSS_AXI_CLK_SRC 157
  164. #define GCC_CAMSS_CAMNOC_ATB_CLK 158
  165. #define GCC_CAMSS_CAMNOC_NTS_XO_CLK 159
  166. #define GCC_CAMSS_CCI_0_CLK 160
  167. #define GCC_CAMSS_CCI_CLK_SRC 161
  168. #define GCC_CAMSS_CPHY_0_CLK 162
  169. #define GCC_CAMSS_CPHY_1_CLK 163
  170. #define GCC_CAMSS_CPHY_2_CLK 164
  171. #define GCC_UFS_CLKREF_CLK 165
  172. #define GCC_DISP_GPLL0_CLK_SRC 166
  173. /* GCC resets */
  174. #define GCC_QUSB2PHY_PRIM_BCR 0
  175. #define GCC_QUSB2PHY_SEC_BCR 1
  176. #define GCC_SDCC1_BCR 2
  177. #define GCC_UFS_PHY_BCR 3
  178. #define GCC_USB30_PRIM_BCR 4
  179. #define GCC_USB_PHY_CFG_AHB2PHY_BCR 5
  180. #define GCC_VCODEC0_BCR 6
  181. #define GCC_VENUS_BCR 7
  182. #define GCC_VIDEO_INTERFACE_BCR 8
  183. #define GCC_USB3PHY_PHY_PRIM_SP0_BCR 9
  184. #define GCC_USB3_PHY_PRIM_SP0_BCR 10
  185. #define GCC_SDCC2_BCR 11
  186. /* Indexes for GDSCs */
  187. #define GCC_CAMSS_TOP_GDSC 0
  188. #define GCC_UFS_PHY_GDSC 1
  189. #define GCC_USB30_PRIM_GDSC 2
  190. #define GCC_VCODEC0_GDSC 3
  191. #define GCC_VENUS_GDSC 4
  192. #define HLOS1_VOTE_TURING_MMU_TBU1_GDSC 5
  193. #define HLOS1_VOTE_TURING_MMU_TBU0_GDSC 6
  194. #define HLOS1_VOTE_MM_SNOC_MMU_TBU_RT_GDSC 7
  195. #define HLOS1_VOTE_MM_SNOC_MMU_TBU_NRT_GDSC 8
  196. #endif