qcom,gcc-msm8953.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234
  1. /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
  2. #ifndef _DT_BINDINGS_CLK_MSM_GCC_8953_H
  3. #define _DT_BINDINGS_CLK_MSM_GCC_8953_H
  4. /* Clocks */
  5. #define APC0_DROOP_DETECTOR_CLK_SRC 0
  6. #define APC1_DROOP_DETECTOR_CLK_SRC 1
  7. #define APSS_AHB_CLK_SRC 2
  8. #define BLSP1_QUP1_I2C_APPS_CLK_SRC 3
  9. #define BLSP1_QUP1_SPI_APPS_CLK_SRC 4
  10. #define BLSP1_QUP2_I2C_APPS_CLK_SRC 5
  11. #define BLSP1_QUP2_SPI_APPS_CLK_SRC 6
  12. #define BLSP1_QUP3_I2C_APPS_CLK_SRC 7
  13. #define BLSP1_QUP3_SPI_APPS_CLK_SRC 8
  14. #define BLSP1_QUP4_I2C_APPS_CLK_SRC 9
  15. #define BLSP1_QUP4_SPI_APPS_CLK_SRC 10
  16. #define BLSP1_UART1_APPS_CLK_SRC 11
  17. #define BLSP1_UART2_APPS_CLK_SRC 12
  18. #define BLSP2_QUP1_I2C_APPS_CLK_SRC 13
  19. #define BLSP2_QUP1_SPI_APPS_CLK_SRC 14
  20. #define BLSP2_QUP2_I2C_APPS_CLK_SRC 15
  21. #define BLSP2_QUP2_SPI_APPS_CLK_SRC 16
  22. #define BLSP2_QUP3_I2C_APPS_CLK_SRC 17
  23. #define BLSP2_QUP3_SPI_APPS_CLK_SRC 18
  24. #define BLSP2_QUP4_I2C_APPS_CLK_SRC 19
  25. #define BLSP2_QUP4_SPI_APPS_CLK_SRC 20
  26. #define BLSP2_UART1_APPS_CLK_SRC 21
  27. #define BLSP2_UART2_APPS_CLK_SRC 22
  28. #define BYTE0_CLK_SRC 23
  29. #define BYTE1_CLK_SRC 24
  30. #define CAMSS_GP0_CLK_SRC 25
  31. #define CAMSS_GP1_CLK_SRC 26
  32. #define CAMSS_TOP_AHB_CLK_SRC 27
  33. #define CCI_CLK_SRC 28
  34. #define CPP_CLK_SRC 29
  35. #define CRYPTO_CLK_SRC 30
  36. #define CSI0PHYTIMER_CLK_SRC 31
  37. #define CSI0P_CLK_SRC 32
  38. #define CSI0_CLK_SRC 33
  39. #define CSI1PHYTIMER_CLK_SRC 34
  40. #define CSI1P_CLK_SRC 35
  41. #define CSI1_CLK_SRC 36
  42. #define CSI2PHYTIMER_CLK_SRC 37
  43. #define CSI2P_CLK_SRC 38
  44. #define CSI2_CLK_SRC 39
  45. #define ESC0_CLK_SRC 40
  46. #define ESC1_CLK_SRC 41
  47. #define GCC_APC0_DROOP_DETECTOR_GPLL0_CLK 42
  48. #define GCC_APC1_DROOP_DETECTOR_GPLL0_CLK 43
  49. #define GCC_APSS_AHB_CLK 44
  50. #define GCC_APSS_AXI_CLK 45
  51. #define GCC_APSS_TCU_ASYNC_CLK 46
  52. #define GCC_BIMC_GFX_CLK 47
  53. #define GCC_BIMC_GPU_CLK 48
  54. #define GCC_BLSP1_AHB_CLK 49
  55. #define GCC_BLSP1_QUP1_I2C_APPS_CLK 50
  56. #define GCC_BLSP1_QUP1_SPI_APPS_CLK 51
  57. #define GCC_BLSP1_QUP2_I2C_APPS_CLK 52
  58. #define GCC_BLSP1_QUP2_SPI_APPS_CLK 53
  59. #define GCC_BLSP1_QUP3_I2C_APPS_CLK 54
  60. #define GCC_BLSP1_QUP3_SPI_APPS_CLK 55
  61. #define GCC_BLSP1_QUP4_I2C_APPS_CLK 56
  62. #define GCC_BLSP1_QUP4_SPI_APPS_CLK 57
  63. #define GCC_BLSP1_UART1_APPS_CLK 58
  64. #define GCC_BLSP1_UART2_APPS_CLK 59
  65. #define GCC_BLSP2_AHB_CLK 60
  66. #define GCC_BLSP2_QUP1_I2C_APPS_CLK 61
  67. #define GCC_BLSP2_QUP1_SPI_APPS_CLK 62
  68. #define GCC_BLSP2_QUP2_I2C_APPS_CLK 63
  69. #define GCC_BLSP2_QUP2_SPI_APPS_CLK 64
  70. #define GCC_BLSP2_QUP3_I2C_APPS_CLK 65
  71. #define GCC_BLSP2_QUP3_SPI_APPS_CLK 66
  72. #define GCC_BLSP2_QUP4_I2C_APPS_CLK 67
  73. #define GCC_BLSP2_QUP4_SPI_APPS_CLK 68
  74. #define GCC_BLSP2_UART1_APPS_CLK 69
  75. #define GCC_BLSP2_UART2_APPS_CLK 70
  76. #define GCC_BOOT_ROM_AHB_CLK 71
  77. #define GCC_CAMSS_AHB_CLK 72
  78. #define GCC_CAMSS_CCI_AHB_CLK 73
  79. #define GCC_CAMSS_CCI_CLK 74
  80. #define GCC_CAMSS_CPP_AHB_CLK 75
  81. #define GCC_CAMSS_CPP_AXI_CLK 76
  82. #define GCC_CAMSS_CPP_CLK 77
  83. #define GCC_CAMSS_CSI0PHYTIMER_CLK 78
  84. #define GCC_CAMSS_CSI0PHY_CLK 79
  85. #define GCC_CAMSS_CSI0PIX_CLK 80
  86. #define GCC_CAMSS_CSI0RDI_CLK 81
  87. #define GCC_CAMSS_CSI0_AHB_CLK 82
  88. #define GCC_CAMSS_CSI0_CLK 83
  89. #define GCC_CAMSS_CSI0_CSIPHY_3P_CLK 84
  90. #define GCC_CAMSS_CSI1PHYTIMER_CLK 85
  91. #define GCC_CAMSS_CSI1PHY_CLK 86
  92. #define GCC_CAMSS_CSI1PIX_CLK 87
  93. #define GCC_CAMSS_CSI1RDI_CLK 88
  94. #define GCC_CAMSS_CSI1_AHB_CLK 89
  95. #define GCC_CAMSS_CSI1_CLK 90
  96. #define GCC_CAMSS_CSI1_CSIPHY_3P_CLK 91
  97. #define GCC_CAMSS_CSI2PHYTIMER_CLK 92
  98. #define GCC_CAMSS_CSI2PHY_CLK 93
  99. #define GCC_CAMSS_CSI2PIX_CLK 94
  100. #define GCC_CAMSS_CSI2RDI_CLK 95
  101. #define GCC_CAMSS_CSI2_AHB_CLK 96
  102. #define GCC_CAMSS_CSI2_CLK 97
  103. #define GCC_CAMSS_CSI2_CSIPHY_3P_CLK 98
  104. #define GCC_CAMSS_CSI_VFE0_CLK 99
  105. #define GCC_CAMSS_CSI_VFE1_CLK 100
  106. #define GCC_CAMSS_GP0_CLK 101
  107. #define GCC_CAMSS_GP1_CLK 102
  108. #define GCC_CAMSS_ISPIF_AHB_CLK 103
  109. #define GCC_CAMSS_JPEG0_CLK 104
  110. #define GCC_CAMSS_JPEG_AHB_CLK 105
  111. #define GCC_CAMSS_JPEG_AXI_CLK 106
  112. #define GCC_CAMSS_MCLK0_CLK 107
  113. #define GCC_CAMSS_MCLK1_CLK 108
  114. #define GCC_CAMSS_MCLK2_CLK 109
  115. #define GCC_CAMSS_MCLK3_CLK 110
  116. #define GCC_CAMSS_MICRO_AHB_CLK 111
  117. #define GCC_CAMSS_TOP_AHB_CLK 112
  118. #define GCC_CAMSS_VFE0_AHB_CLK 113
  119. #define GCC_CAMSS_VFE0_AXI_CLK 114
  120. #define GCC_CAMSS_VFE0_CLK 115
  121. #define GCC_CAMSS_VFE1_AHB_CLK 116
  122. #define GCC_CAMSS_VFE1_AXI_CLK 117
  123. #define GCC_CAMSS_VFE1_CLK 118
  124. #define GCC_CPP_TBU_CLK 119
  125. #define GCC_CRYPTO_AHB_CLK 120
  126. #define GCC_CRYPTO_AXI_CLK 121
  127. #define GCC_CRYPTO_CLK 122
  128. #define GCC_DCC_CLK 123
  129. #define GCC_GP1_CLK 124
  130. #define GCC_GP2_CLK 125
  131. #define GCC_GP3_CLK 126
  132. #define GCC_JPEG_TBU_CLK 127
  133. #define GCC_MDP_TBU_CLK 128
  134. #define GCC_MDSS_AHB_CLK 129
  135. #define GCC_MDSS_AXI_CLK 130
  136. #define GCC_MDSS_BYTE0_CLK 131
  137. #define GCC_MDSS_BYTE1_CLK 132
  138. #define GCC_MDSS_ESC0_CLK 133
  139. #define GCC_MDSS_ESC1_CLK 134
  140. #define GCC_MDSS_MDP_CLK 135
  141. #define GCC_MDSS_PCLK0_CLK 136
  142. #define GCC_MDSS_PCLK1_CLK 137
  143. #define GCC_MDSS_VSYNC_CLK 138
  144. #define GCC_MSS_CFG_AHB_CLK 139
  145. #define GCC_MSS_Q6_BIMC_AXI_CLK 140
  146. #define GCC_OXILI_AHB_CLK 141
  147. #define GCC_OXILI_AON_CLK 142
  148. #define GCC_OXILI_GFX3D_CLK 143
  149. #define GCC_OXILI_TIMER_CLK 144
  150. #define GCC_PCNOC_USB3_AXI_CLK 145
  151. #define GCC_PDM2_CLK 146
  152. #define GCC_PDM_AHB_CLK 147
  153. #define GCC_PRNG_AHB_CLK 148
  154. #define GCC_QDSS_DAP_CLK 149
  155. #define GCC_QUSB_REF_CLK 150
  156. #define GCC_RBCPR_GFX_CLK 151
  157. #define GCC_SDCC1_AHB_CLK 152
  158. #define GCC_SDCC1_APPS_CLK 153
  159. #define GCC_SDCC1_ICE_CORE_CLK 154
  160. #define GCC_SDCC2_AHB_CLK 155
  161. #define GCC_SDCC2_APPS_CLK 156
  162. #define GCC_SMMU_CFG_CLK 157
  163. #define GCC_USB30_MASTER_CLK 158
  164. #define GCC_USB30_MOCK_UTMI_CLK 159
  165. #define GCC_USB30_SLEEP_CLK 160
  166. #define GCC_USB3_AUX_CLK 161
  167. #define GCC_USB3_PIPE_CLK 162
  168. #define GCC_USB_PHY_CFG_AHB_CLK 163
  169. #define GCC_USB_SS_REF_CLK 164
  170. #define GCC_VENUS0_AHB_CLK 165
  171. #define GCC_VENUS0_AXI_CLK 166
  172. #define GCC_VENUS0_CORE0_VCODEC0_CLK 167
  173. #define GCC_VENUS0_VCODEC0_CLK 168
  174. #define GCC_VENUS_TBU_CLK 169
  175. #define GCC_VFE1_TBU_CLK 170
  176. #define GCC_VFE_TBU_CLK 171
  177. #define GFX3D_CLK_SRC 172
  178. #define GP1_CLK_SRC 173
  179. #define GP2_CLK_SRC 174
  180. #define GP3_CLK_SRC 175
  181. #define GPLL0 176
  182. #define GPLL0_EARLY 177
  183. #define GPLL2 178
  184. #define GPLL2_EARLY 179
  185. #define GPLL3 180
  186. #define GPLL3_EARLY 181
  187. #define GPLL4 182
  188. #define GPLL4_EARLY 183
  189. #define GPLL6 184
  190. #define GPLL6_EARLY 185
  191. #define JPEG0_CLK_SRC 186
  192. #define MCLK0_CLK_SRC 187
  193. #define MCLK1_CLK_SRC 188
  194. #define MCLK2_CLK_SRC 189
  195. #define MCLK3_CLK_SRC 190
  196. #define MDP_CLK_SRC 191
  197. #define PCLK0_CLK_SRC 192
  198. #define PCLK1_CLK_SRC 193
  199. #define PDM2_CLK_SRC 194
  200. #define RBCPR_GFX_CLK_SRC 195
  201. #define SDCC1_APPS_CLK_SRC 196
  202. #define SDCC1_ICE_CORE_CLK_SRC 197
  203. #define SDCC2_APPS_CLK_SRC 198
  204. #define USB30_MASTER_CLK_SRC 199
  205. #define USB30_MOCK_UTMI_CLK_SRC 200
  206. #define USB3_AUX_CLK_SRC 201
  207. #define VCODEC0_CLK_SRC 202
  208. #define VFE0_CLK_SRC 203
  209. #define VFE1_CLK_SRC 204
  210. #define VSYNC_CLK_SRC 205
  211. /* GCC block resets */
  212. #define GCC_CAMSS_MICRO_BCR 0
  213. #define GCC_MSS_BCR 1
  214. #define GCC_QUSB2_PHY_BCR 2
  215. #define GCC_USB3PHY_PHY_BCR 3
  216. #define GCC_USB3_PHY_BCR 4
  217. #define GCC_USB_30_BCR 5
  218. /* GDSCs */
  219. #define CPP_GDSC 0
  220. #define JPEG_GDSC 1
  221. #define MDSS_GDSC 2
  222. #define OXILI_CX_GDSC 3
  223. #define OXILI_GX_GDSC 4
  224. #define USB30_GDSC 5
  225. #define VENUS_CORE0_GDSC 6
  226. #define VENUS_GDSC 7
  227. #define VFE0_GDSC 8
  228. #define VFE1_GDSC 9
  229. #endif