qcom,gcc-msm8939.h 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright 2020 Linaro Limited
  4. */
  5. #ifndef _DT_BINDINGS_CLK_MSM_GCC_8939_H
  6. #define _DT_BINDINGS_CLK_MSM_GCC_8939_H
  7. #define GPLL0 0
  8. #define GPLL0_VOTE 1
  9. #define BIMC_PLL 2
  10. #define BIMC_PLL_VOTE 3
  11. #define GPLL1 4
  12. #define GPLL1_VOTE 5
  13. #define GPLL2 6
  14. #define GPLL2_VOTE 7
  15. #define PCNOC_BFDCD_CLK_SRC 8
  16. #define SYSTEM_NOC_BFDCD_CLK_SRC 9
  17. #define CAMSS_AHB_CLK_SRC 10
  18. #define APSS_AHB_CLK_SRC 11
  19. #define CSI0_CLK_SRC 12
  20. #define CSI1_CLK_SRC 13
  21. #define GFX3D_CLK_SRC 14
  22. #define VFE0_CLK_SRC 15
  23. #define BLSP1_QUP1_I2C_APPS_CLK_SRC 16
  24. #define BLSP1_QUP1_SPI_APPS_CLK_SRC 17
  25. #define BLSP1_QUP2_I2C_APPS_CLK_SRC 18
  26. #define BLSP1_QUP2_SPI_APPS_CLK_SRC 19
  27. #define BLSP1_QUP3_I2C_APPS_CLK_SRC 20
  28. #define BLSP1_QUP3_SPI_APPS_CLK_SRC 21
  29. #define BLSP1_QUP4_I2C_APPS_CLK_SRC 22
  30. #define BLSP1_QUP4_SPI_APPS_CLK_SRC 23
  31. #define BLSP1_QUP5_I2C_APPS_CLK_SRC 24
  32. #define BLSP1_QUP5_SPI_APPS_CLK_SRC 25
  33. #define BLSP1_QUP6_I2C_APPS_CLK_SRC 26
  34. #define BLSP1_QUP6_SPI_APPS_CLK_SRC 27
  35. #define BLSP1_UART1_APPS_CLK_SRC 28
  36. #define BLSP1_UART2_APPS_CLK_SRC 29
  37. #define CCI_CLK_SRC 30
  38. #define CAMSS_GP0_CLK_SRC 31
  39. #define CAMSS_GP1_CLK_SRC 32
  40. #define JPEG0_CLK_SRC 33
  41. #define MCLK0_CLK_SRC 34
  42. #define MCLK1_CLK_SRC 35
  43. #define CSI0PHYTIMER_CLK_SRC 36
  44. #define CSI1PHYTIMER_CLK_SRC 37
  45. #define CPP_CLK_SRC 38
  46. #define CRYPTO_CLK_SRC 39
  47. #define GP1_CLK_SRC 40
  48. #define GP2_CLK_SRC 41
  49. #define GP3_CLK_SRC 42
  50. #define BYTE0_CLK_SRC 43
  51. #define ESC0_CLK_SRC 44
  52. #define MDP_CLK_SRC 45
  53. #define PCLK0_CLK_SRC 46
  54. #define VSYNC_CLK_SRC 47
  55. #define PDM2_CLK_SRC 48
  56. #define SDCC1_APPS_CLK_SRC 49
  57. #define SDCC2_APPS_CLK_SRC 50
  58. #define APSS_TCU_CLK_SRC 51
  59. #define USB_HS_SYSTEM_CLK_SRC 52
  60. #define VCODEC0_CLK_SRC 53
  61. #define GCC_BLSP1_AHB_CLK 54
  62. #define GCC_BLSP1_SLEEP_CLK 55
  63. #define GCC_BLSP1_QUP1_I2C_APPS_CLK 56
  64. #define GCC_BLSP1_QUP1_SPI_APPS_CLK 57
  65. #define GCC_BLSP1_QUP2_I2C_APPS_CLK 58
  66. #define GCC_BLSP1_QUP2_SPI_APPS_CLK 59
  67. #define GCC_BLSP1_QUP3_I2C_APPS_CLK 60
  68. #define GCC_BLSP1_QUP3_SPI_APPS_CLK 61
  69. #define GCC_BLSP1_QUP4_I2C_APPS_CLK 62
  70. #define GCC_BLSP1_QUP4_SPI_APPS_CLK 63
  71. #define GCC_BLSP1_QUP5_I2C_APPS_CLK 64
  72. #define GCC_BLSP1_QUP5_SPI_APPS_CLK 65
  73. #define GCC_BLSP1_QUP6_I2C_APPS_CLK 66
  74. #define GCC_BLSP1_QUP6_SPI_APPS_CLK 67
  75. #define GCC_BLSP1_UART1_APPS_CLK 68
  76. #define GCC_BLSP1_UART2_APPS_CLK 69
  77. #define GCC_BOOT_ROM_AHB_CLK 70
  78. #define GCC_CAMSS_CCI_AHB_CLK 71
  79. #define GCC_CAMSS_CCI_CLK 72
  80. #define GCC_CAMSS_CSI0_AHB_CLK 73
  81. #define GCC_CAMSS_CSI0_CLK 74
  82. #define GCC_CAMSS_CSI0PHY_CLK 75
  83. #define GCC_CAMSS_CSI0PIX_CLK 76
  84. #define GCC_CAMSS_CSI0RDI_CLK 77
  85. #define GCC_CAMSS_CSI1_AHB_CLK 78
  86. #define GCC_CAMSS_CSI1_CLK 79
  87. #define GCC_CAMSS_CSI1PHY_CLK 80
  88. #define GCC_CAMSS_CSI1PIX_CLK 81
  89. #define GCC_CAMSS_CSI1RDI_CLK 82
  90. #define GCC_CAMSS_CSI_VFE0_CLK 83
  91. #define GCC_CAMSS_GP0_CLK 84
  92. #define GCC_CAMSS_GP1_CLK 85
  93. #define GCC_CAMSS_ISPIF_AHB_CLK 86
  94. #define GCC_CAMSS_JPEG0_CLK 87
  95. #define GCC_CAMSS_JPEG_AHB_CLK 88
  96. #define GCC_CAMSS_JPEG_AXI_CLK 89
  97. #define GCC_CAMSS_MCLK0_CLK 90
  98. #define GCC_CAMSS_MCLK1_CLK 91
  99. #define GCC_CAMSS_MICRO_AHB_CLK 92
  100. #define GCC_CAMSS_CSI0PHYTIMER_CLK 93
  101. #define GCC_CAMSS_CSI1PHYTIMER_CLK 94
  102. #define GCC_CAMSS_AHB_CLK 95
  103. #define GCC_CAMSS_TOP_AHB_CLK 96
  104. #define GCC_CAMSS_CPP_AHB_CLK 97
  105. #define GCC_CAMSS_CPP_CLK 98
  106. #define GCC_CAMSS_VFE0_CLK 99
  107. #define GCC_CAMSS_VFE_AHB_CLK 100
  108. #define GCC_CAMSS_VFE_AXI_CLK 101
  109. #define GCC_CRYPTO_AHB_CLK 102
  110. #define GCC_CRYPTO_AXI_CLK 103
  111. #define GCC_CRYPTO_CLK 104
  112. #define GCC_OXILI_GMEM_CLK 105
  113. #define GCC_GP1_CLK 106
  114. #define GCC_GP2_CLK 107
  115. #define GCC_GP3_CLK 108
  116. #define GCC_MDSS_AHB_CLK 109
  117. #define GCC_MDSS_AXI_CLK 110
  118. #define GCC_MDSS_BYTE0_CLK 111
  119. #define GCC_MDSS_ESC0_CLK 112
  120. #define GCC_MDSS_MDP_CLK 113
  121. #define GCC_MDSS_PCLK0_CLK 114
  122. #define GCC_MDSS_VSYNC_CLK 115
  123. #define GCC_MSS_CFG_AHB_CLK 116
  124. #define GCC_OXILI_AHB_CLK 117
  125. #define GCC_OXILI_GFX3D_CLK 118
  126. #define GCC_PDM2_CLK 119
  127. #define GCC_PDM_AHB_CLK 120
  128. #define GCC_PRNG_AHB_CLK 121
  129. #define GCC_SDCC1_AHB_CLK 122
  130. #define GCC_SDCC1_APPS_CLK 123
  131. #define GCC_SDCC2_AHB_CLK 124
  132. #define GCC_SDCC2_APPS_CLK 125
  133. #define GCC_GTCU_AHB_CLK 126
  134. #define GCC_JPEG_TBU_CLK 127
  135. #define GCC_MDP_TBU_CLK 128
  136. #define GCC_SMMU_CFG_CLK 129
  137. #define GCC_VENUS_TBU_CLK 130
  138. #define GCC_VFE_TBU_CLK 131
  139. #define GCC_USB2A_PHY_SLEEP_CLK 132
  140. #define GCC_USB_HS_AHB_CLK 133
  141. #define GCC_USB_HS_SYSTEM_CLK 134
  142. #define GCC_VENUS0_AHB_CLK 135
  143. #define GCC_VENUS0_AXI_CLK 136
  144. #define GCC_VENUS0_VCODEC0_CLK 137
  145. #define BIMC_DDR_CLK_SRC 138
  146. #define GCC_APSS_TCU_CLK 139
  147. #define GCC_GFX_TCU_CLK 140
  148. #define BIMC_GPU_CLK_SRC 141
  149. #define GCC_BIMC_GFX_CLK 142
  150. #define GCC_BIMC_GPU_CLK 143
  151. #define ULTAUDIO_LPAIF_PRI_I2S_CLK_SRC 144
  152. #define ULTAUDIO_LPAIF_SEC_I2S_CLK_SRC 145
  153. #define ULTAUDIO_LPAIF_AUX_I2S_CLK_SRC 146
  154. #define ULTAUDIO_XO_CLK_SRC 147
  155. #define ULTAUDIO_AHBFABRIC_CLK_SRC 148
  156. #define CODEC_DIGCODEC_CLK_SRC 149
  157. #define GCC_ULTAUDIO_PCNOC_MPORT_CLK 150
  158. #define GCC_ULTAUDIO_PCNOC_SWAY_CLK 151
  159. #define GCC_ULTAUDIO_AVSYNC_XO_CLK 152
  160. #define GCC_ULTAUDIO_STC_XO_CLK 153
  161. #define GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_CLK 154
  162. #define GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_LPM_CLK 155
  163. #define GCC_ULTAUDIO_LPAIF_PRI_I2S_CLK 156
  164. #define GCC_ULTAUDIO_LPAIF_SEC_I2S_CLK 157
  165. #define GCC_ULTAUDIO_LPAIF_AUX_I2S_CLK 158
  166. #define GCC_CODEC_DIGCODEC_CLK 159
  167. #define GCC_MSS_Q6_BIMC_AXI_CLK 160
  168. #define GPLL3 161
  169. #define GPLL3_VOTE 162
  170. #define GPLL4 163
  171. #define GPLL4_VOTE 164
  172. #define GPLL5 165
  173. #define GPLL5_VOTE 166
  174. #define GPLL6 167
  175. #define GPLL6_VOTE 168
  176. #define BYTE1_CLK_SRC 169
  177. #define GCC_MDSS_BYTE1_CLK 170
  178. #define ESC1_CLK_SRC 171
  179. #define GCC_MDSS_ESC1_CLK 172
  180. #define PCLK1_CLK_SRC 173
  181. #define GCC_MDSS_PCLK1_CLK 174
  182. #define GCC_GFX_TBU_CLK 175
  183. #define GCC_CPP_TBU_CLK 176
  184. #define GCC_MDP_RT_TBU_CLK 177
  185. #define USB_FS_SYSTEM_CLK_SRC 178
  186. #define USB_FS_IC_CLK_SRC 179
  187. #define GCC_USB_FS_AHB_CLK 180
  188. #define GCC_USB_FS_IC_CLK 181
  189. #define GCC_USB_FS_SYSTEM_CLK 182
  190. #define GCC_VENUS0_CORE0_VCODEC0_CLK 183
  191. #define GCC_VENUS0_CORE1_VCODEC0_CLK 184
  192. #define GCC_OXILI_TIMER_CLK 185
  193. #define SYSTEM_MM_NOC_BFDCD_CLK_SRC 186
  194. /* Indexes for GDSCs */
  195. #define BIMC_GDSC 0
  196. #define VENUS_GDSC 1
  197. #define MDSS_GDSC 2
  198. #define JPEG_GDSC 3
  199. #define VFE_GDSC 4
  200. #define OXILI_GDSC 5
  201. #define VENUS_CORE0_GDSC 6
  202. #define VENUS_CORE1_GDSC 7
  203. #endif