qcom,gcc-msm8909.h 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
  2. /*
  3. * Copyright (C) 2022 Kernkonzept GmbH.
  4. */
  5. #ifndef _DT_BINDINGS_CLK_QCOM_GCC_8909_H
  6. #define _DT_BINDINGS_CLK_QCOM_GCC_8909_H
  7. /* PLLs */
  8. #define GPLL0_EARLY 0
  9. #define GPLL0 1
  10. #define GPLL1 2
  11. #define GPLL1_VOTE 3
  12. #define GPLL2_EARLY 4
  13. #define GPLL2 5
  14. #define BIMC_PLL_EARLY 6
  15. #define BIMC_PLL 7
  16. /* RCGs */
  17. #define APSS_AHB_CLK_SRC 8
  18. #define BIMC_DDR_CLK_SRC 9
  19. #define BIMC_GPU_CLK_SRC 10
  20. #define BLSP1_QUP1_I2C_APPS_CLK_SRC 11
  21. #define BLSP1_QUP1_SPI_APPS_CLK_SRC 12
  22. #define BLSP1_QUP2_I2C_APPS_CLK_SRC 13
  23. #define BLSP1_QUP2_SPI_APPS_CLK_SRC 14
  24. #define BLSP1_QUP3_I2C_APPS_CLK_SRC 15
  25. #define BLSP1_QUP3_SPI_APPS_CLK_SRC 16
  26. #define BLSP1_QUP4_I2C_APPS_CLK_SRC 17
  27. #define BLSP1_QUP4_SPI_APPS_CLK_SRC 18
  28. #define BLSP1_QUP5_I2C_APPS_CLK_SRC 19
  29. #define BLSP1_QUP5_SPI_APPS_CLK_SRC 20
  30. #define BLSP1_QUP6_I2C_APPS_CLK_SRC 21
  31. #define BLSP1_QUP6_SPI_APPS_CLK_SRC 22
  32. #define BLSP1_UART1_APPS_CLK_SRC 23
  33. #define BLSP1_UART2_APPS_CLK_SRC 24
  34. #define BYTE0_CLK_SRC 25
  35. #define CAMSS_GP0_CLK_SRC 26
  36. #define CAMSS_GP1_CLK_SRC 27
  37. #define CAMSS_TOP_AHB_CLK_SRC 28
  38. #define CODEC_DIGCODEC_CLK_SRC 29
  39. #define CRYPTO_CLK_SRC 30
  40. #define CSI0_CLK_SRC 31
  41. #define CSI0PHYTIMER_CLK_SRC 32
  42. #define CSI1_CLK_SRC 33
  43. #define ESC0_CLK_SRC 34
  44. #define GFX3D_CLK_SRC 35
  45. #define GP1_CLK_SRC 36
  46. #define GP2_CLK_SRC 37
  47. #define GP3_CLK_SRC 38
  48. #define MCLK0_CLK_SRC 39
  49. #define MCLK1_CLK_SRC 40
  50. #define MDP_CLK_SRC 41
  51. #define PCLK0_CLK_SRC 42
  52. #define PCNOC_BFDCD_CLK_SRC 43
  53. #define PDM2_CLK_SRC 44
  54. #define SDCC1_APPS_CLK_SRC 45
  55. #define SDCC2_APPS_CLK_SRC 46
  56. #define SYSTEM_NOC_BFDCD_CLK_SRC 47
  57. #define ULTAUDIO_AHBFABRIC_CLK_SRC 48
  58. #define ULTAUDIO_LPAIF_AUX_I2S_CLK_SRC 49
  59. #define ULTAUDIO_LPAIF_PRI_I2S_CLK_SRC 50
  60. #define ULTAUDIO_LPAIF_SEC_I2S_CLK_SRC 51
  61. #define ULTAUDIO_XO_CLK_SRC 52
  62. #define USB_HS_SYSTEM_CLK_SRC 53
  63. #define VCODEC0_CLK_SRC 54
  64. #define VFE0_CLK_SRC 55
  65. #define VSYNC_CLK_SRC 56
  66. /* Voteable Clocks */
  67. #define GCC_APSS_TCU_CLK 57
  68. #define GCC_BLSP1_AHB_CLK 58
  69. #define GCC_BLSP1_SLEEP_CLK 59
  70. #define GCC_BOOT_ROM_AHB_CLK 60
  71. #define GCC_CRYPTO_CLK 61
  72. #define GCC_CRYPTO_AHB_CLK 62
  73. #define GCC_CRYPTO_AXI_CLK 63
  74. #define GCC_GFX_TBU_CLK 64
  75. #define GCC_GFX_TCU_CLK 65
  76. #define GCC_GTCU_AHB_CLK 66
  77. #define GCC_MDP_TBU_CLK 67
  78. #define GCC_PRNG_AHB_CLK 68
  79. #define GCC_SMMU_CFG_CLK 69
  80. #define GCC_VENUS_TBU_CLK 70
  81. #define GCC_VFE_TBU_CLK 71
  82. /* Branches */
  83. #define GCC_BIMC_GFX_CLK 72
  84. #define GCC_BIMC_GPU_CLK 73
  85. #define GCC_BLSP1_QUP1_I2C_APPS_CLK 74
  86. #define GCC_BLSP1_QUP1_SPI_APPS_CLK 75
  87. #define GCC_BLSP1_QUP2_I2C_APPS_CLK 76
  88. #define GCC_BLSP1_QUP2_SPI_APPS_CLK 77
  89. #define GCC_BLSP1_QUP3_I2C_APPS_CLK 78
  90. #define GCC_BLSP1_QUP3_SPI_APPS_CLK 79
  91. #define GCC_BLSP1_QUP4_I2C_APPS_CLK 80
  92. #define GCC_BLSP1_QUP4_SPI_APPS_CLK 81
  93. #define GCC_BLSP1_QUP5_I2C_APPS_CLK 82
  94. #define GCC_BLSP1_QUP5_SPI_APPS_CLK 83
  95. #define GCC_BLSP1_QUP6_I2C_APPS_CLK 84
  96. #define GCC_BLSP1_QUP6_SPI_APPS_CLK 85
  97. #define GCC_BLSP1_UART1_APPS_CLK 86
  98. #define GCC_BLSP1_UART2_APPS_CLK 87
  99. #define GCC_CAMSS_AHB_CLK 88
  100. #define GCC_CAMSS_CSI0_CLK 89
  101. #define GCC_CAMSS_CSI0_AHB_CLK 90
  102. #define GCC_CAMSS_CSI0PHY_CLK 91
  103. #define GCC_CAMSS_CSI0PHYTIMER_CLK 92
  104. #define GCC_CAMSS_CSI0PIX_CLK 93
  105. #define GCC_CAMSS_CSI0RDI_CLK 94
  106. #define GCC_CAMSS_CSI1_CLK 95
  107. #define GCC_CAMSS_CSI1_AHB_CLK 96
  108. #define GCC_CAMSS_CSI1PHY_CLK 97
  109. #define GCC_CAMSS_CSI1PIX_CLK 98
  110. #define GCC_CAMSS_CSI1RDI_CLK 99
  111. #define GCC_CAMSS_CSI_VFE0_CLK 100
  112. #define GCC_CAMSS_GP0_CLK 101
  113. #define GCC_CAMSS_GP1_CLK 102
  114. #define GCC_CAMSS_ISPIF_AHB_CLK 103
  115. #define GCC_CAMSS_MCLK0_CLK 104
  116. #define GCC_CAMSS_MCLK1_CLK 105
  117. #define GCC_CAMSS_TOP_AHB_CLK 106
  118. #define GCC_CAMSS_VFE0_CLK 107
  119. #define GCC_CAMSS_VFE_AHB_CLK 108
  120. #define GCC_CAMSS_VFE_AXI_CLK 109
  121. #define GCC_CODEC_DIGCODEC_CLK 110
  122. #define GCC_GP1_CLK 111
  123. #define GCC_GP2_CLK 112
  124. #define GCC_GP3_CLK 113
  125. #define GCC_MDSS_AHB_CLK 114
  126. #define GCC_MDSS_AXI_CLK 115
  127. #define GCC_MDSS_BYTE0_CLK 116
  128. #define GCC_MDSS_ESC0_CLK 117
  129. #define GCC_MDSS_MDP_CLK 118
  130. #define GCC_MDSS_PCLK0_CLK 119
  131. #define GCC_MDSS_VSYNC_CLK 120
  132. #define GCC_MSS_CFG_AHB_CLK 121
  133. #define GCC_MSS_Q6_BIMC_AXI_CLK 122
  134. #define GCC_OXILI_AHB_CLK 123
  135. #define GCC_OXILI_GFX3D_CLK 124
  136. #define GCC_PDM2_CLK 125
  137. #define GCC_PDM_AHB_CLK 126
  138. #define GCC_SDCC1_AHB_CLK 127
  139. #define GCC_SDCC1_APPS_CLK 128
  140. #define GCC_SDCC2_AHB_CLK 129
  141. #define GCC_SDCC2_APPS_CLK 130
  142. #define GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_CLK 131
  143. #define GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_LPM_CLK 132
  144. #define GCC_ULTAUDIO_AVSYNC_XO_CLK 133
  145. #define GCC_ULTAUDIO_LPAIF_AUX_I2S_CLK 134
  146. #define GCC_ULTAUDIO_LPAIF_PRI_I2S_CLK 135
  147. #define GCC_ULTAUDIO_LPAIF_SEC_I2S_CLK 136
  148. #define GCC_ULTAUDIO_PCNOC_MPORT_CLK 137
  149. #define GCC_ULTAUDIO_PCNOC_SWAY_CLK 138
  150. #define GCC_ULTAUDIO_STC_XO_CLK 139
  151. #define GCC_USB2A_PHY_SLEEP_CLK 140
  152. #define GCC_USB_HS_AHB_CLK 141
  153. #define GCC_USB_HS_PHY_CFG_AHB_CLK 142
  154. #define GCC_USB_HS_SYSTEM_CLK 143
  155. #define GCC_VENUS0_AHB_CLK 144
  156. #define GCC_VENUS0_AXI_CLK 145
  157. #define GCC_VENUS0_CORE0_VCODEC0_CLK 146
  158. #define GCC_VENUS0_VCODEC0_CLK 147
  159. /* Resets */
  160. #define GCC_AUDIO_CORE_BCR 0
  161. #define GCC_BLSP1_BCR 1
  162. #define GCC_BLSP1_QUP1_BCR 2
  163. #define GCC_BLSP1_QUP2_BCR 3
  164. #define GCC_BLSP1_QUP3_BCR 4
  165. #define GCC_BLSP1_QUP4_BCR 5
  166. #define GCC_BLSP1_QUP5_BCR 6
  167. #define GCC_BLSP1_QUP6_BCR 7
  168. #define GCC_BLSP1_UART1_BCR 8
  169. #define GCC_BLSP1_UART2_BCR 9
  170. #define GCC_CAMSS_CSI0_BCR 10
  171. #define GCC_CAMSS_CSI0PHY_BCR 11
  172. #define GCC_CAMSS_CSI0PIX_BCR 12
  173. #define GCC_CAMSS_CSI0RDI_BCR 13
  174. #define GCC_CAMSS_CSI1_BCR 14
  175. #define GCC_CAMSS_CSI1PHY_BCR 15
  176. #define GCC_CAMSS_CSI1PIX_BCR 16
  177. #define GCC_CAMSS_CSI1RDI_BCR 17
  178. #define GCC_CAMSS_CSI_VFE0_BCR 18
  179. #define GCC_CAMSS_GP0_BCR 19
  180. #define GCC_CAMSS_GP1_BCR 20
  181. #define GCC_CAMSS_ISPIF_BCR 21
  182. #define GCC_CAMSS_MCLK0_BCR 22
  183. #define GCC_CAMSS_MCLK1_BCR 23
  184. #define GCC_CAMSS_PHY0_BCR 24
  185. #define GCC_CAMSS_TOP_BCR 25
  186. #define GCC_CAMSS_TOP_AHB_BCR 26
  187. #define GCC_CAMSS_VFE_BCR 27
  188. #define GCC_CRYPTO_BCR 28
  189. #define GCC_MDSS_BCR 29
  190. #define GCC_OXILI_BCR 30
  191. #define GCC_PDM_BCR 31
  192. #define GCC_PRNG_BCR 32
  193. #define GCC_QUSB2_PHY_BCR 33
  194. #define GCC_SDCC1_BCR 34
  195. #define GCC_SDCC2_BCR 35
  196. #define GCC_ULT_AUDIO_BCR 36
  197. #define GCC_USB2A_PHY_BCR 37
  198. #define GCC_USB2_HS_PHY_ONLY_BCR 38
  199. #define GCC_USB_HS_BCR 39
  200. #define GCC_VENUS0_BCR 40
  201. /* Subsystem Restart */
  202. #define GCC_MSS_RESTART 41
  203. /* Power Domains */
  204. #define MDSS_GDSC 0
  205. #define OXILI_GDSC 1
  206. #define VENUS_GDSC 2
  207. #define VENUS_CORE0_GDSC 3
  208. #define VFE_GDSC 4
  209. #endif