qcom,gcc-mdm9607.h 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125
  1. /* SPDX-License-Identifier: (GPL-2.0-or-later OR BSD-2-Clause) */
  2. /*
  3. * Copyright (c) 2021, Konrad Dybcio <[email protected]>
  4. * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #ifndef _DT_BINDINGS_CLK_MSM_GCC_9607_H
  7. #define _DT_BINDINGS_CLK_MSM_GCC_9607_H
  8. #define GPLL0 0
  9. #define GPLL0_EARLY 1
  10. #define GPLL1 2
  11. #define GPLL1_VOTE 3
  12. #define GPLL2 4
  13. #define GPLL2_EARLY 5
  14. #define PCNOC_BFDCD_CLK_SRC 6
  15. #define SYSTEM_NOC_BFDCD_CLK_SRC 7
  16. #define GCC_SMMU_CFG_CLK 8
  17. #define APSS_AHB_CLK_SRC 9
  18. #define GCC_QDSS_DAP_CLK 10
  19. #define BLSP1_QUP1_I2C_APPS_CLK_SRC 11
  20. #define BLSP1_QUP1_SPI_APPS_CLK_SRC 12
  21. #define BLSP1_QUP2_I2C_APPS_CLK_SRC 13
  22. #define BLSP1_QUP2_SPI_APPS_CLK_SRC 14
  23. #define BLSP1_QUP3_I2C_APPS_CLK_SRC 15
  24. #define BLSP1_QUP3_SPI_APPS_CLK_SRC 16
  25. #define BLSP1_QUP4_I2C_APPS_CLK_SRC 17
  26. #define BLSP1_QUP4_SPI_APPS_CLK_SRC 18
  27. #define BLSP1_QUP5_I2C_APPS_CLK_SRC 19
  28. #define BLSP1_QUP5_SPI_APPS_CLK_SRC 20
  29. #define BLSP1_QUP6_I2C_APPS_CLK_SRC 21
  30. #define BLSP1_QUP6_SPI_APPS_CLK_SRC 22
  31. #define BLSP1_UART1_APPS_CLK_SRC 23
  32. #define BLSP1_UART2_APPS_CLK_SRC 24
  33. #define CRYPTO_CLK_SRC 25
  34. #define GP1_CLK_SRC 26
  35. #define GP2_CLK_SRC 27
  36. #define GP3_CLK_SRC 28
  37. #define PDM2_CLK_SRC 29
  38. #define SDCC1_APPS_CLK_SRC 30
  39. #define SDCC2_APPS_CLK_SRC 31
  40. #define APSS_TCU_CLK_SRC 32
  41. #define USB_HS_SYSTEM_CLK_SRC 33
  42. #define GCC_BLSP1_AHB_CLK 34
  43. #define GCC_BLSP1_SLEEP_CLK 35
  44. #define GCC_BLSP1_QUP1_I2C_APPS_CLK 36
  45. #define GCC_BLSP1_QUP1_SPI_APPS_CLK 37
  46. #define GCC_BLSP1_QUP2_I2C_APPS_CLK 38
  47. #define GCC_BLSP1_QUP2_SPI_APPS_CLK 39
  48. #define GCC_BLSP1_QUP3_I2C_APPS_CLK 40
  49. #define GCC_BLSP1_QUP3_SPI_APPS_CLK 41
  50. #define GCC_BLSP1_QUP4_I2C_APPS_CLK 42
  51. #define GCC_BLSP1_QUP4_SPI_APPS_CLK 43
  52. #define GCC_BLSP1_QUP5_I2C_APPS_CLK 44
  53. #define GCC_BLSP1_QUP5_SPI_APPS_CLK 45
  54. #define GCC_BLSP1_QUP6_I2C_APPS_CLK 46
  55. #define GCC_BLSP1_QUP6_SPI_APPS_CLK 47
  56. #define GCC_BLSP1_UART1_APPS_CLK 48
  57. #define GCC_BLSP1_UART2_APPS_CLK 49
  58. #define GCC_BOOT_ROM_AHB_CLK 50
  59. #define GCC_CRYPTO_AHB_CLK 51
  60. #define GCC_CRYPTO_AXI_CLK 52
  61. #define GCC_CRYPTO_CLK 53
  62. #define GCC_GP1_CLK 54
  63. #define GCC_GP2_CLK 55
  64. #define GCC_GP3_CLK 56
  65. #define GCC_MSS_CFG_AHB_CLK 57
  66. #define GCC_PDM2_CLK 58
  67. #define GCC_PDM_AHB_CLK 59
  68. #define GCC_PRNG_AHB_CLK 60
  69. #define GCC_SDCC1_AHB_CLK 61
  70. #define GCC_SDCC1_APPS_CLK 62
  71. #define GCC_SDCC2_AHB_CLK 63
  72. #define GCC_SDCC2_APPS_CLK 64
  73. #define GCC_USB2A_PHY_SLEEP_CLK 65
  74. #define GCC_USB_HS_AHB_CLK 66
  75. #define GCC_USB_HS_SYSTEM_CLK 67
  76. #define GCC_APSS_TCU_CLK 68
  77. #define GCC_MSS_Q6_BIMC_AXI_CLK 69
  78. #define BIMC_PLL 70
  79. #define BIMC_PLL_VOTE 71
  80. #define BIMC_DDR_CLK_SRC 72
  81. #define BLSP1_UART3_APPS_CLK_SRC 73
  82. #define BLSP1_UART4_APPS_CLK_SRC 74
  83. #define BLSP1_UART5_APPS_CLK_SRC 75
  84. #define BLSP1_UART6_APPS_CLK_SRC 76
  85. #define GCC_BLSP1_UART3_APPS_CLK 77
  86. #define GCC_BLSP1_UART4_APPS_CLK 78
  87. #define GCC_BLSP1_UART5_APPS_CLK 79
  88. #define GCC_BLSP1_UART6_APPS_CLK 80
  89. #define GCC_APSS_AHB_CLK 81
  90. #define GCC_APSS_AXI_CLK 82
  91. #define GCC_USB_HS_PHY_CFG_AHB_CLK 83
  92. #define GCC_USB_HSIC_CLK_SRC 84
  93. #define GCC_USB_HSIC_IO_CAL_CLK_SRC 85
  94. #define GCC_USB_HSIC_SYSTEM_CLK_SRC 86
  95. #define EMAC_0_SYS_25M_CLK_SRC 87
  96. #define EMAC_0_TX_CLK_SRC 88
  97. #define GCC_EMAC_0_125M_CLK 89
  98. #define GCC_EMAC_0_AHB_CLK 90
  99. #define GCC_EMAC_0_AXI_CLK 91
  100. #define GCC_EMAC_0_SYS_25M_CLK 92
  101. #define GCC_EMAC_0_SYS_CLK 93
  102. #define GCC_EMAC_0_TX_CLK 94
  103. #define GCC_EMAC_0_RX_CLK 95
  104. #define USB_HSIC_CLK_SRC 96
  105. #define USB_HSIC_IO_CAL_CLK_SRC 97
  106. #define USB_HSIC_SYSTEM_CLK_SRC 98
  107. #define GCC_USB_HSIC_AHB_CLK 99
  108. #define GCC_USB_HSIC_CLK 100
  109. #define GCC_USB_HSIC_IO_CAL_CLK 101
  110. #define GCC_USB_HSIC_IO_CAL_SLEEP_CLK 102
  111. #define GCC_USB_HSIC_SYSTEM_CLK 103
  112. #define GCC_USB2_HS_PHY_ONLY_CLK 104
  113. #define GCC_QUSB2_PHY_CLK 105
  114. #define GPLL0_AO 106
  115. /* Resets */
  116. #define USB2_HS_PHY_ONLY_BCR 0
  117. #define QUSB2_PHY_BCR 1
  118. #define GCC_MSS_RESTART 2
  119. #define USB_HS_HSIC_BCR 3
  120. #define USB_HS_BCR 4
  121. #endif