qcom,camcc-sm8150.h 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #ifndef _DT_BINDINGS_CLK_QCOM_CAM_CC_SM8150_H
  7. #define _DT_BINDINGS_CLK_QCOM_CAM_CC_SM8150_H
  8. /* CAM_CC clocks */
  9. #define CAM_CC_PLL0 0
  10. #define CAM_CC_PLL0_OUT_EVEN 1
  11. #define CAM_CC_PLL0_OUT_ODD 2
  12. #define CAM_CC_PLL1 3
  13. #define CAM_CC_PLL1_OUT_EVEN 4
  14. #define CAM_CC_PLL2 5
  15. #define CAM_CC_PLL2_OUT_MAIN 6
  16. #define CAM_CC_PLL3 7
  17. #define CAM_CC_PLL3_OUT_EVEN 8
  18. #define CAM_CC_PLL4 9
  19. #define CAM_CC_PLL4_OUT_EVEN 10
  20. #define CAM_CC_BPS_AHB_CLK 11
  21. #define CAM_CC_BPS_AREG_CLK 12
  22. #define CAM_CC_BPS_AXI_CLK 13
  23. #define CAM_CC_BPS_CLK 14
  24. #define CAM_CC_BPS_CLK_SRC 15
  25. #define CAM_CC_CAMNOC_AXI_CLK 16
  26. #define CAM_CC_CAMNOC_AXI_CLK_SRC 17
  27. #define CAM_CC_CAMNOC_DCD_XO_CLK 18
  28. #define CAM_CC_CCI_0_CLK 19
  29. #define CAM_CC_CCI_0_CLK_SRC 20
  30. #define CAM_CC_CCI_1_CLK 21
  31. #define CAM_CC_CCI_1_CLK_SRC 22
  32. #define CAM_CC_CORE_AHB_CLK 23
  33. #define CAM_CC_CPAS_AHB_CLK 24
  34. #define CAM_CC_CPHY_RX_CLK_SRC 25
  35. #define CAM_CC_CSI0PHYTIMER_CLK 26
  36. #define CAM_CC_CSI0PHYTIMER_CLK_SRC 27
  37. #define CAM_CC_CSI1PHYTIMER_CLK 28
  38. #define CAM_CC_CSI1PHYTIMER_CLK_SRC 29
  39. #define CAM_CC_CSI2PHYTIMER_CLK 30
  40. #define CAM_CC_CSI2PHYTIMER_CLK_SRC 31
  41. #define CAM_CC_CSI3PHYTIMER_CLK 32
  42. #define CAM_CC_CSI3PHYTIMER_CLK_SRC 33
  43. #define CAM_CC_CSIPHY0_CLK 34
  44. #define CAM_CC_CSIPHY1_CLK 35
  45. #define CAM_CC_CSIPHY2_CLK 36
  46. #define CAM_CC_CSIPHY3_CLK 37
  47. #define CAM_CC_FAST_AHB_CLK_SRC 38
  48. #define CAM_CC_FD_CORE_CLK 39
  49. #define CAM_CC_FD_CORE_CLK_SRC 40
  50. #define CAM_CC_FD_CORE_UAR_CLK 41
  51. #define CAM_CC_GDSC_CLK 42
  52. #define CAM_CC_ICP_AHB_CLK 43
  53. #define CAM_CC_ICP_CLK 44
  54. #define CAM_CC_ICP_CLK_SRC 45
  55. #define CAM_CC_IFE_0_AXI_CLK 46
  56. #define CAM_CC_IFE_0_CLK 47
  57. #define CAM_CC_IFE_0_CLK_SRC 48
  58. #define CAM_CC_IFE_0_CPHY_RX_CLK 49
  59. #define CAM_CC_IFE_0_CSID_CLK 50
  60. #define CAM_CC_IFE_0_CSID_CLK_SRC 51
  61. #define CAM_CC_IFE_0_DSP_CLK 52
  62. #define CAM_CC_IFE_1_AXI_CLK 53
  63. #define CAM_CC_IFE_1_CLK 54
  64. #define CAM_CC_IFE_1_CLK_SRC 55
  65. #define CAM_CC_IFE_1_CPHY_RX_CLK 56
  66. #define CAM_CC_IFE_1_CSID_CLK 57
  67. #define CAM_CC_IFE_1_CSID_CLK_SRC 58
  68. #define CAM_CC_IFE_1_DSP_CLK 59
  69. #define CAM_CC_IFE_LITE_0_CLK 60
  70. #define CAM_CC_IFE_LITE_0_CLK_SRC 61
  71. #define CAM_CC_IFE_LITE_0_CPHY_RX_CLK 62
  72. #define CAM_CC_IFE_LITE_0_CSID_CLK 63
  73. #define CAM_CC_IFE_LITE_0_CSID_CLK_SRC 64
  74. #define CAM_CC_IFE_LITE_1_CLK 65
  75. #define CAM_CC_IFE_LITE_1_CLK_SRC 66
  76. #define CAM_CC_IFE_LITE_1_CPHY_RX_CLK 67
  77. #define CAM_CC_IFE_LITE_1_CSID_CLK 68
  78. #define CAM_CC_IFE_LITE_1_CSID_CLK_SRC 69
  79. #define CAM_CC_IPE_0_AHB_CLK 70
  80. #define CAM_CC_IPE_0_AREG_CLK 71
  81. #define CAM_CC_IPE_0_AXI_CLK 72
  82. #define CAM_CC_IPE_0_CLK 73
  83. #define CAM_CC_IPE_0_CLK_SRC 74
  84. #define CAM_CC_IPE_1_AHB_CLK 75
  85. #define CAM_CC_IPE_1_AREG_CLK 76
  86. #define CAM_CC_IPE_1_AXI_CLK 77
  87. #define CAM_CC_IPE_1_CLK 78
  88. #define CAM_CC_JPEG_CLK 79
  89. #define CAM_CC_JPEG_CLK_SRC 80
  90. #define CAM_CC_LRME_CLK 81
  91. #define CAM_CC_LRME_CLK_SRC 82
  92. #define CAM_CC_MCLK0_CLK 83
  93. #define CAM_CC_MCLK0_CLK_SRC 84
  94. #define CAM_CC_MCLK1_CLK 85
  95. #define CAM_CC_MCLK1_CLK_SRC 86
  96. #define CAM_CC_MCLK2_CLK 87
  97. #define CAM_CC_MCLK2_CLK_SRC 88
  98. #define CAM_CC_MCLK3_CLK 89
  99. #define CAM_CC_MCLK3_CLK_SRC 90
  100. #define CAM_CC_SLOW_AHB_CLK_SRC 91
  101. /* CAM_CC power domains */
  102. #define BPS_GDSC 0
  103. #define IFE_0_GDSC 1
  104. #define IFE_1_GDSC 2
  105. #define IPE_0_GDSC 3
  106. #define IPE_1_GDSC 4
  107. #define TITAN_TOP_GDSC 5
  108. /* CAM_CC resets */
  109. #define CAM_CC_BPS_BCR 0
  110. #define CAM_CC_CAMNOC_BCR 1
  111. #define CAM_CC_CCI_BCR 2
  112. #define CAM_CC_CPAS_BCR 3
  113. #define CAM_CC_CSI0PHY_BCR 4
  114. #define CAM_CC_CSI1PHY_BCR 5
  115. #define CAM_CC_CSI2PHY_BCR 6
  116. #define CAM_CC_CSI3PHY_BCR 7
  117. #define CAM_CC_FD_BCR 8
  118. #define CAM_CC_ICP_BCR 9
  119. #define CAM_CC_IFE_0_BCR 10
  120. #define CAM_CC_IFE_1_BCR 11
  121. #define CAM_CC_IFE_LITE_0_BCR 12
  122. #define CAM_CC_IFE_LITE_1_BCR 13
  123. #define CAM_CC_IPE_0_BCR 14
  124. #define CAM_CC_IPE_1_BCR 15
  125. #define CAM_CC_JPEG_BCR 16
  126. #define CAM_CC_LRME_BCR 17
  127. #define CAM_CC_MCLK0_BCR 18
  128. #define CAM_CC_MCLK1_BCR 19
  129. #define CAM_CC_MCLK2_BCR 20
  130. #define CAM_CC_MCLK3_BCR 21
  131. #endif