mt8186-clk.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445
  1. /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) */
  2. /*
  3. * Copyright (c) 2022 MediaTek Inc.
  4. * Author: Chun-Jie Chen <[email protected]>
  5. */
  6. #ifndef _DT_BINDINGS_CLK_MT8186_H
  7. #define _DT_BINDINGS_CLK_MT8186_H
  8. /* MCUSYS */
  9. #define CLK_MCU_ARMPLL_LL_SEL 0
  10. #define CLK_MCU_ARMPLL_BL_SEL 1
  11. #define CLK_MCU_ARMPLL_BUS_SEL 2
  12. #define CLK_MCU_NR_CLK 3
  13. /* TOPCKGEN */
  14. #define CLK_TOP_AXI 0
  15. #define CLK_TOP_SCP 1
  16. #define CLK_TOP_MFG 2
  17. #define CLK_TOP_CAMTG 3
  18. #define CLK_TOP_CAMTG1 4
  19. #define CLK_TOP_CAMTG2 5
  20. #define CLK_TOP_CAMTG3 6
  21. #define CLK_TOP_CAMTG4 7
  22. #define CLK_TOP_CAMTG5 8
  23. #define CLK_TOP_CAMTG6 9
  24. #define CLK_TOP_UART 10
  25. #define CLK_TOP_SPI 11
  26. #define CLK_TOP_MSDC50_0_HCLK 12
  27. #define CLK_TOP_MSDC50_0 13
  28. #define CLK_TOP_MSDC30_1 14
  29. #define CLK_TOP_AUDIO 15
  30. #define CLK_TOP_AUD_INTBUS 16
  31. #define CLK_TOP_AUD_1 17
  32. #define CLK_TOP_AUD_2 18
  33. #define CLK_TOP_AUD_ENGEN1 19
  34. #define CLK_TOP_AUD_ENGEN2 20
  35. #define CLK_TOP_DISP_PWM 21
  36. #define CLK_TOP_SSPM 22
  37. #define CLK_TOP_DXCC 23
  38. #define CLK_TOP_USB_TOP 24
  39. #define CLK_TOP_SRCK 25
  40. #define CLK_TOP_SPM 26
  41. #define CLK_TOP_I2C 27
  42. #define CLK_TOP_PWM 28
  43. #define CLK_TOP_SENINF 29
  44. #define CLK_TOP_SENINF1 30
  45. #define CLK_TOP_SENINF2 31
  46. #define CLK_TOP_SENINF3 32
  47. #define CLK_TOP_AES_MSDCFDE 33
  48. #define CLK_TOP_PWRAP_ULPOSC 34
  49. #define CLK_TOP_CAMTM 35
  50. #define CLK_TOP_VENC 36
  51. #define CLK_TOP_CAM 37
  52. #define CLK_TOP_IMG1 38
  53. #define CLK_TOP_IPE 39
  54. #define CLK_TOP_DPMAIF 40
  55. #define CLK_TOP_VDEC 41
  56. #define CLK_TOP_DISP 42
  57. #define CLK_TOP_MDP 43
  58. #define CLK_TOP_AUDIO_H 44
  59. #define CLK_TOP_UFS 45
  60. #define CLK_TOP_AES_FDE 46
  61. #define CLK_TOP_AUDIODSP 47
  62. #define CLK_TOP_DVFSRC 48
  63. #define CLK_TOP_DSI_OCC 49
  64. #define CLK_TOP_SPMI_MST 50
  65. #define CLK_TOP_SPINOR 51
  66. #define CLK_TOP_NNA 52
  67. #define CLK_TOP_NNA1 53
  68. #define CLK_TOP_NNA2 54
  69. #define CLK_TOP_SSUSB_XHCI 55
  70. #define CLK_TOP_SSUSB_TOP_1P 56
  71. #define CLK_TOP_SSUSB_XHCI_1P 57
  72. #define CLK_TOP_WPE 58
  73. #define CLK_TOP_DPI 59
  74. #define CLK_TOP_U3_OCC_250M 60
  75. #define CLK_TOP_U3_OCC_500M 61
  76. #define CLK_TOP_ADSP_BUS 62
  77. #define CLK_TOP_APLL_I2S0_MCK_SEL 63
  78. #define CLK_TOP_APLL_I2S1_MCK_SEL 64
  79. #define CLK_TOP_APLL_I2S2_MCK_SEL 65
  80. #define CLK_TOP_APLL_I2S4_MCK_SEL 66
  81. #define CLK_TOP_APLL_TDMOUT_MCK_SEL 67
  82. #define CLK_TOP_MAINPLL_D2 68
  83. #define CLK_TOP_MAINPLL_D2_D2 69
  84. #define CLK_TOP_MAINPLL_D2_D4 70
  85. #define CLK_TOP_MAINPLL_D2_D16 71
  86. #define CLK_TOP_MAINPLL_D3 72
  87. #define CLK_TOP_MAINPLL_D3_D2 73
  88. #define CLK_TOP_MAINPLL_D3_D4 74
  89. #define CLK_TOP_MAINPLL_D5 75
  90. #define CLK_TOP_MAINPLL_D5_D2 76
  91. #define CLK_TOP_MAINPLL_D5_D4 77
  92. #define CLK_TOP_MAINPLL_D7 78
  93. #define CLK_TOP_MAINPLL_D7_D2 79
  94. #define CLK_TOP_MAINPLL_D7_D4 80
  95. #define CLK_TOP_UNIVPLL 81
  96. #define CLK_TOP_UNIVPLL_D2 82
  97. #define CLK_TOP_UNIVPLL_D2_D2 83
  98. #define CLK_TOP_UNIVPLL_D2_D4 84
  99. #define CLK_TOP_UNIVPLL_D3 85
  100. #define CLK_TOP_UNIVPLL_D3_D2 86
  101. #define CLK_TOP_UNIVPLL_D3_D4 87
  102. #define CLK_TOP_UNIVPLL_D3_D8 88
  103. #define CLK_TOP_UNIVPLL_D3_D32 89
  104. #define CLK_TOP_UNIVPLL_D5 90
  105. #define CLK_TOP_UNIVPLL_D5_D2 91
  106. #define CLK_TOP_UNIVPLL_D5_D4 92
  107. #define CLK_TOP_UNIVPLL_D7 93
  108. #define CLK_TOP_UNIVPLL_192M 94
  109. #define CLK_TOP_UNIVPLL_192M_D4 95
  110. #define CLK_TOP_UNIVPLL_192M_D8 96
  111. #define CLK_TOP_UNIVPLL_192M_D16 97
  112. #define CLK_TOP_UNIVPLL_192M_D32 98
  113. #define CLK_TOP_APLL1_D2 99
  114. #define CLK_TOP_APLL1_D4 100
  115. #define CLK_TOP_APLL1_D8 101
  116. #define CLK_TOP_APLL2_D2 102
  117. #define CLK_TOP_APLL2_D4 103
  118. #define CLK_TOP_APLL2_D8 104
  119. #define CLK_TOP_MMPLL_D2 105
  120. #define CLK_TOP_TVDPLL_D2 106
  121. #define CLK_TOP_TVDPLL_D4 107
  122. #define CLK_TOP_TVDPLL_D8 108
  123. #define CLK_TOP_TVDPLL_D16 109
  124. #define CLK_TOP_TVDPLL_D32 110
  125. #define CLK_TOP_MSDCPLL_D2 111
  126. #define CLK_TOP_ULPOSC1 112
  127. #define CLK_TOP_ULPOSC1_D2 113
  128. #define CLK_TOP_ULPOSC1_D4 114
  129. #define CLK_TOP_ULPOSC1_D8 115
  130. #define CLK_TOP_ULPOSC1_D10 116
  131. #define CLK_TOP_ULPOSC1_D16 117
  132. #define CLK_TOP_ULPOSC1_D32 118
  133. #define CLK_TOP_ADSPPLL_D2 119
  134. #define CLK_TOP_ADSPPLL_D4 120
  135. #define CLK_TOP_ADSPPLL_D8 121
  136. #define CLK_TOP_NNAPLL_D2 122
  137. #define CLK_TOP_NNAPLL_D4 123
  138. #define CLK_TOP_NNAPLL_D8 124
  139. #define CLK_TOP_NNA2PLL_D2 125
  140. #define CLK_TOP_NNA2PLL_D4 126
  141. #define CLK_TOP_NNA2PLL_D8 127
  142. #define CLK_TOP_F_BIST2FPC 128
  143. #define CLK_TOP_466M_FMEM 129
  144. #define CLK_TOP_MPLL 130
  145. #define CLK_TOP_APLL12_CK_DIV0 131
  146. #define CLK_TOP_APLL12_CK_DIV1 132
  147. #define CLK_TOP_APLL12_CK_DIV2 133
  148. #define CLK_TOP_APLL12_CK_DIV4 134
  149. #define CLK_TOP_APLL12_CK_DIV_TDMOUT_M 135
  150. #define CLK_TOP_NR_CLK 136
  151. /* INFRACFG_AO */
  152. #define CLK_INFRA_AO_PMIC_TMR 0
  153. #define CLK_INFRA_AO_PMIC_AP 1
  154. #define CLK_INFRA_AO_PMIC_MD 2
  155. #define CLK_INFRA_AO_PMIC_CONN 3
  156. #define CLK_INFRA_AO_SCP_CORE 4
  157. #define CLK_INFRA_AO_SEJ 5
  158. #define CLK_INFRA_AO_APXGPT 6
  159. #define CLK_INFRA_AO_ICUSB 7
  160. #define CLK_INFRA_AO_GCE 8
  161. #define CLK_INFRA_AO_THERM 9
  162. #define CLK_INFRA_AO_I2C_AP 10
  163. #define CLK_INFRA_AO_I2C_CCU 11
  164. #define CLK_INFRA_AO_I2C_SSPM 12
  165. #define CLK_INFRA_AO_I2C_RSV 13
  166. #define CLK_INFRA_AO_PWM_HCLK 14
  167. #define CLK_INFRA_AO_PWM1 15
  168. #define CLK_INFRA_AO_PWM2 16
  169. #define CLK_INFRA_AO_PWM3 17
  170. #define CLK_INFRA_AO_PWM4 18
  171. #define CLK_INFRA_AO_PWM5 19
  172. #define CLK_INFRA_AO_PWM 20
  173. #define CLK_INFRA_AO_UART0 21
  174. #define CLK_INFRA_AO_UART1 22
  175. #define CLK_INFRA_AO_UART2 23
  176. #define CLK_INFRA_AO_GCE_26M 24
  177. #define CLK_INFRA_AO_CQ_DMA_FPC 25
  178. #define CLK_INFRA_AO_BTIF 26
  179. #define CLK_INFRA_AO_SPI0 27
  180. #define CLK_INFRA_AO_MSDC0 28
  181. #define CLK_INFRA_AO_MSDCFDE 29
  182. #define CLK_INFRA_AO_MSDC1 30
  183. #define CLK_INFRA_AO_DVFSRC 31
  184. #define CLK_INFRA_AO_GCPU 32
  185. #define CLK_INFRA_AO_TRNG 33
  186. #define CLK_INFRA_AO_AUXADC 34
  187. #define CLK_INFRA_AO_CPUM 35
  188. #define CLK_INFRA_AO_CCIF1_AP 36
  189. #define CLK_INFRA_AO_CCIF1_MD 37
  190. #define CLK_INFRA_AO_AUXADC_MD 38
  191. #define CLK_INFRA_AO_AP_DMA 39
  192. #define CLK_INFRA_AO_XIU 40
  193. #define CLK_INFRA_AO_DEVICE_APC 41
  194. #define CLK_INFRA_AO_CCIF_AP 42
  195. #define CLK_INFRA_AO_DEBUGTOP 43
  196. #define CLK_INFRA_AO_AUDIO 44
  197. #define CLK_INFRA_AO_CCIF_MD 45
  198. #define CLK_INFRA_AO_DXCC_SEC_CORE 46
  199. #define CLK_INFRA_AO_DXCC_AO 47
  200. #define CLK_INFRA_AO_IMP_IIC 48
  201. #define CLK_INFRA_AO_DRAMC_F26M 49
  202. #define CLK_INFRA_AO_RG_PWM_FBCLK6 50
  203. #define CLK_INFRA_AO_SSUSB_TOP_HCLK 51
  204. #define CLK_INFRA_AO_DISP_PWM 52
  205. #define CLK_INFRA_AO_CLDMA_BCLK 53
  206. #define CLK_INFRA_AO_AUDIO_26M_BCLK 54
  207. #define CLK_INFRA_AO_SSUSB_TOP_P1_HCLK 55
  208. #define CLK_INFRA_AO_SPI1 56
  209. #define CLK_INFRA_AO_I2C4 57
  210. #define CLK_INFRA_AO_MODEM_TEMP_SHARE 58
  211. #define CLK_INFRA_AO_SPI2 59
  212. #define CLK_INFRA_AO_SPI3 60
  213. #define CLK_INFRA_AO_SSUSB_TOP_REF 61
  214. #define CLK_INFRA_AO_SSUSB_TOP_XHCI 62
  215. #define CLK_INFRA_AO_SSUSB_TOP_P1_REF 63
  216. #define CLK_INFRA_AO_SSUSB_TOP_P1_XHCI 64
  217. #define CLK_INFRA_AO_SSPM 65
  218. #define CLK_INFRA_AO_SSUSB_TOP_P1_SYS 66
  219. #define CLK_INFRA_AO_I2C5 67
  220. #define CLK_INFRA_AO_I2C5_ARBITER 68
  221. #define CLK_INFRA_AO_I2C5_IMM 69
  222. #define CLK_INFRA_AO_I2C1_ARBITER 70
  223. #define CLK_INFRA_AO_I2C1_IMM 71
  224. #define CLK_INFRA_AO_I2C2_ARBITER 72
  225. #define CLK_INFRA_AO_I2C2_IMM 73
  226. #define CLK_INFRA_AO_SPI4 74
  227. #define CLK_INFRA_AO_SPI5 75
  228. #define CLK_INFRA_AO_CQ_DMA 76
  229. #define CLK_INFRA_AO_BIST2FPC 77
  230. #define CLK_INFRA_AO_MSDC0_SELF 78
  231. #define CLK_INFRA_AO_SPINOR 79
  232. #define CLK_INFRA_AO_SSPM_26M_SELF 80
  233. #define CLK_INFRA_AO_SSPM_32K_SELF 81
  234. #define CLK_INFRA_AO_I2C6 82
  235. #define CLK_INFRA_AO_AP_MSDC0 83
  236. #define CLK_INFRA_AO_MD_MSDC0 84
  237. #define CLK_INFRA_AO_MSDC0_SRC 85
  238. #define CLK_INFRA_AO_MSDC1_SRC 86
  239. #define CLK_INFRA_AO_SEJ_F13M 87
  240. #define CLK_INFRA_AO_AES_TOP0_BCLK 88
  241. #define CLK_INFRA_AO_MCU_PM_BCLK 89
  242. #define CLK_INFRA_AO_CCIF2_AP 90
  243. #define CLK_INFRA_AO_CCIF2_MD 91
  244. #define CLK_INFRA_AO_CCIF3_AP 92
  245. #define CLK_INFRA_AO_CCIF3_MD 93
  246. #define CLK_INFRA_AO_FADSP_26M 94
  247. #define CLK_INFRA_AO_FADSP_32K 95
  248. #define CLK_INFRA_AO_CCIF4_AP 96
  249. #define CLK_INFRA_AO_CCIF4_MD 97
  250. #define CLK_INFRA_AO_FADSP 98
  251. #define CLK_INFRA_AO_FLASHIF_133M 99
  252. #define CLK_INFRA_AO_FLASHIF_66M 100
  253. #define CLK_INFRA_AO_NR_CLK 101
  254. /* APMIXEDSYS */
  255. #define CLK_APMIXED_ARMPLL_LL 0
  256. #define CLK_APMIXED_ARMPLL_BL 1
  257. #define CLK_APMIXED_CCIPLL 2
  258. #define CLK_APMIXED_MAINPLL 3
  259. #define CLK_APMIXED_UNIV2PLL 4
  260. #define CLK_APMIXED_MSDCPLL 5
  261. #define CLK_APMIXED_MMPLL 6
  262. #define CLK_APMIXED_NNAPLL 7
  263. #define CLK_APMIXED_NNA2PLL 8
  264. #define CLK_APMIXED_ADSPPLL 9
  265. #define CLK_APMIXED_MFGPLL 10
  266. #define CLK_APMIXED_TVDPLL 11
  267. #define CLK_APMIXED_APLL1 12
  268. #define CLK_APMIXED_APLL2 13
  269. #define CLK_APMIXED_NR_CLK 14
  270. /* IMP_IIC_WRAP */
  271. #define CLK_IMP_IIC_WRAP_AP_CLOCK_I2C0 0
  272. #define CLK_IMP_IIC_WRAP_AP_CLOCK_I2C1 1
  273. #define CLK_IMP_IIC_WRAP_AP_CLOCK_I2C2 2
  274. #define CLK_IMP_IIC_WRAP_AP_CLOCK_I2C3 3
  275. #define CLK_IMP_IIC_WRAP_AP_CLOCK_I2C4 4
  276. #define CLK_IMP_IIC_WRAP_AP_CLOCK_I2C5 5
  277. #define CLK_IMP_IIC_WRAP_AP_CLOCK_I2C6 6
  278. #define CLK_IMP_IIC_WRAP_AP_CLOCK_I2C7 7
  279. #define CLK_IMP_IIC_WRAP_AP_CLOCK_I2C8 8
  280. #define CLK_IMP_IIC_WRAP_AP_CLOCK_I2C9 9
  281. #define CLK_IMP_IIC_WRAP_NR_CLK 10
  282. /* MFGCFG */
  283. #define CLK_MFG_BG3D 0
  284. #define CLK_MFG_NR_CLK 1
  285. /* MMSYS */
  286. #define CLK_MM_DISP_MUTEX0 0
  287. #define CLK_MM_APB_MM_BUS 1
  288. #define CLK_MM_DISP_OVL0 2
  289. #define CLK_MM_DISP_RDMA0 3
  290. #define CLK_MM_DISP_OVL0_2L 4
  291. #define CLK_MM_DISP_WDMA0 5
  292. #define CLK_MM_DISP_RSZ0 6
  293. #define CLK_MM_DISP_AAL0 7
  294. #define CLK_MM_DISP_CCORR0 8
  295. #define CLK_MM_DISP_COLOR0 9
  296. #define CLK_MM_SMI_INFRA 10
  297. #define CLK_MM_DISP_DSC_WRAP0 11
  298. #define CLK_MM_DISP_GAMMA0 12
  299. #define CLK_MM_DISP_POSTMASK0 13
  300. #define CLK_MM_DISP_DITHER0 14
  301. #define CLK_MM_SMI_COMMON 15
  302. #define CLK_MM_DSI0 16
  303. #define CLK_MM_DISP_FAKE_ENG0 17
  304. #define CLK_MM_DISP_FAKE_ENG1 18
  305. #define CLK_MM_SMI_GALS 19
  306. #define CLK_MM_SMI_IOMMU 20
  307. #define CLK_MM_DISP_RDMA1 21
  308. #define CLK_MM_DISP_DPI 22
  309. #define CLK_MM_DSI0_DSI_CK_DOMAIN 23
  310. #define CLK_MM_DISP_26M 24
  311. #define CLK_MM_NR_CLK 25
  312. /* WPESYS */
  313. #define CLK_WPE_CK_EN 0
  314. #define CLK_WPE_SMI_LARB8_CK_EN 1
  315. #define CLK_WPE_SYS_EVENT_TX_CK_EN 2
  316. #define CLK_WPE_SMI_LARB8_PCLK_EN 3
  317. #define CLK_WPE_NR_CLK 4
  318. /* IMGSYS1 */
  319. #define CLK_IMG1_LARB9_IMG1 0
  320. #define CLK_IMG1_LARB10_IMG1 1
  321. #define CLK_IMG1_DIP 2
  322. #define CLK_IMG1_GALS_IMG1 3
  323. #define CLK_IMG1_NR_CLK 4
  324. /* IMGSYS2 */
  325. #define CLK_IMG2_LARB9_IMG2 0
  326. #define CLK_IMG2_LARB10_IMG2 1
  327. #define CLK_IMG2_MFB 2
  328. #define CLK_IMG2_WPE 3
  329. #define CLK_IMG2_MSS 4
  330. #define CLK_IMG2_GALS_IMG2 5
  331. #define CLK_IMG2_NR_CLK 6
  332. /* VDECSYS */
  333. #define CLK_VDEC_LARB1_CKEN 0
  334. #define CLK_VDEC_LAT_CKEN 1
  335. #define CLK_VDEC_LAT_ACTIVE 2
  336. #define CLK_VDEC_LAT_CKEN_ENG 3
  337. #define CLK_VDEC_MINI_MDP_CKEN_CFG_RG 4
  338. #define CLK_VDEC_CKEN 5
  339. #define CLK_VDEC_ACTIVE 6
  340. #define CLK_VDEC_CKEN_ENG 7
  341. #define CLK_VDEC_NR_CLK 8
  342. /* VENCSYS */
  343. #define CLK_VENC_CKE0_LARB 0
  344. #define CLK_VENC_CKE1_VENC 1
  345. #define CLK_VENC_CKE2_JPGENC 2
  346. #define CLK_VENC_CKE5_GALS 3
  347. #define CLK_VENC_NR_CLK 4
  348. /* CAMSYS */
  349. #define CLK_CAM_LARB13 0
  350. #define CLK_CAM_DFP_VAD 1
  351. #define CLK_CAM_LARB14 2
  352. #define CLK_CAM 3
  353. #define CLK_CAMTG 4
  354. #define CLK_CAM_SENINF 5
  355. #define CLK_CAMSV1 6
  356. #define CLK_CAMSV2 7
  357. #define CLK_CAMSV3 8
  358. #define CLK_CAM_CCU0 9
  359. #define CLK_CAM_CCU1 10
  360. #define CLK_CAM_MRAW0 11
  361. #define CLK_CAM_FAKE_ENG 12
  362. #define CLK_CAM_CCU_GALS 13
  363. #define CLK_CAM2MM_GALS 14
  364. #define CLK_CAM_NR_CLK 15
  365. /* CAMSYS_RAWA */
  366. #define CLK_CAM_RAWA_LARBX_RAWA 0
  367. #define CLK_CAM_RAWA 1
  368. #define CLK_CAM_RAWA_CAMTG_RAWA 2
  369. #define CLK_CAM_RAWA_NR_CLK 3
  370. /* CAMSYS_RAWB */
  371. #define CLK_CAM_RAWB_LARBX_RAWB 0
  372. #define CLK_CAM_RAWB 1
  373. #define CLK_CAM_RAWB_CAMTG_RAWB 2
  374. #define CLK_CAM_RAWB_NR_CLK 3
  375. /* MDPSYS */
  376. #define CLK_MDP_RDMA0 0
  377. #define CLK_MDP_TDSHP0 1
  378. #define CLK_MDP_IMG_DL_ASYNC0 2
  379. #define CLK_MDP_IMG_DL_ASYNC1 3
  380. #define CLK_MDP_DISP_RDMA 4
  381. #define CLK_MDP_HMS 5
  382. #define CLK_MDP_SMI0 6
  383. #define CLK_MDP_APB_BUS 7
  384. #define CLK_MDP_WROT0 8
  385. #define CLK_MDP_RSZ0 9
  386. #define CLK_MDP_HDR0 10
  387. #define CLK_MDP_MUTEX0 11
  388. #define CLK_MDP_WROT1 12
  389. #define CLK_MDP_RSZ1 13
  390. #define CLK_MDP_FAKE_ENG0 14
  391. #define CLK_MDP_AAL0 15
  392. #define CLK_MDP_DISP_WDMA 16
  393. #define CLK_MDP_COLOR 17
  394. #define CLK_MDP_IMG_DL_ASYNC2 18
  395. #define CLK_MDP_IMG_DL_RELAY0_ASYNC0 19
  396. #define CLK_MDP_IMG_DL_RELAY1_ASYNC1 20
  397. #define CLK_MDP_IMG_DL_RELAY2_ASYNC2 21
  398. #define CLK_MDP_NR_CLK 22
  399. /* IPESYS */
  400. #define CLK_IPE_LARB19 0
  401. #define CLK_IPE_LARB20 1
  402. #define CLK_IPE_SMI_SUBCOM 2
  403. #define CLK_IPE_FD 3
  404. #define CLK_IPE_FE 4
  405. #define CLK_IPE_RSC 5
  406. #define CLK_IPE_DPE 6
  407. #define CLK_IPE_GALS_IPE 7
  408. #define CLK_IPE_NR_CLK 8
  409. #endif /* _DT_BINDINGS_CLK_MT8186_H */