mt8167-clk.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (c) 2020 MediaTek Inc.
  4. * Copyright (c) 2020 BayLibre, SAS.
  5. * Author: James Liao <[email protected]>
  6. * Fabien Parent <[email protected]>
  7. */
  8. #ifndef _DT_BINDINGS_CLK_MT8167_H
  9. #define _DT_BINDINGS_CLK_MT8167_H
  10. /* MT8167 is based on MT8516 */
  11. #include <dt-bindings/clock/mt8516-clk.h>
  12. /* APMIXEDSYS */
  13. #define CLK_APMIXED_TVDPLL (CLK_APMIXED_NR_CLK + 0)
  14. #define CLK_APMIXED_LVDSPLL (CLK_APMIXED_NR_CLK + 1)
  15. #define CLK_APMIXED_HDMI_REF (CLK_APMIXED_NR_CLK + 2)
  16. #define MT8167_CLK_APMIXED_NR_CLK (CLK_APMIXED_NR_CLK + 3)
  17. /* TOPCKGEN */
  18. #define CLK_TOP_DSI0_LNTC_DSICK (CLK_TOP_NR_CLK + 0)
  19. #define CLK_TOP_VPLL_DPIX (CLK_TOP_NR_CLK + 1)
  20. #define CLK_TOP_LVDSTX_CLKDIG_CTS (CLK_TOP_NR_CLK + 2)
  21. #define CLK_TOP_HDMTX_CLKDIG_CTS (CLK_TOP_NR_CLK + 3)
  22. #define CLK_TOP_LVDSPLL (CLK_TOP_NR_CLK + 4)
  23. #define CLK_TOP_LVDSPLL_D2 (CLK_TOP_NR_CLK + 5)
  24. #define CLK_TOP_LVDSPLL_D4 (CLK_TOP_NR_CLK + 6)
  25. #define CLK_TOP_LVDSPLL_D8 (CLK_TOP_NR_CLK + 7)
  26. #define CLK_TOP_MIPI_26M (CLK_TOP_NR_CLK + 8)
  27. #define CLK_TOP_TVDPLL (CLK_TOP_NR_CLK + 9)
  28. #define CLK_TOP_TVDPLL_D2 (CLK_TOP_NR_CLK + 10)
  29. #define CLK_TOP_TVDPLL_D4 (CLK_TOP_NR_CLK + 11)
  30. #define CLK_TOP_TVDPLL_D8 (CLK_TOP_NR_CLK + 12)
  31. #define CLK_TOP_TVDPLL_D16 (CLK_TOP_NR_CLK + 13)
  32. #define CLK_TOP_PWM_MM (CLK_TOP_NR_CLK + 14)
  33. #define CLK_TOP_CAM_MM (CLK_TOP_NR_CLK + 15)
  34. #define CLK_TOP_MFG_MM (CLK_TOP_NR_CLK + 16)
  35. #define CLK_TOP_SPM_52M (CLK_TOP_NR_CLK + 17)
  36. #define CLK_TOP_MIPI_26M_DBG (CLK_TOP_NR_CLK + 18)
  37. #define CLK_TOP_SCAM_MM (CLK_TOP_NR_CLK + 19)
  38. #define CLK_TOP_SMI_MM (CLK_TOP_NR_CLK + 20)
  39. #define CLK_TOP_26M_HDMI_SIFM (CLK_TOP_NR_CLK + 21)
  40. #define CLK_TOP_26M_CEC (CLK_TOP_NR_CLK + 22)
  41. #define CLK_TOP_32K_CEC (CLK_TOP_NR_CLK + 23)
  42. #define CLK_TOP_GCPU_B (CLK_TOP_NR_CLK + 24)
  43. #define CLK_TOP_RG_VDEC (CLK_TOP_NR_CLK + 25)
  44. #define CLK_TOP_RG_FDPI0 (CLK_TOP_NR_CLK + 26)
  45. #define CLK_TOP_RG_FDPI1 (CLK_TOP_NR_CLK + 27)
  46. #define CLK_TOP_RG_AXI_MFG (CLK_TOP_NR_CLK + 28)
  47. #define CLK_TOP_RG_SLOW_MFG (CLK_TOP_NR_CLK + 29)
  48. #define CLK_TOP_GFMUX_EMI1X_SEL (CLK_TOP_NR_CLK + 30)
  49. #define CLK_TOP_CSW_MUX_MFG_SEL (CLK_TOP_NR_CLK + 31)
  50. #define CLK_TOP_CAMTG_MM_SEL (CLK_TOP_NR_CLK + 32)
  51. #define CLK_TOP_PWM_MM_SEL (CLK_TOP_NR_CLK + 33)
  52. #define CLK_TOP_SPM_52M_SEL (CLK_TOP_NR_CLK + 34)
  53. #define CLK_TOP_MFG_MM_SEL (CLK_TOP_NR_CLK + 35)
  54. #define CLK_TOP_SMI_MM_SEL (CLK_TOP_NR_CLK + 36)
  55. #define CLK_TOP_SCAM_MM_SEL (CLK_TOP_NR_CLK + 37)
  56. #define CLK_TOP_VDEC_MM_SEL (CLK_TOP_NR_CLK + 38)
  57. #define CLK_TOP_DPI0_MM_SEL (CLK_TOP_NR_CLK + 39)
  58. #define CLK_TOP_DPI1_MM_SEL (CLK_TOP_NR_CLK + 40)
  59. #define CLK_TOP_AXI_MFG_IN_SEL (CLK_TOP_NR_CLK + 41)
  60. #define CLK_TOP_SLOW_MFG_SEL (CLK_TOP_NR_CLK + 42)
  61. #define MT8167_CLK_TOP_NR_CLK (CLK_TOP_NR_CLK + 43)
  62. /* MFGCFG */
  63. #define CLK_MFG_BAXI 0
  64. #define CLK_MFG_BMEM 1
  65. #define CLK_MFG_BG3D 2
  66. #define CLK_MFG_B26M 3
  67. #define CLK_MFG_NR_CLK 4
  68. /* MMSYS */
  69. #define CLK_MM_SMI_COMMON 0
  70. #define CLK_MM_SMI_LARB0 1
  71. #define CLK_MM_CAM_MDP 2
  72. #define CLK_MM_MDP_RDMA 3
  73. #define CLK_MM_MDP_RSZ0 4
  74. #define CLK_MM_MDP_RSZ1 5
  75. #define CLK_MM_MDP_TDSHP 6
  76. #define CLK_MM_MDP_WDMA 7
  77. #define CLK_MM_MDP_WROT 8
  78. #define CLK_MM_FAKE_ENG 9
  79. #define CLK_MM_DISP_OVL0 10
  80. #define CLK_MM_DISP_RDMA0 11
  81. #define CLK_MM_DISP_RDMA1 12
  82. #define CLK_MM_DISP_WDMA 13
  83. #define CLK_MM_DISP_COLOR 14
  84. #define CLK_MM_DISP_CCORR 15
  85. #define CLK_MM_DISP_AAL 16
  86. #define CLK_MM_DISP_GAMMA 17
  87. #define CLK_MM_DISP_DITHER 18
  88. #define CLK_MM_DISP_UFOE 19
  89. #define CLK_MM_DISP_PWM_MM 20
  90. #define CLK_MM_DISP_PWM_26M 21
  91. #define CLK_MM_DSI_ENGINE 22
  92. #define CLK_MM_DSI_DIGITAL 23
  93. #define CLK_MM_DPI0_ENGINE 24
  94. #define CLK_MM_DPI0_PXL 25
  95. #define CLK_MM_LVDS_PXL 26
  96. #define CLK_MM_LVDS_CTS 27
  97. #define CLK_MM_DPI1_ENGINE 28
  98. #define CLK_MM_DPI1_PXL 29
  99. #define CLK_MM_HDMI_PXL 30
  100. #define CLK_MM_HDMI_SPDIF 31
  101. #define CLK_MM_HDMI_ADSP_BCK 32
  102. #define CLK_MM_HDMI_PLL 33
  103. #define CLK_MM_NR_CLK 34
  104. /* IMGSYS */
  105. #define CLK_IMG_LARB1_SMI 0
  106. #define CLK_IMG_CAM_SMI 1
  107. #define CLK_IMG_CAM_CAM 2
  108. #define CLK_IMG_SEN_TG 3
  109. #define CLK_IMG_SEN_CAM 4
  110. #define CLK_IMG_VENC 5
  111. #define CLK_IMG_NR_CLK 6
  112. /* VDECSYS */
  113. #define CLK_VDEC_CKEN 0
  114. #define CLK_VDEC_LARB1_CKEN 1
  115. #define CLK_VDEC_NR_CLK 2
  116. #endif /* _DT_BINDINGS_CLK_MT8167_H */