mt6779-clk.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (c) 2019 MediaTek Inc.
  4. * Author: Wendell Lin <[email protected]>
  5. */
  6. #ifndef _DT_BINDINGS_CLK_MT6779_H
  7. #define _DT_BINDINGS_CLK_MT6779_H
  8. /* TOPCKGEN */
  9. #define CLK_TOP_AXI 1
  10. #define CLK_TOP_MM 2
  11. #define CLK_TOP_CAM 3
  12. #define CLK_TOP_MFG 4
  13. #define CLK_TOP_CAMTG 5
  14. #define CLK_TOP_UART 6
  15. #define CLK_TOP_SPI 7
  16. #define CLK_TOP_MSDC50_0_HCLK 8
  17. #define CLK_TOP_MSDC50_0 9
  18. #define CLK_TOP_MSDC30_1 10
  19. #define CLK_TOP_MSDC30_2 11
  20. #define CLK_TOP_AUD 12
  21. #define CLK_TOP_AUD_INTBUS 13
  22. #define CLK_TOP_FPWRAP_ULPOSC 14
  23. #define CLK_TOP_SCP 15
  24. #define CLK_TOP_ATB 16
  25. #define CLK_TOP_SSPM 17
  26. #define CLK_TOP_DPI0 18
  27. #define CLK_TOP_SCAM 19
  28. #define CLK_TOP_AUD_1 20
  29. #define CLK_TOP_AUD_2 21
  30. #define CLK_TOP_DISP_PWM 22
  31. #define CLK_TOP_SSUSB_TOP_XHCI 23
  32. #define CLK_TOP_USB_TOP 24
  33. #define CLK_TOP_SPM 25
  34. #define CLK_TOP_I2C 26
  35. #define CLK_TOP_F52M_MFG 27
  36. #define CLK_TOP_SENINF 28
  37. #define CLK_TOP_DXCC 29
  38. #define CLK_TOP_CAMTG2 30
  39. #define CLK_TOP_AUD_ENG1 31
  40. #define CLK_TOP_AUD_ENG2 32
  41. #define CLK_TOP_FAES_UFSFDE 33
  42. #define CLK_TOP_FUFS 34
  43. #define CLK_TOP_IMG 35
  44. #define CLK_TOP_DSP 36
  45. #define CLK_TOP_DSP1 37
  46. #define CLK_TOP_DSP2 38
  47. #define CLK_TOP_IPU_IF 39
  48. #define CLK_TOP_CAMTG3 40
  49. #define CLK_TOP_CAMTG4 41
  50. #define CLK_TOP_PMICSPI 42
  51. #define CLK_TOP_MAINPLL_CK 43
  52. #define CLK_TOP_MAINPLL_D2 44
  53. #define CLK_TOP_MAINPLL_D3 45
  54. #define CLK_TOP_MAINPLL_D5 46
  55. #define CLK_TOP_MAINPLL_D7 47
  56. #define CLK_TOP_MAINPLL_D2_D2 48
  57. #define CLK_TOP_MAINPLL_D2_D4 49
  58. #define CLK_TOP_MAINPLL_D2_D8 50
  59. #define CLK_TOP_MAINPLL_D2_D16 51
  60. #define CLK_TOP_MAINPLL_D3_D2 52
  61. #define CLK_TOP_MAINPLL_D3_D4 53
  62. #define CLK_TOP_MAINPLL_D3_D8 54
  63. #define CLK_TOP_MAINPLL_D5_D2 55
  64. #define CLK_TOP_MAINPLL_D5_D4 56
  65. #define CLK_TOP_MAINPLL_D7_D2 57
  66. #define CLK_TOP_MAINPLL_D7_D4 58
  67. #define CLK_TOP_UNIVPLL_CK 59
  68. #define CLK_TOP_UNIVPLL_D2 60
  69. #define CLK_TOP_UNIVPLL_D3 61
  70. #define CLK_TOP_UNIVPLL_D5 62
  71. #define CLK_TOP_UNIVPLL_D7 63
  72. #define CLK_TOP_UNIVPLL_D2_D2 64
  73. #define CLK_TOP_UNIVPLL_D2_D4 65
  74. #define CLK_TOP_UNIVPLL_D2_D8 66
  75. #define CLK_TOP_UNIVPLL_D3_D2 67
  76. #define CLK_TOP_UNIVPLL_D3_D4 68
  77. #define CLK_TOP_UNIVPLL_D3_D8 69
  78. #define CLK_TOP_UNIVPLL_D5_D2 70
  79. #define CLK_TOP_UNIVPLL_D5_D4 71
  80. #define CLK_TOP_UNIVPLL_D5_D8 72
  81. #define CLK_TOP_APLL1_CK 73
  82. #define CLK_TOP_APLL1_D2 74
  83. #define CLK_TOP_APLL1_D4 75
  84. #define CLK_TOP_APLL1_D8 76
  85. #define CLK_TOP_APLL2_CK 77
  86. #define CLK_TOP_APLL2_D2 78
  87. #define CLK_TOP_APLL2_D4 79
  88. #define CLK_TOP_APLL2_D8 80
  89. #define CLK_TOP_TVDPLL_CK 81
  90. #define CLK_TOP_TVDPLL_D2 82
  91. #define CLK_TOP_TVDPLL_D4 83
  92. #define CLK_TOP_TVDPLL_D8 84
  93. #define CLK_TOP_TVDPLL_D16 85
  94. #define CLK_TOP_MSDCPLL_CK 86
  95. #define CLK_TOP_MSDCPLL_D2 87
  96. #define CLK_TOP_MSDCPLL_D4 88
  97. #define CLK_TOP_MSDCPLL_D8 89
  98. #define CLK_TOP_MSDCPLL_D16 90
  99. #define CLK_TOP_AD_OSC_CK 91
  100. #define CLK_TOP_OSC_D2 92
  101. #define CLK_TOP_OSC_D4 93
  102. #define CLK_TOP_OSC_D8 94
  103. #define CLK_TOP_OSC_D16 95
  104. #define CLK_TOP_F26M_CK_D2 96
  105. #define CLK_TOP_MFGPLL_CK 97
  106. #define CLK_TOP_UNIVP_192M_CK 98
  107. #define CLK_TOP_UNIVP_192M_D2 99
  108. #define CLK_TOP_UNIVP_192M_D4 100
  109. #define CLK_TOP_UNIVP_192M_D8 101
  110. #define CLK_TOP_UNIVP_192M_D16 102
  111. #define CLK_TOP_UNIVP_192M_D32 103
  112. #define CLK_TOP_MMPLL_CK 104
  113. #define CLK_TOP_MMPLL_D4 105
  114. #define CLK_TOP_MMPLL_D4_D2 106
  115. #define CLK_TOP_MMPLL_D4_D4 107
  116. #define CLK_TOP_MMPLL_D5 108
  117. #define CLK_TOP_MMPLL_D5_D2 109
  118. #define CLK_TOP_MMPLL_D5_D4 110
  119. #define CLK_TOP_MMPLL_D6 111
  120. #define CLK_TOP_MMPLL_D7 112
  121. #define CLK_TOP_CLK26M 113
  122. #define CLK_TOP_CLK13M 114
  123. #define CLK_TOP_ADSP 115
  124. #define CLK_TOP_DPMAIF 116
  125. #define CLK_TOP_VENC 117
  126. #define CLK_TOP_VDEC 118
  127. #define CLK_TOP_CAMTM 119
  128. #define CLK_TOP_PWM 120
  129. #define CLK_TOP_ADSPPLL_CK 121
  130. #define CLK_TOP_I2S0_M_SEL 122
  131. #define CLK_TOP_I2S1_M_SEL 123
  132. #define CLK_TOP_I2S2_M_SEL 124
  133. #define CLK_TOP_I2S3_M_SEL 125
  134. #define CLK_TOP_I2S4_M_SEL 126
  135. #define CLK_TOP_I2S5_M_SEL 127
  136. #define CLK_TOP_APLL12_DIV0 128
  137. #define CLK_TOP_APLL12_DIV1 129
  138. #define CLK_TOP_APLL12_DIV2 130
  139. #define CLK_TOP_APLL12_DIV3 131
  140. #define CLK_TOP_APLL12_DIV4 132
  141. #define CLK_TOP_APLL12_DIVB 133
  142. #define CLK_TOP_APLL12_DIV5 134
  143. #define CLK_TOP_IPE 135
  144. #define CLK_TOP_DPE 136
  145. #define CLK_TOP_CCU 137
  146. #define CLK_TOP_DSP3 138
  147. #define CLK_TOP_SENINF1 139
  148. #define CLK_TOP_SENINF2 140
  149. #define CLK_TOP_AUD_H 141
  150. #define CLK_TOP_CAMTG5 142
  151. #define CLK_TOP_TVDPLL_MAINPLL_D2_CK 143
  152. #define CLK_TOP_AD_OSC2_CK 144
  153. #define CLK_TOP_OSC2_D2 145
  154. #define CLK_TOP_OSC2_D3 146
  155. #define CLK_TOP_FMEM_466M_CK 147
  156. #define CLK_TOP_ADSPPLL_D4 148
  157. #define CLK_TOP_ADSPPLL_D5 149
  158. #define CLK_TOP_ADSPPLL_D6 150
  159. #define CLK_TOP_OSC_D10 151
  160. #define CLK_TOP_UNIVPLL_D3_D16 152
  161. #define CLK_TOP_NR_CLK 153
  162. /* APMIXED */
  163. #define CLK_APMIXED_ARMPLL_LL 1
  164. #define CLK_APMIXED_ARMPLL_BL 2
  165. #define CLK_APMIXED_ARMPLL_BB 3
  166. #define CLK_APMIXED_CCIPLL 4
  167. #define CLK_APMIXED_MAINPLL 5
  168. #define CLK_APMIXED_UNIV2PLL 6
  169. #define CLK_APMIXED_MSDCPLL 7
  170. #define CLK_APMIXED_ADSPPLL 8
  171. #define CLK_APMIXED_MMPLL 9
  172. #define CLK_APMIXED_MFGPLL 10
  173. #define CLK_APMIXED_TVDPLL 11
  174. #define CLK_APMIXED_APLL1 12
  175. #define CLK_APMIXED_APLL2 13
  176. #define CLK_APMIXED_SSUSB26M 14
  177. #define CLK_APMIXED_APPLL26M 15
  178. #define CLK_APMIXED_MIPIC0_26M 16
  179. #define CLK_APMIXED_MDPLLGP26M 17
  180. #define CLK_APMIXED_MM_F26M 18
  181. #define CLK_APMIXED_UFS26M 19
  182. #define CLK_APMIXED_MIPIC1_26M 20
  183. #define CLK_APMIXED_MEMPLL26M 21
  184. #define CLK_APMIXED_CLKSQ_LVPLL_26M 22
  185. #define CLK_APMIXED_MIPID0_26M 23
  186. #define CLK_APMIXED_MIPID1_26M 24
  187. #define CLK_APMIXED_NR_CLK 25
  188. /* CAMSYS */
  189. #define CLK_CAM_LARB10 1
  190. #define CLK_CAM_DFP_VAD 2
  191. #define CLK_CAM_LARB11 3
  192. #define CLK_CAM_LARB9 4
  193. #define CLK_CAM_CAM 5
  194. #define CLK_CAM_CAMTG 6
  195. #define CLK_CAM_SENINF 7
  196. #define CLK_CAM_CAMSV0 8
  197. #define CLK_CAM_CAMSV1 9
  198. #define CLK_CAM_CAMSV2 10
  199. #define CLK_CAM_CAMSV3 11
  200. #define CLK_CAM_CCU 12
  201. #define CLK_CAM_FAKE_ENG 13
  202. #define CLK_CAM_NR_CLK 14
  203. /* INFRA */
  204. #define CLK_INFRA_PMIC_TMR 1
  205. #define CLK_INFRA_PMIC_AP 2
  206. #define CLK_INFRA_PMIC_MD 3
  207. #define CLK_INFRA_PMIC_CONN 4
  208. #define CLK_INFRA_SCPSYS 5
  209. #define CLK_INFRA_SEJ 6
  210. #define CLK_INFRA_APXGPT 7
  211. #define CLK_INFRA_ICUSB 8
  212. #define CLK_INFRA_GCE 9
  213. #define CLK_INFRA_THERM 10
  214. #define CLK_INFRA_I2C0 11
  215. #define CLK_INFRA_I2C1 12
  216. #define CLK_INFRA_I2C2 13
  217. #define CLK_INFRA_I2C3 14
  218. #define CLK_INFRA_PWM_HCLK 15
  219. #define CLK_INFRA_PWM1 16
  220. #define CLK_INFRA_PWM2 17
  221. #define CLK_INFRA_PWM3 18
  222. #define CLK_INFRA_PWM4 19
  223. #define CLK_INFRA_PWM 20
  224. #define CLK_INFRA_UART0 21
  225. #define CLK_INFRA_UART1 22
  226. #define CLK_INFRA_UART2 23
  227. #define CLK_INFRA_UART3 24
  228. #define CLK_INFRA_GCE_26M 25
  229. #define CLK_INFRA_CQ_DMA_FPC 26
  230. #define CLK_INFRA_BTIF 27
  231. #define CLK_INFRA_SPI0 28
  232. #define CLK_INFRA_MSDC0 29
  233. #define CLK_INFRA_MSDC1 30
  234. #define CLK_INFRA_MSDC2 31
  235. #define CLK_INFRA_MSDC0_SCK 32
  236. #define CLK_INFRA_DVFSRC 33
  237. #define CLK_INFRA_GCPU 34
  238. #define CLK_INFRA_TRNG 35
  239. #define CLK_INFRA_AUXADC 36
  240. #define CLK_INFRA_CPUM 37
  241. #define CLK_INFRA_CCIF1_AP 38
  242. #define CLK_INFRA_CCIF1_MD 39
  243. #define CLK_INFRA_AUXADC_MD 40
  244. #define CLK_INFRA_MSDC1_SCK 41
  245. #define CLK_INFRA_MSDC2_SCK 42
  246. #define CLK_INFRA_AP_DMA 43
  247. #define CLK_INFRA_XIU 44
  248. #define CLK_INFRA_DEVICE_APC 45
  249. #define CLK_INFRA_CCIF_AP 46
  250. #define CLK_INFRA_DEBUGSYS 47
  251. #define CLK_INFRA_AUD 48
  252. #define CLK_INFRA_CCIF_MD 49
  253. #define CLK_INFRA_DXCC_SEC_CORE 50
  254. #define CLK_INFRA_DXCC_AO 51
  255. #define CLK_INFRA_DRAMC_F26M 52
  256. #define CLK_INFRA_IRTX 53
  257. #define CLK_INFRA_DISP_PWM 54
  258. #define CLK_INFRA_DPMAIF_CK 55
  259. #define CLK_INFRA_AUD_26M_BCLK 56
  260. #define CLK_INFRA_SPI1 57
  261. #define CLK_INFRA_I2C4 58
  262. #define CLK_INFRA_MODEM_TEMP_SHARE 59
  263. #define CLK_INFRA_SPI2 60
  264. #define CLK_INFRA_SPI3 61
  265. #define CLK_INFRA_UNIPRO_SCK 62
  266. #define CLK_INFRA_UNIPRO_TICK 63
  267. #define CLK_INFRA_UFS_MP_SAP_BCLK 64
  268. #define CLK_INFRA_MD32_BCLK 65
  269. #define CLK_INFRA_SSPM 66
  270. #define CLK_INFRA_UNIPRO_MBIST 67
  271. #define CLK_INFRA_SSPM_BUS_HCLK 68
  272. #define CLK_INFRA_I2C5 69
  273. #define CLK_INFRA_I2C5_ARBITER 70
  274. #define CLK_INFRA_I2C5_IMM 71
  275. #define CLK_INFRA_I2C1_ARBITER 72
  276. #define CLK_INFRA_I2C1_IMM 73
  277. #define CLK_INFRA_I2C2_ARBITER 74
  278. #define CLK_INFRA_I2C2_IMM 75
  279. #define CLK_INFRA_SPI4 76
  280. #define CLK_INFRA_SPI5 77
  281. #define CLK_INFRA_CQ_DMA 78
  282. #define CLK_INFRA_UFS 79
  283. #define CLK_INFRA_AES_UFSFDE 80
  284. #define CLK_INFRA_UFS_TICK 81
  285. #define CLK_INFRA_MSDC0_SELF 82
  286. #define CLK_INFRA_MSDC1_SELF 83
  287. #define CLK_INFRA_MSDC2_SELF 84
  288. #define CLK_INFRA_SSPM_26M_SELF 85
  289. #define CLK_INFRA_SSPM_32K_SELF 86
  290. #define CLK_INFRA_UFS_AXI 87
  291. #define CLK_INFRA_I2C6 88
  292. #define CLK_INFRA_AP_MSDC0 89
  293. #define CLK_INFRA_MD_MSDC0 90
  294. #define CLK_INFRA_USB 91
  295. #define CLK_INFRA_DEVMPU_BCLK 92
  296. #define CLK_INFRA_CCIF2_AP 93
  297. #define CLK_INFRA_CCIF2_MD 94
  298. #define CLK_INFRA_CCIF3_AP 95
  299. #define CLK_INFRA_CCIF3_MD 96
  300. #define CLK_INFRA_SEJ_F13M 97
  301. #define CLK_INFRA_AES_BCLK 98
  302. #define CLK_INFRA_I2C7 99
  303. #define CLK_INFRA_I2C8 100
  304. #define CLK_INFRA_FBIST2FPC 101
  305. #define CLK_INFRA_CCIF4_AP 102
  306. #define CLK_INFRA_CCIF4_MD 103
  307. #define CLK_INFRA_FADSP 104
  308. #define CLK_INFRA_SSUSB_XHCI 105
  309. #define CLK_INFRA_SPI6 106
  310. #define CLK_INFRA_SPI7 107
  311. #define CLK_INFRA_NR_CLK 108
  312. /* MFGCFG */
  313. #define CLK_MFGCFG_BG3D 1
  314. #define CLK_MFGCFG_NR_CLK 2
  315. /* IMG */
  316. #define CLK_IMG_WPE_A 1
  317. #define CLK_IMG_MFB 2
  318. #define CLK_IMG_DIP 3
  319. #define CLK_IMG_LARB6 4
  320. #define CLK_IMG_LARB5 5
  321. #define CLK_IMG_NR_CLK 6
  322. /* IPE */
  323. #define CLK_IPE_LARB7 1
  324. #define CLK_IPE_LARB8 2
  325. #define CLK_IPE_SMI_SUBCOM 3
  326. #define CLK_IPE_FD 4
  327. #define CLK_IPE_FE 5
  328. #define CLK_IPE_RSC 6
  329. #define CLK_IPE_DPE 7
  330. #define CLK_IPE_NR_CLK 8
  331. /* MM_CONFIG */
  332. #define CLK_MM_SMI_COMMON 1
  333. #define CLK_MM_SMI_LARB0 2
  334. #define CLK_MM_SMI_LARB1 3
  335. #define CLK_MM_GALS_COMM0 4
  336. #define CLK_MM_GALS_COMM1 5
  337. #define CLK_MM_GALS_CCU2MM 6
  338. #define CLK_MM_GALS_IPU12MM 7
  339. #define CLK_MM_GALS_IMG2MM 8
  340. #define CLK_MM_GALS_CAM2MM 9
  341. #define CLK_MM_GALS_IPU2MM 10
  342. #define CLK_MM_MDP_DL_TXCK 11
  343. #define CLK_MM_IPU_DL_TXCK 12
  344. #define CLK_MM_MDP_RDMA0 13
  345. #define CLK_MM_MDP_RDMA1 14
  346. #define CLK_MM_MDP_RSZ0 15
  347. #define CLK_MM_MDP_RSZ1 16
  348. #define CLK_MM_MDP_TDSHP 17
  349. #define CLK_MM_MDP_WROT0 18
  350. #define CLK_MM_FAKE_ENG 19
  351. #define CLK_MM_DISP_OVL0 20
  352. #define CLK_MM_DISP_OVL0_2L 21
  353. #define CLK_MM_DISP_OVL1_2L 22
  354. #define CLK_MM_DISP_RDMA0 23
  355. #define CLK_MM_DISP_RDMA1 24
  356. #define CLK_MM_DISP_WDMA0 25
  357. #define CLK_MM_DISP_COLOR0 26
  358. #define CLK_MM_DISP_CCORR0 27
  359. #define CLK_MM_DISP_AAL0 28
  360. #define CLK_MM_DISP_GAMMA0 29
  361. #define CLK_MM_DISP_DITHER0 30
  362. #define CLK_MM_DISP_SPLIT 31
  363. #define CLK_MM_DSI0_MM_CK 32
  364. #define CLK_MM_DSI0_IF_CK 33
  365. #define CLK_MM_DPI_MM_CK 34
  366. #define CLK_MM_DPI_IF_CK 35
  367. #define CLK_MM_FAKE_ENG2 36
  368. #define CLK_MM_MDP_DL_RX_CK 37
  369. #define CLK_MM_IPU_DL_RX_CK 38
  370. #define CLK_MM_26M 39
  371. #define CLK_MM_MM_R2Y 40
  372. #define CLK_MM_DISP_RSZ 41
  373. #define CLK_MM_MDP_WDMA0 42
  374. #define CLK_MM_MDP_AAL 43
  375. #define CLK_MM_MDP_HDR 44
  376. #define CLK_MM_DBI_MM_CK 45
  377. #define CLK_MM_DBI_IF_CK 46
  378. #define CLK_MM_MDP_WROT1 47
  379. #define CLK_MM_DISP_POSTMASK0 48
  380. #define CLK_MM_DISP_HRT_BW 49
  381. #define CLK_MM_DISP_OVL_FBDC 50
  382. #define CLK_MM_NR_CLK 51
  383. /* VDEC_GCON */
  384. #define CLK_VDEC_VDEC 1
  385. #define CLK_VDEC_LARB1 2
  386. #define CLK_VDEC_GCON_NR_CLK 3
  387. /* VENC_GCON */
  388. #define CLK_VENC_GCON_LARB 1
  389. #define CLK_VENC_GCON_VENC 2
  390. #define CLK_VENC_GCON_JPGENC 3
  391. #define CLK_VENC_GCON_GALS 4
  392. #define CLK_VENC_GCON_NR_CLK 5
  393. /* AUD */
  394. #define CLK_AUD_AFE 1
  395. #define CLK_AUD_22M 2
  396. #define CLK_AUD_24M 3
  397. #define CLK_AUD_APLL2_TUNER 4
  398. #define CLK_AUD_APLL_TUNER 5
  399. #define CLK_AUD_TDM 6
  400. #define CLK_AUD_ADC 7
  401. #define CLK_AUD_DAC 8
  402. #define CLK_AUD_DAC_PREDIS 9
  403. #define CLK_AUD_TML 10
  404. #define CLK_AUD_NLE 11
  405. #define CLK_AUD_I2S1_BCLK_SW 12
  406. #define CLK_AUD_I2S2_BCLK_SW 13
  407. #define CLK_AUD_I2S3_BCLK_SW 14
  408. #define CLK_AUD_I2S4_BCLK_SW 15
  409. #define CLK_AUD_I2S5_BCLK_SW 16
  410. #define CLK_AUD_CONN_I2S_ASRC 17
  411. #define CLK_AUD_GENERAL1_ASRC 18
  412. #define CLK_AUD_GENERAL2_ASRC 19
  413. #define CLK_AUD_DAC_HIRES 20
  414. #define CLK_AUD_PDN_ADDA6_ADC 21
  415. #define CLK_AUD_ADC_HIRES 22
  416. #define CLK_AUD_ADC_HIRES_TML 23
  417. #define CLK_AUD_ADDA6_ADC_HIRES 24
  418. #define CLK_AUD_3RD_DAC 25
  419. #define CLK_AUD_3RD_DAC_PREDIS 26
  420. #define CLK_AUD_3RD_DAC_TML 27
  421. #define CLK_AUD_3RD_DAC_HIRES 28
  422. #define CLK_AUD_NR_CLK 29
  423. #endif /* _DT_BINDINGS_CLK_MT6779_H */