mediatek,mt6795-clk.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275
  1. /* SPDX-License-Identifier: (GPL-2.0+ OR BSD-2-Clause) */
  2. /*
  3. * Copyright (c) 2022 Collabora Ltd.
  4. * Author: AngeloGioacchino Del Regno <[email protected]>
  5. */
  6. #ifndef _DT_BINDINGS_CLK_MT6795_H
  7. #define _DT_BINDINGS_CLK_MT6795_H
  8. /* TOPCKGEN */
  9. #define CLK_TOP_ADSYS_26M 0
  10. #define CLK_TOP_CLKPH_MCK_O 1
  11. #define CLK_TOP_USB_SYSPLL_125M 2
  12. #define CLK_TOP_DSI0_DIG 3
  13. #define CLK_TOP_DSI1_DIG 4
  14. #define CLK_TOP_ARMCA53PLL_754M 5
  15. #define CLK_TOP_ARMCA53PLL_502M 6
  16. #define CLK_TOP_MAIN_H546M 7
  17. #define CLK_TOP_MAIN_H364M 8
  18. #define CLK_TOP_MAIN_H218P4M 9
  19. #define CLK_TOP_MAIN_H156M 10
  20. #define CLK_TOP_TVDPLL_445P5M 11
  21. #define CLK_TOP_TVDPLL_594M 12
  22. #define CLK_TOP_UNIV_624M 13
  23. #define CLK_TOP_UNIV_416M 14
  24. #define CLK_TOP_UNIV_249P6M 15
  25. #define CLK_TOP_UNIV_178P3M 16
  26. #define CLK_TOP_UNIV_48M 17
  27. #define CLK_TOP_CLKRTC_EXT 18
  28. #define CLK_TOP_CLKRTC_INT 19
  29. #define CLK_TOP_FPC 20
  30. #define CLK_TOP_HDMITXPLL_D2 21
  31. #define CLK_TOP_HDMITXPLL_D3 22
  32. #define CLK_TOP_ARMCA53PLL_D2 23
  33. #define CLK_TOP_ARMCA53PLL_D3 24
  34. #define CLK_TOP_APLL1 25
  35. #define CLK_TOP_APLL2 26
  36. #define CLK_TOP_DMPLL 27
  37. #define CLK_TOP_DMPLL_D2 28
  38. #define CLK_TOP_DMPLL_D4 29
  39. #define CLK_TOP_DMPLL_D8 30
  40. #define CLK_TOP_DMPLL_D16 31
  41. #define CLK_TOP_MMPLL 32
  42. #define CLK_TOP_MMPLL_D2 33
  43. #define CLK_TOP_MSDCPLL 34
  44. #define CLK_TOP_MSDCPLL_D2 35
  45. #define CLK_TOP_MSDCPLL_D4 36
  46. #define CLK_TOP_MSDCPLL2 37
  47. #define CLK_TOP_MSDCPLL2_D2 38
  48. #define CLK_TOP_MSDCPLL2_D4 39
  49. #define CLK_TOP_SYSPLL_D2 40
  50. #define CLK_TOP_SYSPLL1_D2 41
  51. #define CLK_TOP_SYSPLL1_D4 42
  52. #define CLK_TOP_SYSPLL1_D8 43
  53. #define CLK_TOP_SYSPLL1_D16 44
  54. #define CLK_TOP_SYSPLL_D3 45
  55. #define CLK_TOP_SYSPLL2_D2 46
  56. #define CLK_TOP_SYSPLL2_D4 47
  57. #define CLK_TOP_SYSPLL_D5 48
  58. #define CLK_TOP_SYSPLL3_D2 49
  59. #define CLK_TOP_SYSPLL3_D4 50
  60. #define CLK_TOP_SYSPLL_D7 51
  61. #define CLK_TOP_SYSPLL4_D2 52
  62. #define CLK_TOP_SYSPLL4_D4 53
  63. #define CLK_TOP_TVDPLL 54
  64. #define CLK_TOP_TVDPLL_D2 55
  65. #define CLK_TOP_TVDPLL_D4 56
  66. #define CLK_TOP_TVDPLL_D8 57
  67. #define CLK_TOP_TVDPLL_D16 58
  68. #define CLK_TOP_UNIVPLL_D2 59
  69. #define CLK_TOP_UNIVPLL1_D2 60
  70. #define CLK_TOP_UNIVPLL1_D4 61
  71. #define CLK_TOP_UNIVPLL1_D8 62
  72. #define CLK_TOP_UNIVPLL_D3 63
  73. #define CLK_TOP_UNIVPLL2_D2 64
  74. #define CLK_TOP_UNIVPLL2_D4 65
  75. #define CLK_TOP_UNIVPLL2_D8 66
  76. #define CLK_TOP_UNIVPLL_D5 67
  77. #define CLK_TOP_UNIVPLL3_D2 68
  78. #define CLK_TOP_UNIVPLL3_D4 69
  79. #define CLK_TOP_UNIVPLL3_D8 70
  80. #define CLK_TOP_UNIVPLL_D7 71
  81. #define CLK_TOP_UNIVPLL_D26 72
  82. #define CLK_TOP_UNIVPLL_D52 73
  83. #define CLK_TOP_VCODECPLL 74
  84. #define CLK_TOP_VCODECPLL_370P5 75
  85. #define CLK_TOP_VENCPLL 76
  86. #define CLK_TOP_VENCPLL_D2 77
  87. #define CLK_TOP_VENCPLL_D4 78
  88. #define CLK_TOP_AXI_SEL 79
  89. #define CLK_TOP_MEM_SEL 80
  90. #define CLK_TOP_DDRPHYCFG_SEL 81
  91. #define CLK_TOP_MM_SEL 82
  92. #define CLK_TOP_PWM_SEL 83
  93. #define CLK_TOP_VDEC_SEL 84
  94. #define CLK_TOP_VENC_SEL 85
  95. #define CLK_TOP_MFG_SEL 86
  96. #define CLK_TOP_CAMTG_SEL 87
  97. #define CLK_TOP_UART_SEL 88
  98. #define CLK_TOP_SPI_SEL 89
  99. #define CLK_TOP_USB20_SEL 90
  100. #define CLK_TOP_USB30_SEL 91
  101. #define CLK_TOP_MSDC50_0_H_SEL 92
  102. #define CLK_TOP_MSDC50_0_SEL 93
  103. #define CLK_TOP_MSDC30_1_SEL 94
  104. #define CLK_TOP_MSDC30_2_SEL 95
  105. #define CLK_TOP_MSDC30_3_SEL 96
  106. #define CLK_TOP_AUDIO_SEL 97
  107. #define CLK_TOP_AUD_INTBUS_SEL 98
  108. #define CLK_TOP_PMICSPI_SEL 99
  109. #define CLK_TOP_SCP_SEL 100
  110. #define CLK_TOP_MJC_SEL 101
  111. #define CLK_TOP_DPI0_SEL 102
  112. #define CLK_TOP_IRDA_SEL 103
  113. #define CLK_TOP_CCI400_SEL 104
  114. #define CLK_TOP_AUD_1_SEL 105
  115. #define CLK_TOP_AUD_2_SEL 106
  116. #define CLK_TOP_MEM_MFG_IN_SEL 107
  117. #define CLK_TOP_AXI_MFG_IN_SEL 108
  118. #define CLK_TOP_SCAM_SEL 109
  119. #define CLK_TOP_I2S0_M_SEL 110
  120. #define CLK_TOP_I2S1_M_SEL 111
  121. #define CLK_TOP_I2S2_M_SEL 112
  122. #define CLK_TOP_I2S3_M_SEL 113
  123. #define CLK_TOP_I2S3_B_SEL 114
  124. #define CLK_TOP_APLL1_DIV0 115
  125. #define CLK_TOP_APLL1_DIV1 116
  126. #define CLK_TOP_APLL1_DIV2 117
  127. #define CLK_TOP_APLL1_DIV3 118
  128. #define CLK_TOP_APLL1_DIV4 119
  129. #define CLK_TOP_APLL1_DIV5 120
  130. #define CLK_TOP_APLL2_DIV0 121
  131. #define CLK_TOP_APLL2_DIV1 122
  132. #define CLK_TOP_APLL2_DIV2 123
  133. #define CLK_TOP_APLL2_DIV3 124
  134. #define CLK_TOP_APLL2_DIV4 125
  135. #define CLK_TOP_APLL2_DIV5 126
  136. #define CLK_TOP_NR_CLK 127
  137. /* APMIXED_SYS */
  138. #define CLK_APMIXED_ARMCA53PLL 0
  139. #define CLK_APMIXED_MAINPLL 1
  140. #define CLK_APMIXED_UNIVPLL 2
  141. #define CLK_APMIXED_MMPLL 3
  142. #define CLK_APMIXED_MSDCPLL 4
  143. #define CLK_APMIXED_VENCPLL 5
  144. #define CLK_APMIXED_TVDPLL 6
  145. #define CLK_APMIXED_MPLL 7
  146. #define CLK_APMIXED_VCODECPLL 8
  147. #define CLK_APMIXED_APLL1 9
  148. #define CLK_APMIXED_APLL2 10
  149. #define CLK_APMIXED_REF2USB_TX 11
  150. #define CLK_APMIXED_NR_CLK 12
  151. /* INFRA_SYS */
  152. #define CLK_INFRA_DBGCLK 0
  153. #define CLK_INFRA_SMI 1
  154. #define CLK_INFRA_AUDIO 2
  155. #define CLK_INFRA_GCE 3
  156. #define CLK_INFRA_L2C_SRAM 4
  157. #define CLK_INFRA_M4U 5
  158. #define CLK_INFRA_MD1MCU 6
  159. #define CLK_INFRA_MD1BUS 7
  160. #define CLK_INFRA_MD1DBB 8
  161. #define CLK_INFRA_DEVICE_APC 9
  162. #define CLK_INFRA_TRNG 10
  163. #define CLK_INFRA_MD1LTE 11
  164. #define CLK_INFRA_CPUM 12
  165. #define CLK_INFRA_KP 13
  166. #define CLK_INFRA_CA53_C0_SEL 14
  167. #define CLK_INFRA_CA53_C1_SEL 15
  168. #define CLK_INFRA_NR_CLK 16
  169. /* PERI_SYS */
  170. #define CLK_PERI_NFI 0
  171. #define CLK_PERI_THERM 1
  172. #define CLK_PERI_PWM1 2
  173. #define CLK_PERI_PWM2 3
  174. #define CLK_PERI_PWM3 4
  175. #define CLK_PERI_PWM4 5
  176. #define CLK_PERI_PWM5 6
  177. #define CLK_PERI_PWM6 7
  178. #define CLK_PERI_PWM7 8
  179. #define CLK_PERI_PWM 9
  180. #define CLK_PERI_USB0 10
  181. #define CLK_PERI_USB1 11
  182. #define CLK_PERI_AP_DMA 12
  183. #define CLK_PERI_MSDC30_0 13
  184. #define CLK_PERI_MSDC30_1 14
  185. #define CLK_PERI_MSDC30_2 15
  186. #define CLK_PERI_MSDC30_3 16
  187. #define CLK_PERI_NLI_ARB 17
  188. #define CLK_PERI_IRDA 18
  189. #define CLK_PERI_UART0 19
  190. #define CLK_PERI_UART1 20
  191. #define CLK_PERI_UART2 21
  192. #define CLK_PERI_UART3 22
  193. #define CLK_PERI_I2C0 23
  194. #define CLK_PERI_I2C1 24
  195. #define CLK_PERI_I2C2 25
  196. #define CLK_PERI_I2C3 26
  197. #define CLK_PERI_I2C4 27
  198. #define CLK_PERI_AUXADC 28
  199. #define CLK_PERI_SPI0 29
  200. #define CLK_PERI_UART0_SEL 30
  201. #define CLK_PERI_UART1_SEL 31
  202. #define CLK_PERI_UART2_SEL 32
  203. #define CLK_PERI_UART3_SEL 33
  204. #define CLK_PERI_NR_CLK 34
  205. /* MFG */
  206. #define CLK_MFG_BAXI 0
  207. #define CLK_MFG_BMEM 1
  208. #define CLK_MFG_BG3D 2
  209. #define CLK_MFG_B26M 3
  210. #define CLK_MFG_NR_CLK 4
  211. /* MM_SYS */
  212. #define CLK_MM_SMI_COMMON 0
  213. #define CLK_MM_SMI_LARB0 1
  214. #define CLK_MM_CAM_MDP 2
  215. #define CLK_MM_MDP_RDMA0 3
  216. #define CLK_MM_MDP_RDMA1 4
  217. #define CLK_MM_MDP_RSZ0 5
  218. #define CLK_MM_MDP_RSZ1 6
  219. #define CLK_MM_MDP_RSZ2 7
  220. #define CLK_MM_MDP_TDSHP0 8
  221. #define CLK_MM_MDP_TDSHP1 9
  222. #define CLK_MM_MDP_CROP 10
  223. #define CLK_MM_MDP_WDMA 11
  224. #define CLK_MM_MDP_WROT0 12
  225. #define CLK_MM_MDP_WROT1 13
  226. #define CLK_MM_FAKE_ENG 14
  227. #define CLK_MM_MUTEX_32K 15
  228. #define CLK_MM_DISP_OVL0 16
  229. #define CLK_MM_DISP_OVL1 17
  230. #define CLK_MM_DISP_RDMA0 18
  231. #define CLK_MM_DISP_RDMA1 19
  232. #define CLK_MM_DISP_RDMA2 20
  233. #define CLK_MM_DISP_WDMA0 21
  234. #define CLK_MM_DISP_WDMA1 22
  235. #define CLK_MM_DISP_COLOR0 23
  236. #define CLK_MM_DISP_COLOR1 24
  237. #define CLK_MM_DISP_AAL 25
  238. #define CLK_MM_DISP_GAMMA 26
  239. #define CLK_MM_DISP_UFOE 27
  240. #define CLK_MM_DISP_SPLIT0 28
  241. #define CLK_MM_DISP_SPLIT1 29
  242. #define CLK_MM_DISP_MERGE 30
  243. #define CLK_MM_DISP_OD 31
  244. #define CLK_MM_DISP_PWM0MM 32
  245. #define CLK_MM_DISP_PWM026M 33
  246. #define CLK_MM_DISP_PWM1MM 34
  247. #define CLK_MM_DISP_PWM126M 35
  248. #define CLK_MM_DSI0_ENGINE 36
  249. #define CLK_MM_DSI0_DIGITAL 37
  250. #define CLK_MM_DSI1_ENGINE 38
  251. #define CLK_MM_DSI1_DIGITAL 39
  252. #define CLK_MM_DPI_PIXEL 40
  253. #define CLK_MM_DPI_ENGINE 41
  254. #define CLK_MM_NR_CLK 42
  255. /* VDEC_SYS */
  256. #define CLK_VDEC_CKEN 0
  257. #define CLK_VDEC_LARB_CKEN 1
  258. #define CLK_VDEC_NR_CLK 2
  259. /* VENC_SYS */
  260. #define CLK_VENC_LARB 0
  261. #define CLK_VENC_VENC 1
  262. #define CLK_VENC_JPGENC 2
  263. #define CLK_VENC_JPGDEC 3
  264. #define CLK_VENC_NR_CLK 4
  265. #endif /* _DT_BINDINGS_CLK_MT6795_H */