imx8-clock.h 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright 2018 NXP
  4. * Dong Aisheng <[email protected]>
  5. */
  6. #ifndef __DT_BINDINGS_CLOCK_IMX_H
  7. #define __DT_BINDINGS_CLOCK_IMX_H
  8. /* LPCG clocks */
  9. /* LSIO SS LPCG */
  10. #define IMX_LSIO_LPCG_PWM0_IPG_CLK 0
  11. #define IMX_LSIO_LPCG_PWM0_IPG_S_CLK 1
  12. #define IMX_LSIO_LPCG_PWM0_IPG_HF_CLK 2
  13. #define IMX_LSIO_LPCG_PWM0_IPG_SLV_CLK 3
  14. #define IMX_LSIO_LPCG_PWM0_IPG_MSTR_CLK 4
  15. #define IMX_LSIO_LPCG_PWM1_IPG_CLK 5
  16. #define IMX_LSIO_LPCG_PWM1_IPG_S_CLK 6
  17. #define IMX_LSIO_LPCG_PWM1_IPG_HF_CLK 7
  18. #define IMX_LSIO_LPCG_PWM1_IPG_SLV_CLK 8
  19. #define IMX_LSIO_LPCG_PWM1_IPG_MSTR_CLK 9
  20. #define IMX_LSIO_LPCG_PWM2_IPG_CLK 10
  21. #define IMX_LSIO_LPCG_PWM2_IPG_S_CLK 11
  22. #define IMX_LSIO_LPCG_PWM2_IPG_HF_CLK 12
  23. #define IMX_LSIO_LPCG_PWM2_IPG_SLV_CLK 13
  24. #define IMX_LSIO_LPCG_PWM2_IPG_MSTR_CLK 14
  25. #define IMX_LSIO_LPCG_PWM3_IPG_CLK 15
  26. #define IMX_LSIO_LPCG_PWM3_IPG_S_CLK 16
  27. #define IMX_LSIO_LPCG_PWM3_IPG_HF_CLK 17
  28. #define IMX_LSIO_LPCG_PWM3_IPG_SLV_CLK 18
  29. #define IMX_LSIO_LPCG_PWM3_IPG_MSTR_CLK 19
  30. #define IMX_LSIO_LPCG_PWM4_IPG_CLK 20
  31. #define IMX_LSIO_LPCG_PWM4_IPG_S_CLK 21
  32. #define IMX_LSIO_LPCG_PWM4_IPG_HF_CLK 22
  33. #define IMX_LSIO_LPCG_PWM4_IPG_SLV_CLK 23
  34. #define IMX_LSIO_LPCG_PWM4_IPG_MSTR_CLK 24
  35. #define IMX_LSIO_LPCG_PWM5_IPG_CLK 25
  36. #define IMX_LSIO_LPCG_PWM5_IPG_S_CLK 26
  37. #define IMX_LSIO_LPCG_PWM5_IPG_HF_CLK 27
  38. #define IMX_LSIO_LPCG_PWM5_IPG_SLV_CLK 28
  39. #define IMX_LSIO_LPCG_PWM5_IPG_MSTR_CLK 29
  40. #define IMX_LSIO_LPCG_PWM6_IPG_CLK 30
  41. #define IMX_LSIO_LPCG_PWM6_IPG_S_CLK 31
  42. #define IMX_LSIO_LPCG_PWM6_IPG_HF_CLK 32
  43. #define IMX_LSIO_LPCG_PWM6_IPG_SLV_CLK 33
  44. #define IMX_LSIO_LPCG_PWM6_IPG_MSTR_CLK 34
  45. #define IMX_LSIO_LPCG_PWM7_IPG_CLK 35
  46. #define IMX_LSIO_LPCG_PWM7_IPG_S_CLK 36
  47. #define IMX_LSIO_LPCG_PWM7_IPG_HF_CLK 37
  48. #define IMX_LSIO_LPCG_PWM7_IPG_SLV_CLK 38
  49. #define IMX_LSIO_LPCG_PWM7_IPG_MSTR_CLK 39
  50. #define IMX_LSIO_LPCG_GPT0_IPG_CLK 40
  51. #define IMX_LSIO_LPCG_GPT0_IPG_S_CLK 41
  52. #define IMX_LSIO_LPCG_GPT0_IPG_HF_CLK 42
  53. #define IMX_LSIO_LPCG_GPT0_IPG_SLV_CLK 43
  54. #define IMX_LSIO_LPCG_GPT0_IPG_MSTR_CLK 44
  55. #define IMX_LSIO_LPCG_GPT1_IPG_CLK 45
  56. #define IMX_LSIO_LPCG_GPT1_IPG_S_CLK 46
  57. #define IMX_LSIO_LPCG_GPT1_IPG_HF_CLK 47
  58. #define IMX_LSIO_LPCG_GPT1_IPG_SLV_CLK 48
  59. #define IMX_LSIO_LPCG_GPT1_IPG_MSTR_CLK 49
  60. #define IMX_LSIO_LPCG_GPT2_IPG_CLK 50
  61. #define IMX_LSIO_LPCG_GPT2_IPG_S_CLK 51
  62. #define IMX_LSIO_LPCG_GPT2_IPG_HF_CLK 52
  63. #define IMX_LSIO_LPCG_GPT2_IPG_SLV_CLK 53
  64. #define IMX_LSIO_LPCG_GPT2_IPG_MSTR_CLK 54
  65. #define IMX_LSIO_LPCG_GPT3_IPG_CLK 55
  66. #define IMX_LSIO_LPCG_GPT3_IPG_S_CLK 56
  67. #define IMX_LSIO_LPCG_GPT3_IPG_HF_CLK 57
  68. #define IMX_LSIO_LPCG_GPT3_IPG_SLV_CLK 58
  69. #define IMX_LSIO_LPCG_GPT3_IPG_MSTR_CLK 59
  70. #define IMX_LSIO_LPCG_GPT4_IPG_CLK 60
  71. #define IMX_LSIO_LPCG_GPT4_IPG_S_CLK 61
  72. #define IMX_LSIO_LPCG_GPT4_IPG_HF_CLK 62
  73. #define IMX_LSIO_LPCG_GPT4_IPG_SLV_CLK 63
  74. #define IMX_LSIO_LPCG_GPT4_IPG_MSTR_CLK 64
  75. #define IMX_LSIO_LPCG_FSPI0_HCLK 65
  76. #define IMX_LSIO_LPCG_FSPI0_IPG_CLK 66
  77. #define IMX_LSIO_LPCG_FSPI0_IPG_S_CLK 67
  78. #define IMX_LSIO_LPCG_FSPI0_IPG_SFCK 68
  79. #define IMX_LSIO_LPCG_FSPI1_HCLK 69
  80. #define IMX_LSIO_LPCG_FSPI1_IPG_CLK 70
  81. #define IMX_LSIO_LPCG_FSPI1_IPG_S_CLK 71
  82. #define IMX_LSIO_LPCG_FSPI1_IPG_SFCK 72
  83. #define IMX_LSIO_LPCG_CLK_END 73
  84. /* Connectivity SS LPCG */
  85. #define IMX_CONN_LPCG_SDHC0_IPG_CLK 0
  86. #define IMX_CONN_LPCG_SDHC0_PER_CLK 1
  87. #define IMX_CONN_LPCG_SDHC0_HCLK 2
  88. #define IMX_CONN_LPCG_SDHC1_IPG_CLK 3
  89. #define IMX_CONN_LPCG_SDHC1_PER_CLK 4
  90. #define IMX_CONN_LPCG_SDHC1_HCLK 5
  91. #define IMX_CONN_LPCG_SDHC2_IPG_CLK 6
  92. #define IMX_CONN_LPCG_SDHC2_PER_CLK 7
  93. #define IMX_CONN_LPCG_SDHC2_HCLK 8
  94. #define IMX_CONN_LPCG_GPMI_APB_CLK 9
  95. #define IMX_CONN_LPCG_GPMI_BCH_APB_CLK 10
  96. #define IMX_CONN_LPCG_GPMI_BCH_IO_CLK 11
  97. #define IMX_CONN_LPCG_GPMI_BCH_CLK 12
  98. #define IMX_CONN_LPCG_APBHDMA_CLK 13
  99. #define IMX_CONN_LPCG_ENET0_ROOT_CLK 14
  100. #define IMX_CONN_LPCG_ENET0_TX_CLK 15
  101. #define IMX_CONN_LPCG_ENET0_AHB_CLK 16
  102. #define IMX_CONN_LPCG_ENET0_IPG_S_CLK 17
  103. #define IMX_CONN_LPCG_ENET0_IPG_CLK 18
  104. #define IMX_CONN_LPCG_ENET1_ROOT_CLK 19
  105. #define IMX_CONN_LPCG_ENET1_TX_CLK 20
  106. #define IMX_CONN_LPCG_ENET1_AHB_CLK 21
  107. #define IMX_CONN_LPCG_ENET1_IPG_S_CLK 22
  108. #define IMX_CONN_LPCG_ENET1_IPG_CLK 23
  109. #define IMX_CONN_LPCG_CLK_END 24
  110. /* ADMA SS LPCG */
  111. #define IMX_ADMA_LPCG_UART0_IPG_CLK 0
  112. #define IMX_ADMA_LPCG_UART0_BAUD_CLK 1
  113. #define IMX_ADMA_LPCG_UART1_IPG_CLK 2
  114. #define IMX_ADMA_LPCG_UART1_BAUD_CLK 3
  115. #define IMX_ADMA_LPCG_UART2_IPG_CLK 4
  116. #define IMX_ADMA_LPCG_UART2_BAUD_CLK 5
  117. #define IMX_ADMA_LPCG_UART3_IPG_CLK 6
  118. #define IMX_ADMA_LPCG_UART3_BAUD_CLK 7
  119. #define IMX_ADMA_LPCG_SPI0_IPG_CLK 8
  120. #define IMX_ADMA_LPCG_SPI1_IPG_CLK 9
  121. #define IMX_ADMA_LPCG_SPI2_IPG_CLK 10
  122. #define IMX_ADMA_LPCG_SPI3_IPG_CLK 11
  123. #define IMX_ADMA_LPCG_SPI0_CLK 12
  124. #define IMX_ADMA_LPCG_SPI1_CLK 13
  125. #define IMX_ADMA_LPCG_SPI2_CLK 14
  126. #define IMX_ADMA_LPCG_SPI3_CLK 15
  127. #define IMX_ADMA_LPCG_CAN0_IPG_CLK 16
  128. #define IMX_ADMA_LPCG_CAN0_IPG_PE_CLK 17
  129. #define IMX_ADMA_LPCG_CAN0_IPG_CHI_CLK 18
  130. #define IMX_ADMA_LPCG_CAN1_IPG_CLK 19
  131. #define IMX_ADMA_LPCG_CAN1_IPG_PE_CLK 20
  132. #define IMX_ADMA_LPCG_CAN1_IPG_CHI_CLK 21
  133. #define IMX_ADMA_LPCG_CAN2_IPG_CLK 22
  134. #define IMX_ADMA_LPCG_CAN2_IPG_PE_CLK 23
  135. #define IMX_ADMA_LPCG_CAN2_IPG_CHI_CLK 24
  136. #define IMX_ADMA_LPCG_I2C0_CLK 25
  137. #define IMX_ADMA_LPCG_I2C1_CLK 26
  138. #define IMX_ADMA_LPCG_I2C2_CLK 27
  139. #define IMX_ADMA_LPCG_I2C3_CLK 28
  140. #define IMX_ADMA_LPCG_I2C0_IPG_CLK 29
  141. #define IMX_ADMA_LPCG_I2C1_IPG_CLK 30
  142. #define IMX_ADMA_LPCG_I2C2_IPG_CLK 31
  143. #define IMX_ADMA_LPCG_I2C3_IPG_CLK 32
  144. #define IMX_ADMA_LPCG_FTM0_CLK 33
  145. #define IMX_ADMA_LPCG_FTM1_CLK 34
  146. #define IMX_ADMA_LPCG_FTM0_IPG_CLK 35
  147. #define IMX_ADMA_LPCG_FTM1_IPG_CLK 36
  148. #define IMX_ADMA_LPCG_PWM_HI_CLK 37
  149. #define IMX_ADMA_LPCG_PWM_IPG_CLK 38
  150. #define IMX_ADMA_LPCG_LCD_PIX_CLK 39
  151. #define IMX_ADMA_LPCG_LCD_APB_CLK 40
  152. #define IMX_ADMA_LPCG_DSP_ADB_CLK 41
  153. #define IMX_ADMA_LPCG_DSP_IPG_CLK 42
  154. #define IMX_ADMA_LPCG_DSP_CORE_CLK 43
  155. #define IMX_ADMA_LPCG_OCRAM_IPG_CLK 44
  156. #define IMX_ADMA_LPCG_CLK_END 45
  157. #endif /* __DT_BINDINGS_CLOCK_IMX_H */