exynos5260-clk.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (c) 2014 Samsung Electronics Co., Ltd.
  4. * Author: Rahul Sharma <[email protected]>
  5. *
  6. * Provides Constants for Exynos5260 clocks.
  7. */
  8. #ifndef _DT_BINDINGS_CLK_EXYNOS5260_H
  9. #define _DT_BINDINGS_CLK_EXYNOS5260_H
  10. /* Clock names: <cmu><type><IP> */
  11. /* List Of Clocks For CMU_TOP */
  12. #define TOP_FOUT_DISP_PLL 1
  13. #define TOP_FOUT_AUD_PLL 2
  14. #define TOP_MOUT_AUDTOP_PLL_USER 3
  15. #define TOP_MOUT_AUD_PLL 4
  16. #define TOP_MOUT_DISP_PLL 5
  17. #define TOP_MOUT_BUSTOP_PLL_USER 6
  18. #define TOP_MOUT_MEMTOP_PLL_USER 7
  19. #define TOP_MOUT_MEDIATOP_PLL_USER 8
  20. #define TOP_MOUT_DISP_DISP_333 9
  21. #define TOP_MOUT_ACLK_DISP_333 10
  22. #define TOP_MOUT_DISP_DISP_222 11
  23. #define TOP_MOUT_ACLK_DISP_222 12
  24. #define TOP_MOUT_DISP_MEDIA_PIXEL 13
  25. #define TOP_MOUT_FIMD1 14
  26. #define TOP_MOUT_SCLK_PERI_SPI0_CLK 15
  27. #define TOP_MOUT_SCLK_PERI_SPI1_CLK 16
  28. #define TOP_MOUT_SCLK_PERI_SPI2_CLK 17
  29. #define TOP_MOUT_SCLK_PERI_UART0_UCLK 18
  30. #define TOP_MOUT_SCLK_PERI_UART2_UCLK 19
  31. #define TOP_MOUT_SCLK_PERI_UART1_UCLK 20
  32. #define TOP_MOUT_BUS4_BUSTOP_100 21
  33. #define TOP_MOUT_BUS4_BUSTOP_400 22
  34. #define TOP_MOUT_BUS3_BUSTOP_100 23
  35. #define TOP_MOUT_BUS3_BUSTOP_400 24
  36. #define TOP_MOUT_BUS2_BUSTOP_400 25
  37. #define TOP_MOUT_BUS2_BUSTOP_100 26
  38. #define TOP_MOUT_BUS1_BUSTOP_100 27
  39. #define TOP_MOUT_BUS1_BUSTOP_400 28
  40. #define TOP_MOUT_SCLK_FSYS_USB 29
  41. #define TOP_MOUT_SCLK_FSYS_MMC0_SDCLKIN_A 30
  42. #define TOP_MOUT_SCLK_FSYS_MMC1_SDCLKIN_A 31
  43. #define TOP_MOUT_SCLK_FSYS_MMC2_SDCLKIN_A 32
  44. #define TOP_MOUT_SCLK_FSYS_MMC0_SDCLKIN_B 33
  45. #define TOP_MOUT_SCLK_FSYS_MMC1_SDCLKIN_B 34
  46. #define TOP_MOUT_SCLK_FSYS_MMC2_SDCLKIN_B 35
  47. #define TOP_MOUT_ACLK_ISP1_266 36
  48. #define TOP_MOUT_ISP1_MEDIA_266 37
  49. #define TOP_MOUT_ACLK_ISP1_400 38
  50. #define TOP_MOUT_ISP1_MEDIA_400 39
  51. #define TOP_MOUT_SCLK_ISP1_SPI0 40
  52. #define TOP_MOUT_SCLK_ISP1_SPI1 41
  53. #define TOP_MOUT_SCLK_ISP1_UART 42
  54. #define TOP_MOUT_SCLK_ISP1_SENSOR2 43
  55. #define TOP_MOUT_SCLK_ISP1_SENSOR1 44
  56. #define TOP_MOUT_SCLK_ISP1_SENSOR0 45
  57. #define TOP_MOUT_ACLK_MFC_333 46
  58. #define TOP_MOUT_MFC_BUSTOP_333 47
  59. #define TOP_MOUT_ACLK_G2D_333 48
  60. #define TOP_MOUT_G2D_BUSTOP_333 49
  61. #define TOP_MOUT_ACLK_GSCL_FIMC 50
  62. #define TOP_MOUT_GSCL_BUSTOP_FIMC 51
  63. #define TOP_MOUT_ACLK_GSCL_333 52
  64. #define TOP_MOUT_GSCL_BUSTOP_333 53
  65. #define TOP_MOUT_ACLK_GSCL_400 54
  66. #define TOP_MOUT_M2M_MEDIATOP_400 55
  67. #define TOP_DOUT_ACLK_MFC_333 56
  68. #define TOP_DOUT_ACLK_G2D_333 57
  69. #define TOP_DOUT_SCLK_ISP1_SENSOR2_A 58
  70. #define TOP_DOUT_SCLK_ISP1_SENSOR1_A 59
  71. #define TOP_DOUT_SCLK_ISP1_SENSOR0_A 60
  72. #define TOP_DOUT_ACLK_GSCL_FIMC 61
  73. #define TOP_DOUT_ACLK_GSCL_400 62
  74. #define TOP_DOUT_ACLK_GSCL_333 63
  75. #define TOP_DOUT_SCLK_ISP1_SPI0_B 64
  76. #define TOP_DOUT_SCLK_ISP1_SPI0_A 65
  77. #define TOP_DOUT_ACLK_ISP1_400 66
  78. #define TOP_DOUT_ACLK_ISP1_266 67
  79. #define TOP_DOUT_SCLK_ISP1_UART 68
  80. #define TOP_DOUT_SCLK_ISP1_SPI1_B 69
  81. #define TOP_DOUT_SCLK_ISP1_SPI1_A 70
  82. #define TOP_DOUT_SCLK_ISP1_SENSOR2_B 71
  83. #define TOP_DOUT_SCLK_ISP1_SENSOR1_B 72
  84. #define TOP_DOUT_SCLK_ISP1_SENSOR0_B 73
  85. #define TOP_DOUTTOP__SCLK_HPM_TARGETCLK 74
  86. #define TOP_DOUT_SCLK_DISP_PIXEL 75
  87. #define TOP_DOUT_ACLK_DISP_222 76
  88. #define TOP_DOUT_ACLK_DISP_333 77
  89. #define TOP_DOUT_ACLK_BUS4_100 78
  90. #define TOP_DOUT_ACLK_BUS4_400 79
  91. #define TOP_DOUT_ACLK_BUS3_100 80
  92. #define TOP_DOUT_ACLK_BUS3_400 81
  93. #define TOP_DOUT_ACLK_BUS2_100 82
  94. #define TOP_DOUT_ACLK_BUS2_400 83
  95. #define TOP_DOUT_ACLK_BUS1_100 84
  96. #define TOP_DOUT_ACLK_BUS1_400 85
  97. #define TOP_DOUT_SCLK_PERI_SPI1_B 86
  98. #define TOP_DOUT_SCLK_PERI_SPI1_A 87
  99. #define TOP_DOUT_SCLK_PERI_SPI0_B 88
  100. #define TOP_DOUT_SCLK_PERI_SPI0_A 89
  101. #define TOP_DOUT_SCLK_PERI_UART0 90
  102. #define TOP_DOUT_SCLK_PERI_UART2 91
  103. #define TOP_DOUT_SCLK_PERI_UART1 92
  104. #define TOP_DOUT_SCLK_PERI_SPI2_B 93
  105. #define TOP_DOUT_SCLK_PERI_SPI2_A 94
  106. #define TOP_DOUT_ACLK_PERI_AUD 95
  107. #define TOP_DOUT_ACLK_PERI_66 96
  108. #define TOP_DOUT_SCLK_FSYS_MMC0_SDCLKIN_B 97
  109. #define TOP_DOUT_SCLK_FSYS_MMC0_SDCLKIN_A 98
  110. #define TOP_DOUT_SCLK_FSYS_USBDRD30_SUSPEND_CLK 99
  111. #define TOP_DOUT_ACLK_FSYS_200 100
  112. #define TOP_DOUT_SCLK_FSYS_MMC2_SDCLKIN_B 101
  113. #define TOP_DOUT_SCLK_FSYS_MMC2_SDCLKIN_A 102
  114. #define TOP_DOUT_SCLK_FSYS_MMC1_SDCLKIN_B 103
  115. #define TOP_DOUT_SCLK_FSYS_MMC1_SDCLKIN_A 104
  116. #define TOP_SCLK_FIMD1 105
  117. #define TOP_SCLK_MMC2 106
  118. #define TOP_SCLK_MMC1 107
  119. #define TOP_SCLK_MMC0 108
  120. #define PHYCLK_DPTX_PHY_CH3_TXD_CLK 109
  121. #define PHYCLK_DPTX_PHY_CH2_TXD_CLK 110
  122. #define PHYCLK_DPTX_PHY_CH1_TXD_CLK 111
  123. #define PHYCLK_DPTX_PHY_CH0_TXD_CLK 112
  124. #define phyclk_hdmi_phy_tmds_clko 113
  125. #define PHYCLK_HDMI_PHY_PIXEL_CLKO 114
  126. #define PHYCLK_HDMI_LINK_O_TMDS_CLKHI 115
  127. #define PHYCLK_MIPI_DPHY_4L_M_TXBYTECLKHS 116
  128. #define PHYCLK_DPTX_PHY_O_REF_CLK_24M 117
  129. #define PHYCLK_DPTX_PHY_CLK_DIV2 118
  130. #define PHYCLK_MIPI_DPHY_4L_M_RXCLKESC0 119
  131. #define PHYCLK_USBHOST20_PHY_PHYCLOCK 120
  132. #define PHYCLK_USBHOST20_PHY_FREECLK 121
  133. #define PHYCLK_USBHOST20_PHY_CLK48MOHCI 122
  134. #define PHYCLK_USBDRD30_UDRD30_PIPE_PCLK 123
  135. #define PHYCLK_USBDRD30_UDRD30_PHYCLOCK 124
  136. #define TOP_NR_CLK 125
  137. /* List Of Clocks For CMU_EGL */
  138. #define EGL_FOUT_EGL_PLL 1
  139. #define EGL_FOUT_EGL_DPLL 2
  140. #define EGL_MOUT_EGL_B 3
  141. #define EGL_MOUT_EGL_PLL 4
  142. #define EGL_DOUT_EGL_PLL 5
  143. #define EGL_DOUT_EGL_PCLK_DBG 6
  144. #define EGL_DOUT_EGL_ATCLK 7
  145. #define EGL_DOUT_PCLK_EGL 8
  146. #define EGL_DOUT_ACLK_EGL 9
  147. #define EGL_DOUT_EGL2 10
  148. #define EGL_DOUT_EGL1 11
  149. #define EGL_NR_CLK 12
  150. /* List Of Clocks For CMU_KFC */
  151. #define KFC_FOUT_KFC_PLL 1
  152. #define KFC_MOUT_KFC_PLL 2
  153. #define KFC_MOUT_KFC 3
  154. #define KFC_DOUT_KFC_PLL 4
  155. #define KFC_DOUT_PCLK_KFC 5
  156. #define KFC_DOUT_ACLK_KFC 6
  157. #define KFC_DOUT_KFC_PCLK_DBG 7
  158. #define KFC_DOUT_KFC_ATCLK 8
  159. #define KFC_DOUT_KFC2 9
  160. #define KFC_DOUT_KFC1 10
  161. #define KFC_NR_CLK 11
  162. /* List Of Clocks For CMU_MIF */
  163. #define MIF_FOUT_MEM_PLL 1
  164. #define MIF_FOUT_MEDIA_PLL 2
  165. #define MIF_FOUT_BUS_PLL 3
  166. #define MIF_MOUT_CLK2X_PHY 4
  167. #define MIF_MOUT_MIF_DREX2X 5
  168. #define MIF_MOUT_CLKM_PHY 6
  169. #define MIF_MOUT_MIF_DREX 7
  170. #define MIF_MOUT_MEDIA_PLL 8
  171. #define MIF_MOUT_BUS_PLL 9
  172. #define MIF_MOUT_MEM_PLL 10
  173. #define MIF_DOUT_ACLK_BUS_100 11
  174. #define MIF_DOUT_ACLK_BUS_200 12
  175. #define MIF_DOUT_ACLK_MIF_466 13
  176. #define MIF_DOUT_CLK2X_PHY 14
  177. #define MIF_DOUT_CLKM_PHY 15
  178. #define MIF_DOUT_BUS_PLL 16
  179. #define MIF_DOUT_MEM_PLL 17
  180. #define MIF_DOUT_MEDIA_PLL 18
  181. #define MIF_CLK_LPDDR3PHY_WRAP1 19
  182. #define MIF_CLK_LPDDR3PHY_WRAP0 20
  183. #define MIF_CLK_MONOCNT 21
  184. #define MIF_CLK_MIF_RTC 22
  185. #define MIF_CLK_DREX1 23
  186. #define MIF_CLK_DREX0 24
  187. #define MIF_CLK_INTMEM 25
  188. #define MIF_SCLK_LPDDR3PHY_WRAP_U1 26
  189. #define MIF_SCLK_LPDDR3PHY_WRAP_U0 27
  190. #define MIF_NR_CLK 28
  191. /* List Of Clocks For CMU_G3D */
  192. #define G3D_FOUT_G3D_PLL 1
  193. #define G3D_MOUT_G3D_PLL 2
  194. #define G3D_DOUT_PCLK_G3D 3
  195. #define G3D_DOUT_ACLK_G3D 4
  196. #define G3D_CLK_G3D_HPM 5
  197. #define G3D_CLK_G3D 6
  198. #define G3D_NR_CLK 7
  199. /* List Of Clocks For CMU_AUD */
  200. #define AUD_MOUT_SCLK_AUD_PCM 1
  201. #define AUD_MOUT_SCLK_AUD_I2S 2
  202. #define AUD_MOUT_AUD_PLL_USER 3
  203. #define AUD_DOUT_ACLK_AUD_131 4
  204. #define AUD_DOUT_SCLK_AUD_UART 5
  205. #define AUD_DOUT_SCLK_AUD_PCM 6
  206. #define AUD_DOUT_SCLK_AUD_I2S 7
  207. #define AUD_CLK_AUD_UART 8
  208. #define AUD_CLK_PCM 9
  209. #define AUD_CLK_I2S 10
  210. #define AUD_CLK_DMAC 11
  211. #define AUD_CLK_SRAMC 12
  212. #define AUD_SCLK_AUD_UART 13
  213. #define AUD_SCLK_PCM 14
  214. #define AUD_SCLK_I2S 15
  215. #define AUD_NR_CLK 16
  216. /* List Of Clocks For CMU_MFC */
  217. #define MFC_MOUT_ACLK_MFC_333_USER 1
  218. #define MFC_DOUT_PCLK_MFC_83 2
  219. #define MFC_CLK_MFC 3
  220. #define MFC_CLK_SMMU2_MFCM1 4
  221. #define MFC_CLK_SMMU2_MFCM0 5
  222. #define MFC_NR_CLK 6
  223. /* List Of Clocks For CMU_GSCL */
  224. #define GSCL_MOUT_ACLK_CSIS 1
  225. #define GSCL_MOUT_ACLK_GSCL_FIMC_USER 2
  226. #define GSCL_MOUT_ACLK_M2M_400_USER 3
  227. #define GSCL_MOUT_ACLK_GSCL_333_USER 4
  228. #define GSCL_DOUT_ACLK_CSIS_200 5
  229. #define GSCL_DOUT_PCLK_M2M_100 6
  230. #define GSCL_CLK_PIXEL_GSCL1 7
  231. #define GSCL_CLK_PIXEL_GSCL0 8
  232. #define GSCL_CLK_MSCL1 9
  233. #define GSCL_CLK_MSCL0 10
  234. #define GSCL_CLK_GSCL1 11
  235. #define GSCL_CLK_GSCL0 12
  236. #define GSCL_CLK_FIMC_LITE_D 13
  237. #define GSCL_CLK_FIMC_LITE_B 14
  238. #define GSCL_CLK_FIMC_LITE_A 15
  239. #define GSCL_CLK_CSIS1 16
  240. #define GSCL_CLK_CSIS0 17
  241. #define GSCL_CLK_SMMU3_LITE_D 18
  242. #define GSCL_CLK_SMMU3_LITE_B 19
  243. #define GSCL_CLK_SMMU3_LITE_A 20
  244. #define GSCL_CLK_SMMU3_GSCL0 21
  245. #define GSCL_CLK_SMMU3_GSCL1 22
  246. #define GSCL_CLK_SMMU3_MSCL0 23
  247. #define GSCL_CLK_SMMU3_MSCL1 24
  248. #define GSCL_SCLK_CSIS1_WRAP 25
  249. #define GSCL_SCLK_CSIS0_WRAP 26
  250. #define GSCL_NR_CLK 27
  251. /* List Of Clocks For CMU_FSYS */
  252. #define FSYS_MOUT_PHYCLK_USBHOST20_PHYCLK_USER 1
  253. #define FSYS_MOUT_PHYCLK_USBHOST20_FREECLK_USER 2
  254. #define FSYS_MOUT_PHYCLK_USBHOST20_CLK48MOHCI_USER 3
  255. #define FSYS_MOUT_PHYCLK_USBDRD30_PIPE_PCLK_USER 4
  256. #define FSYS_MOUT_PHYCLK_USBDRD30_PHYCLOCK_USER 5
  257. #define FSYS_CLK_TSI 6
  258. #define FSYS_CLK_USBLINK 7
  259. #define FSYS_CLK_USBHOST20 8
  260. #define FSYS_CLK_USBDRD30 9
  261. #define FSYS_CLK_SROMC 10
  262. #define FSYS_CLK_PDMA 11
  263. #define FSYS_CLK_MMC2 12
  264. #define FSYS_CLK_MMC1 13
  265. #define FSYS_CLK_MMC0 14
  266. #define FSYS_CLK_RTIC 15
  267. #define FSYS_CLK_SMMU_RTIC 16
  268. #define FSYS_PHYCLK_USBDRD30 17
  269. #define FSYS_PHYCLK_USBHOST20 18
  270. #define FSYS_NR_CLK 19
  271. /* List Of Clocks For CMU_PERI */
  272. #define PERI_MOUT_SCLK_SPDIF 1
  273. #define PERI_MOUT_SCLK_I2SCOD 2
  274. #define PERI_MOUT_SCLK_PCM 3
  275. #define PERI_DOUT_I2S 4
  276. #define PERI_DOUT_PCM 5
  277. #define PERI_CLK_WDT_KFC 6
  278. #define PERI_CLK_WDT_EGL 7
  279. #define PERI_CLK_HSIC3 8
  280. #define PERI_CLK_HSIC2 9
  281. #define PERI_CLK_HSIC1 10
  282. #define PERI_CLK_HSIC0 11
  283. #define PERI_CLK_PCM 12
  284. #define PERI_CLK_MCT 13
  285. #define PERI_CLK_I2S 14
  286. #define PERI_CLK_I2CHDMI 15
  287. #define PERI_CLK_I2C7 16
  288. #define PERI_CLK_I2C6 17
  289. #define PERI_CLK_I2C5 18
  290. #define PERI_CLK_I2C4 19
  291. #define PERI_CLK_I2C9 20
  292. #define PERI_CLK_I2C8 21
  293. #define PERI_CLK_I2C11 22
  294. #define PERI_CLK_I2C10 23
  295. #define PERI_CLK_HDMICEC 24
  296. #define PERI_CLK_EFUSE_WRITER 25
  297. #define PERI_CLK_ABB 26
  298. #define PERI_CLK_UART2 27
  299. #define PERI_CLK_UART1 28
  300. #define PERI_CLK_UART0 29
  301. #define PERI_CLK_ADC 30
  302. #define PERI_CLK_TMU4 31
  303. #define PERI_CLK_TMU3 32
  304. #define PERI_CLK_TMU2 33
  305. #define PERI_CLK_TMU1 34
  306. #define PERI_CLK_TMU0 35
  307. #define PERI_CLK_SPI2 36
  308. #define PERI_CLK_SPI1 37
  309. #define PERI_CLK_SPI0 38
  310. #define PERI_CLK_SPDIF 39
  311. #define PERI_CLK_PWM 40
  312. #define PERI_CLK_UART4 41
  313. #define PERI_CLK_CHIPID 42
  314. #define PERI_CLK_PROVKEY0 43
  315. #define PERI_CLK_PROVKEY1 44
  316. #define PERI_CLK_SECKEY 45
  317. #define PERI_CLK_TOP_RTC 46
  318. #define PERI_CLK_TZPC10 47
  319. #define PERI_CLK_TZPC9 48
  320. #define PERI_CLK_TZPC8 49
  321. #define PERI_CLK_TZPC7 50
  322. #define PERI_CLK_TZPC6 51
  323. #define PERI_CLK_TZPC5 52
  324. #define PERI_CLK_TZPC4 53
  325. #define PERI_CLK_TZPC3 54
  326. #define PERI_CLK_TZPC2 55
  327. #define PERI_CLK_TZPC1 56
  328. #define PERI_CLK_TZPC0 57
  329. #define PERI_SCLK_UART2 58
  330. #define PERI_SCLK_UART1 59
  331. #define PERI_SCLK_UART0 60
  332. #define PERI_SCLK_SPI2 61
  333. #define PERI_SCLK_SPI1 62
  334. #define PERI_SCLK_SPI0 63
  335. #define PERI_SCLK_SPDIF 64
  336. #define PERI_SCLK_I2S 65
  337. #define PERI_SCLK_PCM1 66
  338. #define PERI_NR_CLK 67
  339. /* List Of Clocks For CMU_DISP */
  340. #define DISP_MOUT_SCLK_HDMI_SPDIF 1
  341. #define DISP_MOUT_SCLK_HDMI_PIXEL 2
  342. #define DISP_MOUT_PHYCLK_MIPI_DPHY_4LMRXCLK_ESC0_USER 3
  343. #define DISP_MOUT_PHYCLK_HDMI_PHY_TMDS_CLKO_USER 4
  344. #define DISP_MOUT_PHYCLK_HDMI_PHY_REF_CLKO_USER 5
  345. #define DISP_MOUT_HDMI_PHY_PIXEL 6
  346. #define DISP_MOUT_PHYCLK_HDMI_LINK_O_TMDS_CLKHI_USER 7
  347. #define DISP_MOUT_PHYCLK_MIPI_DPHY_4L_M_TXBYTE_CLKHS 8
  348. #define DISP_MOUT_PHYCLK_DPTX_PHY_O_REF_CLK_24M_USER 9
  349. #define DISP_MOUT_PHYCLK_DPTX_PHY_CLK_DIV2_USER 10
  350. #define DISP_MOUT_PHYCLK_DPTX_PHY_CH3_TXD_CLK_USER 11
  351. #define DISP_MOUT_PHYCLK_DPTX_PHY_CH2_TXD_CLK_USER 12
  352. #define DISP_MOUT_PHYCLK_DPTX_PHY_CH1_TXD_CLK_USER 13
  353. #define DISP_MOUT_PHYCLK_DPTX_PHY_CH0_TXD_CLK_USER 14
  354. #define DISP_MOUT_ACLK_DISP_222_USER 15
  355. #define DISP_MOUT_SCLK_DISP_PIXEL_USER 16
  356. #define DISP_MOUT_ACLK_DISP_333_USER 17
  357. #define DISP_DOUT_SCLK_HDMI_PHY_PIXEL_CLKI 18
  358. #define DISP_DOUT_SCLK_FIMD1_EXTCLKPLL 19
  359. #define DISP_DOUT_PCLK_DISP_111 20
  360. #define DISP_CLK_SMMU_TV 21
  361. #define DISP_CLK_SMMU_FIMD1M1 22
  362. #define DISP_CLK_SMMU_FIMD1M0 23
  363. #define DISP_CLK_PIXEL_MIXER 24
  364. #define DISP_CLK_PIXEL_DISP 25
  365. #define DISP_CLK_MIXER 26
  366. #define DISP_CLK_MIPIPHY 27
  367. #define DISP_CLK_HDMIPHY 28
  368. #define DISP_CLK_HDMI 29
  369. #define DISP_CLK_FIMD1 30
  370. #define DISP_CLK_DSIM1 31
  371. #define DISP_CLK_DPPHY 32
  372. #define DISP_CLK_DP 33
  373. #define DISP_SCLK_PIXEL 34
  374. #define DISP_MOUT_HDMI_PHY_PIXEL_USER 35
  375. #define DISP_NR_CLK 36
  376. /* List Of Clocks For CMU_G2D */
  377. #define G2D_MOUT_ACLK_G2D_333_USER 1
  378. #define G2D_DOUT_PCLK_G2D_83 2
  379. #define G2D_CLK_SMMU3_JPEG 3
  380. #define G2D_CLK_MDMA 4
  381. #define G2D_CLK_JPEG 5
  382. #define G2D_CLK_G2D 6
  383. #define G2D_CLK_SSS 7
  384. #define G2D_CLK_SLIM_SSS 8
  385. #define G2D_CLK_SMMU_SLIM_SSS 9
  386. #define G2D_CLK_SMMU_SSS 10
  387. #define G2D_CLK_SMMU_MDMA 11
  388. #define G2D_CLK_SMMU3_G2D 12
  389. #define G2D_NR_CLK 13
  390. /* List Of Clocks For CMU_ISP */
  391. #define ISP_MOUT_ISP_400_USER 1
  392. #define ISP_MOUT_ISP_266_USER 2
  393. #define ISP_DOUT_SCLK_MPWM 3
  394. #define ISP_DOUT_CA5_PCLKDBG 4
  395. #define ISP_DOUT_CA5_ATCLKIN 5
  396. #define ISP_DOUT_PCLK_ISP_133 6
  397. #define ISP_DOUT_PCLK_ISP_66 7
  398. #define ISP_CLK_GIC 8
  399. #define ISP_CLK_WDT 9
  400. #define ISP_CLK_UART 10
  401. #define ISP_CLK_SPI1 11
  402. #define ISP_CLK_SPI0 12
  403. #define ISP_CLK_SMMU_SCALERP 13
  404. #define ISP_CLK_SMMU_SCALERC 14
  405. #define ISP_CLK_SMMU_ISPCX 15
  406. #define ISP_CLK_SMMU_ISP 16
  407. #define ISP_CLK_SMMU_FD 17
  408. #define ISP_CLK_SMMU_DRC 18
  409. #define ISP_CLK_PWM 19
  410. #define ISP_CLK_MTCADC 20
  411. #define ISP_CLK_MPWM 21
  412. #define ISP_CLK_MCUCTL 22
  413. #define ISP_CLK_I2C1 23
  414. #define ISP_CLK_I2C0 24
  415. #define ISP_CLK_FIMC_SCALERP 25
  416. #define ISP_CLK_FIMC_SCALERC 26
  417. #define ISP_CLK_FIMC 27
  418. #define ISP_CLK_FIMC_FD 28
  419. #define ISP_CLK_FIMC_DRC 29
  420. #define ISP_CLK_CA5 30
  421. #define ISP_SCLK_SPI0_EXT 31
  422. #define ISP_SCLK_SPI1_EXT 32
  423. #define ISP_SCLK_UART_EXT 33
  424. #define ISP_NR_CLK 34
  425. #endif