bcm-sr.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111
  1. /*
  2. * BSD LICENSE
  3. *
  4. * Copyright(c) 2017 Broadcom. All rights reserved.
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions
  8. * are met:
  9. *
  10. * * Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions and the following disclaimer.
  12. * * Redistributions in binary form must reproduce the above copyright
  13. * notice, this list of conditions and the following disclaimer in
  14. * the documentation and/or other materials provided with the
  15. * distribution.
  16. * * Neither the name of Broadcom Corporation nor the names of its
  17. * contributors may be used to endorse or promote products derived
  18. * from this software without specific prior written permission.
  19. *
  20. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  21. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  22. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  23. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  24. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  25. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  26. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  27. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  28. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  29. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  30. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  31. */
  32. #ifndef _CLOCK_BCM_SR_H
  33. #define _CLOCK_BCM_SR_H
  34. /* GENPLL 0 clock channel ID SCR HSLS FS PCIE */
  35. #define BCM_SR_GENPLL0 0
  36. #define BCM_SR_GENPLL0_125M_CLK 1
  37. #define BCM_SR_GENPLL0_SCR_CLK 2
  38. #define BCM_SR_GENPLL0_250M_CLK 3
  39. #define BCM_SR_GENPLL0_PCIE_AXI_CLK 4
  40. #define BCM_SR_GENPLL0_PAXC_AXI_X2_CLK 5
  41. #define BCM_SR_GENPLL0_PAXC_AXI_CLK 6
  42. /* GENPLL 1 clock channel ID MHB PCIE NITRO */
  43. #define BCM_SR_GENPLL1 0
  44. #define BCM_SR_GENPLL1_PCIE_TL_CLK 1
  45. #define BCM_SR_GENPLL1_MHB_APB_CLK 2
  46. /* GENPLL 2 clock channel ID NITRO MHB*/
  47. #define BCM_SR_GENPLL2 0
  48. #define BCM_SR_GENPLL2_NIC_CLK 1
  49. #define BCM_SR_GENPLL2_TS_500_CLK 2
  50. #define BCM_SR_GENPLL2_125_NITRO_CLK 3
  51. #define BCM_SR_GENPLL2_CHIMP_CLK 4
  52. #define BCM_SR_GENPLL2_NIC_FLASH_CLK 5
  53. #define BCM_SR_GENPLL2_FS4_CLK 6
  54. /* GENPLL 3 HSLS clock channel ID */
  55. #define BCM_SR_GENPLL3 0
  56. #define BCM_SR_GENPLL3_HSLS_CLK 1
  57. #define BCM_SR_GENPLL3_SDIO_CLK 2
  58. /* GENPLL 4 SCR clock channel ID */
  59. #define BCM_SR_GENPLL4 0
  60. #define BCM_SR_GENPLL4_CCN_CLK 1
  61. #define BCM_SR_GENPLL4_TPIU_PLL_CLK 2
  62. #define BCM_SR_GENPLL4_NOC_CLK 3
  63. #define BCM_SR_GENPLL4_CHCLK_FS4_CLK 4
  64. #define BCM_SR_GENPLL4_BRIDGE_FSCPU_CLK 5
  65. /* GENPLL 5 FS4 clock channel ID */
  66. #define BCM_SR_GENPLL5 0
  67. #define BCM_SR_GENPLL5_FS4_HF_CLK 1
  68. #define BCM_SR_GENPLL5_CRYPTO_AE_CLK 2
  69. #define BCM_SR_GENPLL5_RAID_AE_CLK 3
  70. /* GENPLL 6 NITRO clock channel ID */
  71. #define BCM_SR_GENPLL6 0
  72. #define BCM_SR_GENPLL6_48_USB_CLK 1
  73. /* LCPLL0 clock channel ID */
  74. #define BCM_SR_LCPLL0 0
  75. #define BCM_SR_LCPLL0_SATA_REFP_CLK 1
  76. #define BCM_SR_LCPLL0_SATA_REFN_CLK 2
  77. #define BCM_SR_LCPLL0_SATA_350_CLK 3
  78. #define BCM_SR_LCPLL0_SATA_500_CLK 4
  79. /* LCPLL1 clock channel ID */
  80. #define BCM_SR_LCPLL1 0
  81. #define BCM_SR_LCPLL1_WAN_CLK 1
  82. #define BCM_SR_LCPLL1_USB_REF_CLK 2
  83. #define BCM_SR_LCPLL1_CRMU_TS_CLK 3
  84. /* LCPLL PCIE clock channel ID */
  85. #define BCM_SR_LCPLL_PCIE 0
  86. #define BCM_SR_LCPLL_PCIE_PHY_REF_CLK 1
  87. /* GENPLL EMEM0 clock channel ID */
  88. #define BCM_SR_EMEMPLL0 0
  89. #define BCM_SR_EMEMPLL0_EMEM_CLK 1
  90. /* GENPLL EMEM0 clock channel ID */
  91. #define BCM_SR_EMEMPLL1 0
  92. #define BCM_SR_EMEMPLL1_EMEM_CLK 1
  93. /* GENPLL EMEM0 clock channel ID */
  94. #define BCM_SR_EMEMPLL2 0
  95. #define BCM_SR_EMEMPLL2_EMEM_CLK 1
  96. #endif /* _CLOCK_BCM_SR_H */