mhl.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Defines for Mobile High-Definition Link (MHL) interface
  4. *
  5. * Copyright (C) 2015, Samsung Electronics, Co., Ltd.
  6. * Andrzej Hajda <[email protected]>
  7. *
  8. * Based on MHL driver for Android devices.
  9. * Copyright (C) 2013-2014 Silicon Image, Inc.
  10. */
  11. #ifndef __MHL_H__
  12. #define __MHL_H__
  13. #include <linux/types.h>
  14. /* Device Capabilities Registers */
  15. enum {
  16. MHL_DCAP_DEV_STATE,
  17. MHL_DCAP_MHL_VERSION,
  18. MHL_DCAP_CAT,
  19. MHL_DCAP_ADOPTER_ID_H,
  20. MHL_DCAP_ADOPTER_ID_L,
  21. MHL_DCAP_VID_LINK_MODE,
  22. MHL_DCAP_AUD_LINK_MODE,
  23. MHL_DCAP_VIDEO_TYPE,
  24. MHL_DCAP_LOG_DEV_MAP,
  25. MHL_DCAP_BANDWIDTH,
  26. MHL_DCAP_FEATURE_FLAG,
  27. MHL_DCAP_DEVICE_ID_H,
  28. MHL_DCAP_DEVICE_ID_L,
  29. MHL_DCAP_SCRATCHPAD_SIZE,
  30. MHL_DCAP_INT_STAT_SIZE,
  31. MHL_DCAP_RESERVED,
  32. MHL_DCAP_SIZE
  33. };
  34. #define MHL_DCAP_CAT_SINK 0x01
  35. #define MHL_DCAP_CAT_SOURCE 0x02
  36. #define MHL_DCAP_CAT_POWER 0x10
  37. #define MHL_DCAP_CAT_PLIM(x) ((x) << 5)
  38. #define MHL_DCAP_VID_LINK_RGB444 0x01
  39. #define MHL_DCAP_VID_LINK_YCBCR444 0x02
  40. #define MHL_DCAP_VID_LINK_YCBCR422 0x04
  41. #define MHL_DCAP_VID_LINK_PPIXEL 0x08
  42. #define MHL_DCAP_VID_LINK_ISLANDS 0x10
  43. #define MHL_DCAP_VID_LINK_VGA 0x20
  44. #define MHL_DCAP_VID_LINK_16BPP 0x40
  45. #define MHL_DCAP_AUD_LINK_2CH 0x01
  46. #define MHL_DCAP_AUD_LINK_8CH 0x02
  47. #define MHL_DCAP_VT_GRAPHICS 0x00
  48. #define MHL_DCAP_VT_PHOTO 0x02
  49. #define MHL_DCAP_VT_CINEMA 0x04
  50. #define MHL_DCAP_VT_GAMES 0x08
  51. #define MHL_DCAP_SUPP_VT 0x80
  52. #define MHL_DCAP_LD_DISPLAY 0x01
  53. #define MHL_DCAP_LD_VIDEO 0x02
  54. #define MHL_DCAP_LD_AUDIO 0x04
  55. #define MHL_DCAP_LD_MEDIA 0x08
  56. #define MHL_DCAP_LD_TUNER 0x10
  57. #define MHL_DCAP_LD_RECORD 0x20
  58. #define MHL_DCAP_LD_SPEAKER 0x40
  59. #define MHL_DCAP_LD_GUI 0x80
  60. #define MHL_DCAP_LD_ALL 0xFF
  61. #define MHL_DCAP_FEATURE_RCP_SUPPORT 0x01
  62. #define MHL_DCAP_FEATURE_RAP_SUPPORT 0x02
  63. #define MHL_DCAP_FEATURE_SP_SUPPORT 0x04
  64. #define MHL_DCAP_FEATURE_UCP_SEND_SUPPOR 0x08
  65. #define MHL_DCAP_FEATURE_UCP_RECV_SUPPORT 0x10
  66. #define MHL_DCAP_FEATURE_RBP_SUPPORT 0x40
  67. /* Extended Device Capabilities Registers */
  68. enum {
  69. MHL_XDC_ECBUS_SPEEDS,
  70. MHL_XDC_TMDS_SPEEDS,
  71. MHL_XDC_ECBUS_ROLES,
  72. MHL_XDC_LOG_DEV_MAPX,
  73. MHL_XDC_SIZE
  74. };
  75. #define MHL_XDC_ECBUS_S_075 0x01
  76. #define MHL_XDC_ECBUS_S_8BIT 0x02
  77. #define MHL_XDC_ECBUS_S_12BIT 0x04
  78. #define MHL_XDC_ECBUS_D_150 0x10
  79. #define MHL_XDC_ECBUS_D_8BIT 0x20
  80. #define MHL_XDC_TMDS_000 0x00
  81. #define MHL_XDC_TMDS_150 0x01
  82. #define MHL_XDC_TMDS_300 0x02
  83. #define MHL_XDC_TMDS_600 0x04
  84. /* MHL_XDC_ECBUS_ROLES flags */
  85. #define MHL_XDC_DEV_HOST 0x01
  86. #define MHL_XDC_DEV_DEVICE 0x02
  87. #define MHL_XDC_DEV_CHARGER 0x04
  88. #define MHL_XDC_HID_HOST 0x08
  89. #define MHL_XDC_HID_DEVICE 0x10
  90. /* MHL_XDC_LOG_DEV_MAPX flags */
  91. #define MHL_XDC_LD_PHONE 0x01
  92. /* Device Status Registers */
  93. enum {
  94. MHL_DST_CONNECTED_RDY,
  95. MHL_DST_LINK_MODE,
  96. MHL_DST_VERSION,
  97. MHL_DST_SIZE
  98. };
  99. /* Offset of DEVSTAT registers */
  100. #define MHL_DST_OFFSET 0x30
  101. #define MHL_DST_REG(name) (MHL_DST_OFFSET + MHL_DST_##name)
  102. #define MHL_DST_CONN_DCAP_RDY 0x01
  103. #define MHL_DST_CONN_XDEVCAPP_SUPP 0x02
  104. #define MHL_DST_CONN_POW_STAT 0x04
  105. #define MHL_DST_CONN_PLIM_STAT_MASK 0x38
  106. #define MHL_DST_LM_CLK_MODE_MASK 0x07
  107. #define MHL_DST_LM_CLK_MODE_PACKED_PIXEL 0x02
  108. #define MHL_DST_LM_CLK_MODE_NORMAL 0x03
  109. #define MHL_DST_LM_PATH_EN_MASK 0x08
  110. #define MHL_DST_LM_PATH_ENABLED 0x08
  111. #define MHL_DST_LM_PATH_DISABLED 0x00
  112. #define MHL_DST_LM_MUTED_MASK 0x10
  113. /* Extended Device Status Registers */
  114. enum {
  115. MHL_XDS_CURR_ECBUS_MODE,
  116. MHL_XDS_AVLINK_MODE_STATUS,
  117. MHL_XDS_AVLINK_MODE_CONTROL,
  118. MHL_XDS_MULTI_SINK_STATUS,
  119. MHL_XDS_SIZE
  120. };
  121. /* Offset of XDEVSTAT registers */
  122. #define MHL_XDS_OFFSET 0x90
  123. #define MHL_XDS_REG(name) (MHL_XDS_OFFSET + MHL_XDS_##name)
  124. /* MHL_XDS_REG_CURR_ECBUS_MODE flags */
  125. #define MHL_XDS_SLOT_MODE_8BIT 0x00
  126. #define MHL_XDS_SLOT_MODE_6BIT 0x01
  127. #define MHL_XDS_ECBUS_S 0x04
  128. #define MHL_XDS_ECBUS_D 0x08
  129. #define MHL_XDS_LINK_CLOCK_75MHZ 0x00
  130. #define MHL_XDS_LINK_CLOCK_150MHZ 0x10
  131. #define MHL_XDS_LINK_CLOCK_300MHZ 0x20
  132. #define MHL_XDS_LINK_CLOCK_600MHZ 0x30
  133. #define MHL_XDS_LINK_STATUS_NO_SIGNAL 0x00
  134. #define MHL_XDS_LINK_STATUS_CRU_LOCKED 0x01
  135. #define MHL_XDS_LINK_STATUS_TMDS_NORMAL 0x02
  136. #define MHL_XDS_LINK_STATUS_TMDS_RESERVED 0x03
  137. #define MHL_XDS_LINK_RATE_1_5_GBPS 0x00
  138. #define MHL_XDS_LINK_RATE_3_0_GBPS 0x01
  139. #define MHL_XDS_LINK_RATE_6_0_GBPS 0x02
  140. #define MHL_XDS_ATT_CAPABLE 0x08
  141. #define MHL_XDS_SINK_STATUS_1_HPD_LOW 0x00
  142. #define MHL_XDS_SINK_STATUS_1_HPD_HIGH 0x01
  143. #define MHL_XDS_SINK_STATUS_2_HPD_LOW 0x00
  144. #define MHL_XDS_SINK_STATUS_2_HPD_HIGH 0x04
  145. #define MHL_XDS_SINK_STATUS_3_HPD_LOW 0x00
  146. #define MHL_XDS_SINK_STATUS_3_HPD_HIGH 0x10
  147. #define MHL_XDS_SINK_STATUS_4_HPD_LOW 0x00
  148. #define MHL_XDS_SINK_STATUS_4_HPD_HIGH 0x40
  149. /* Interrupt Registers */
  150. enum {
  151. MHL_INT_RCHANGE,
  152. MHL_INT_DCHANGE,
  153. MHL_INT_SIZE
  154. };
  155. /* Offset of DEVSTAT registers */
  156. #define MHL_INT_OFFSET 0x20
  157. #define MHL_INT_REG(name) (MHL_INT_OFFSET + MHL_INT_##name)
  158. #define MHL_INT_RC_DCAP_CHG 0x01
  159. #define MHL_INT_RC_DSCR_CHG 0x02
  160. #define MHL_INT_RC_REQ_WRT 0x04
  161. #define MHL_INT_RC_GRT_WRT 0x08
  162. #define MHL_INT_RC_3D_REQ 0x10
  163. #define MHL_INT_RC_FEAT_REQ 0x20
  164. #define MHL_INT_RC_FEAT_COMPLETE 0x40
  165. #define MHL_INT_DC_EDID_CHG 0x02
  166. enum {
  167. MHL_ACK = 0x33, /* Command or Data byte acknowledge */
  168. MHL_NACK = 0x34, /* Command or Data byte not acknowledge */
  169. MHL_ABORT = 0x35, /* Transaction abort */
  170. MHL_WRITE_STAT = 0xe0, /* Write one status register */
  171. MHL_SET_INT = 0x60, /* Write one interrupt register */
  172. MHL_READ_DEVCAP_REG = 0x61, /* Read one register */
  173. MHL_GET_STATE = 0x62, /* Read CBUS revision level from follower */
  174. MHL_GET_VENDOR_ID = 0x63, /* Read vendor ID value from follower */
  175. MHL_SET_HPD = 0x64, /* Set Hot Plug Detect in follower */
  176. MHL_CLR_HPD = 0x65, /* Clear Hot Plug Detect in follower */
  177. MHL_SET_CAP_ID = 0x66, /* Set Capture ID for downstream device */
  178. MHL_GET_CAP_ID = 0x67, /* Get Capture ID from downstream device */
  179. MHL_MSC_MSG = 0x68, /* VS command to send RCP sub-commands */
  180. MHL_GET_SC1_ERRORCODE = 0x69, /* Get Vendor-Specific error code */
  181. MHL_GET_DDC_ERRORCODE = 0x6A, /* Get DDC channel command error code */
  182. MHL_GET_MSC_ERRORCODE = 0x6B, /* Get MSC command error code */
  183. MHL_WRITE_BURST = 0x6C, /* Write 1-16 bytes to responder's scratchpad */
  184. MHL_GET_SC3_ERRORCODE = 0x6D, /* Get channel 3 command error code */
  185. MHL_WRITE_XSTAT = 0x70, /* Write one extended status register */
  186. MHL_READ_XDEVCAP_REG = 0x71, /* Read one extended devcap register */
  187. /* let the rest of these float, they are software specific */
  188. MHL_READ_EDID_BLOCK,
  189. MHL_SEND_3D_REQ_OR_FEAT_REQ,
  190. MHL_READ_DEVCAP,
  191. MHL_READ_XDEVCAP
  192. };
  193. /* MSC message types */
  194. enum {
  195. MHL_MSC_MSG_RCP = 0x10, /* RCP sub-command */
  196. MHL_MSC_MSG_RCPK = 0x11, /* RCP Acknowledge sub-command */
  197. MHL_MSC_MSG_RCPE = 0x12, /* RCP Error sub-command */
  198. MHL_MSC_MSG_RAP = 0x20, /* Mode Change Warning sub-command */
  199. MHL_MSC_MSG_RAPK = 0x21, /* MCW Acknowledge sub-command */
  200. MHL_MSC_MSG_RBP = 0x22, /* Remote Button Protocol sub-command */
  201. MHL_MSC_MSG_RBPK = 0x23, /* RBP Acknowledge sub-command */
  202. MHL_MSC_MSG_RBPE = 0x24, /* RBP Error sub-command */
  203. MHL_MSC_MSG_UCP = 0x30, /* UCP sub-command */
  204. MHL_MSC_MSG_UCPK = 0x31, /* UCP Acknowledge sub-command */
  205. MHL_MSC_MSG_UCPE = 0x32, /* UCP Error sub-command */
  206. MHL_MSC_MSG_RUSB = 0x40, /* Request USB host role */
  207. MHL_MSC_MSG_RUSBK = 0x41, /* Acknowledge request for USB host role */
  208. MHL_MSC_MSG_RHID = 0x42, /* Request HID host role */
  209. MHL_MSC_MSG_RHIDK = 0x43, /* Acknowledge request for HID host role */
  210. MHL_MSC_MSG_ATT = 0x50, /* Request attention sub-command */
  211. MHL_MSC_MSG_ATTK = 0x51, /* ATT Acknowledge sub-command */
  212. MHL_MSC_MSG_BIST_TRIGGER = 0x60,
  213. MHL_MSC_MSG_BIST_REQUEST_STAT = 0x61,
  214. MHL_MSC_MSG_BIST_READY = 0x62,
  215. MHL_MSC_MSG_BIST_STOP = 0x63,
  216. };
  217. /* RAP action codes */
  218. #define MHL_RAP_POLL 0x00 /* Just do an ack */
  219. #define MHL_RAP_CONTENT_ON 0x10 /* Turn content stream ON */
  220. #define MHL_RAP_CONTENT_OFF 0x11 /* Turn content stream OFF */
  221. #define MHL_RAP_CBUS_MODE_DOWN 0x20
  222. #define MHL_RAP_CBUS_MODE_UP 0x21
  223. /* RAPK status codes */
  224. #define MHL_RAPK_NO_ERR 0x00 /* RAP action recognized & supported */
  225. #define MHL_RAPK_UNRECOGNIZED 0x01 /* Unknown RAP action code received */
  226. #define MHL_RAPK_UNSUPPORTED 0x02 /* Rcvd RAP action code not supported */
  227. #define MHL_RAPK_BUSY 0x03 /* Responder too busy to respond */
  228. /* Bit masks for RCP messages */
  229. #define MHL_RCP_KEY_RELEASED_MASK 0x80
  230. #define MHL_RCP_KEY_ID_MASK 0x7F
  231. /*
  232. * Error status codes for RCPE messages
  233. */
  234. /* No error. (Not allowed in RCPE messages) */
  235. #define MHL_RCPE_STATUS_NO_ERROR 0x00
  236. /* Unsupported/unrecognized key code */
  237. #define MHL_RCPE_STATUS_INEFFECTIVE_KEY_CODE 0x01
  238. /* Responder busy. Initiator may retry message */
  239. #define MHL_RCPE_STATUS_BUSY 0x02
  240. /*
  241. * Error status codes for RBPE messages
  242. */
  243. /* No error. (Not allowed in RBPE messages) */
  244. #define MHL_RBPE_STATUS_NO_ERROR 0x00
  245. /* Unsupported/unrecognized button code */
  246. #define MHL_RBPE_STATUS_INEFFECTIVE_BUTTON_CODE 0x01
  247. /* Responder busy. Initiator may retry message */
  248. #define MHL_RBPE_STATUS_BUSY 0x02
  249. /*
  250. * Error status codes for UCPE messages
  251. */
  252. /* No error. (Not allowed in UCPE messages) */
  253. #define MHL_UCPE_STATUS_NO_ERROR 0x00
  254. /* Unsupported/unrecognized key code */
  255. #define MHL_UCPE_STATUS_INEFFECTIVE_KEY_CODE 0x01
  256. enum mhl_burst_id {
  257. MHL_BURST_ID_3D_VIC = 0x10,
  258. MHL_BURST_ID_3D_DTD = 0x11,
  259. MHL_BURST_ID_HEV_VIC = 0x20,
  260. MHL_BURST_ID_HEV_DTDA = 0x21,
  261. MHL_BURST_ID_HEV_DTDB = 0x22,
  262. MHL_BURST_ID_VC_ASSIGN = 0x38,
  263. MHL_BURST_ID_VC_CONFIRM = 0x39,
  264. MHL_BURST_ID_AUD_DELAY = 0x40,
  265. MHL_BURST_ID_ADT_BURSTID = 0x41,
  266. MHL_BURST_ID_BIST_SETUP = 0x51,
  267. MHL_BURST_ID_BIST_RETURN_STAT = 0x52,
  268. MHL_BURST_ID_EMSC_SUPPORT = 0x61,
  269. MHL_BURST_ID_HID_PAYLOAD = 0x62,
  270. MHL_BURST_ID_BLK_RCV_BUFFER_INFO = 0x63,
  271. MHL_BURST_ID_BITS_PER_PIXEL_FMT = 0x64,
  272. };
  273. struct mhl_burst_blk_rcv_buffer_info {
  274. __be16 id;
  275. __le16 size;
  276. } __packed;
  277. struct mhl3_burst_header {
  278. __be16 id;
  279. u8 checksum;
  280. u8 total_entries;
  281. u8 sequence_index;
  282. } __packed;
  283. struct mhl_burst_bits_per_pixel_fmt {
  284. struct mhl3_burst_header hdr;
  285. u8 num_entries;
  286. struct {
  287. u8 stream_id;
  288. u8 pixel_format;
  289. } __packed desc[];
  290. } __packed;
  291. struct mhl_burst_emsc_support {
  292. struct mhl3_burst_header hdr;
  293. u8 num_entries;
  294. __be16 burst_id[];
  295. } __packed;
  296. struct mhl_burst_audio_descr {
  297. struct mhl3_burst_header hdr;
  298. u8 flags;
  299. u8 short_desc[9];
  300. } __packed;
  301. /*
  302. * MHL3 infoframe related definitions
  303. */
  304. #define MHL3_IEEE_OUI 0x7ca61d
  305. #define MHL3_INFOFRAME_SIZE 15
  306. enum mhl3_video_format {
  307. MHL3_VIDEO_FORMAT_NONE,
  308. MHL3_VIDEO_FORMAT_3D,
  309. MHL3_VIDEO_FORMAT_MULTI_VIEW,
  310. MHL3_VIDEO_FORMAT_DUAL_3D
  311. };
  312. enum mhl3_3d_format_type {
  313. MHL3_3D_FORMAT_TYPE_FS, /* frame sequential */
  314. MHL3_3D_FORMAT_TYPE_TB, /* top-bottom */
  315. MHL3_3D_FORMAT_TYPE_LR, /* left-right */
  316. MHL3_3D_FORMAT_TYPE_FS_TB, /* frame sequential, top-bottom */
  317. MHL3_3D_FORMAT_TYPE_FS_LR, /* frame sequential, left-right */
  318. MHL3_3D_FORMAT_TYPE_TB_LR /* top-bottom, left-right */
  319. };
  320. struct mhl3_infoframe {
  321. unsigned char version;
  322. enum mhl3_video_format video_format;
  323. enum mhl3_3d_format_type format_type;
  324. bool sep_audio;
  325. int hev_format;
  326. int av_delay;
  327. };
  328. #endif /* __MHL_H__ */