timer-ti-dm.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138
  1. /*
  2. * OMAP Dual-Mode Timers
  3. *
  4. * Copyright (C) 2010 Texas Instruments Incorporated - https://www.ti.com/
  5. * Tarun Kanti DebBarma <[email protected]>
  6. * Thara Gopinath <[email protected]>
  7. *
  8. * Platform device conversion and hwmod support.
  9. *
  10. * Copyright (C) 2005 Nokia Corporation
  11. * Author: Lauri Leukkunen <[email protected]>
  12. * PWM and clock framwork support by Timo Teras.
  13. *
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License as published by the
  16. * Free Software Foundation; either version 2 of the License, or (at your
  17. * option) any later version.
  18. *
  19. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  20. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  21. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  22. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  23. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  24. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  25. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  26. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  27. *
  28. * You should have received a copy of the GNU General Public License along
  29. * with this program; if not, write to the Free Software Foundation, Inc.,
  30. * 675 Mass Ave, Cambridge, MA 02139, USA.
  31. */
  32. #include <linux/delay.h>
  33. #include <linux/io.h>
  34. #include <linux/platform_device.h>
  35. #ifndef __CLOCKSOURCE_DMTIMER_H
  36. #define __CLOCKSOURCE_DMTIMER_H
  37. /* clock sources */
  38. #define OMAP_TIMER_SRC_SYS_CLK 0x00
  39. #define OMAP_TIMER_SRC_32_KHZ 0x01
  40. #define OMAP_TIMER_SRC_EXT_CLK 0x02
  41. /* timer interrupt enable bits */
  42. #define OMAP_TIMER_INT_CAPTURE (1 << 2)
  43. #define OMAP_TIMER_INT_OVERFLOW (1 << 1)
  44. #define OMAP_TIMER_INT_MATCH (1 << 0)
  45. /* trigger types */
  46. #define OMAP_TIMER_TRIGGER_NONE 0x00
  47. #define OMAP_TIMER_TRIGGER_OVERFLOW 0x01
  48. #define OMAP_TIMER_TRIGGER_OVERFLOW_AND_COMPARE 0x02
  49. /* timer capabilities used in hwmod database */
  50. #define OMAP_TIMER_SECURE 0x80000000
  51. #define OMAP_TIMER_ALWON 0x40000000
  52. #define OMAP_TIMER_HAS_PWM 0x20000000
  53. #define OMAP_TIMER_NEEDS_RESET 0x10000000
  54. #define OMAP_TIMER_HAS_DSP_IRQ 0x08000000
  55. struct omap_dm_timer {
  56. };
  57. int omap_dm_timer_get_irq(struct omap_dm_timer *timer);
  58. u32 omap_dm_timer_modify_idlect_mask(u32 inputmask);
  59. /*
  60. * Do not use the defines below, they are not needed. They should be only
  61. * used by dmtimer.c and sys_timer related code.
  62. */
  63. /*
  64. * The interrupt registers are different between v1 and v2 ip.
  65. * These registers are offsets from timer->iobase.
  66. */
  67. #define OMAP_TIMER_ID_OFFSET 0x00
  68. #define OMAP_TIMER_OCP_CFG_OFFSET 0x10
  69. #define OMAP_TIMER_V1_SYS_STAT_OFFSET 0x14
  70. #define OMAP_TIMER_V1_STAT_OFFSET 0x18
  71. #define OMAP_TIMER_V1_INT_EN_OFFSET 0x1c
  72. #define OMAP_TIMER_V2_IRQSTATUS_RAW 0x24
  73. #define OMAP_TIMER_V2_IRQSTATUS 0x28
  74. #define OMAP_TIMER_V2_IRQENABLE_SET 0x2c
  75. #define OMAP_TIMER_V2_IRQENABLE_CLR 0x30
  76. /*
  77. * The functional registers have a different base on v1 and v2 ip.
  78. * These registers are offsets from timer->func_base. The func_base
  79. * is samae as io_base for v1 and io_base + 0x14 for v2 ip.
  80. *
  81. */
  82. #define OMAP_TIMER_V2_FUNC_OFFSET 0x14
  83. #define _OMAP_TIMER_WAKEUP_EN_OFFSET 0x20
  84. #define _OMAP_TIMER_CTRL_OFFSET 0x24
  85. #define OMAP_TIMER_CTRL_GPOCFG (1 << 14)
  86. #define OMAP_TIMER_CTRL_CAPTMODE (1 << 13)
  87. #define OMAP_TIMER_CTRL_PT (1 << 12)
  88. #define OMAP_TIMER_CTRL_TCM_LOWTOHIGH (0x1 << 8)
  89. #define OMAP_TIMER_CTRL_TCM_HIGHTOLOW (0x2 << 8)
  90. #define OMAP_TIMER_CTRL_TCM_BOTHEDGES (0x3 << 8)
  91. #define OMAP_TIMER_CTRL_SCPWM (1 << 7)
  92. #define OMAP_TIMER_CTRL_CE (1 << 6) /* compare enable */
  93. #define OMAP_TIMER_CTRL_PRE (1 << 5) /* prescaler enable */
  94. #define OMAP_TIMER_CTRL_PTV_SHIFT 2 /* prescaler value shift */
  95. #define OMAP_TIMER_CTRL_POSTED (1 << 2)
  96. #define OMAP_TIMER_CTRL_AR (1 << 1) /* auto-reload enable */
  97. #define OMAP_TIMER_CTRL_ST (1 << 0) /* start timer */
  98. #define _OMAP_TIMER_COUNTER_OFFSET 0x28
  99. #define _OMAP_TIMER_LOAD_OFFSET 0x2c
  100. #define _OMAP_TIMER_TRIGGER_OFFSET 0x30
  101. #define _OMAP_TIMER_WRITE_PEND_OFFSET 0x34
  102. #define WP_NONE 0 /* no write pending bit */
  103. #define WP_TCLR (1 << 0)
  104. #define WP_TCRR (1 << 1)
  105. #define WP_TLDR (1 << 2)
  106. #define WP_TTGR (1 << 3)
  107. #define WP_TMAR (1 << 4)
  108. #define WP_TPIR (1 << 5)
  109. #define WP_TNIR (1 << 6)
  110. #define WP_TCVR (1 << 7)
  111. #define WP_TOCR (1 << 8)
  112. #define WP_TOWR (1 << 9)
  113. #define _OMAP_TIMER_MATCH_OFFSET 0x38
  114. #define _OMAP_TIMER_CAPTURE_OFFSET 0x3c
  115. #define _OMAP_TIMER_IF_CTRL_OFFSET 0x40
  116. #define _OMAP_TIMER_CAPTURE2_OFFSET 0x44 /* TCAR2, 34xx only */
  117. #define _OMAP_TIMER_TICK_POS_OFFSET 0x48 /* TPIR, 34xx only */
  118. #define _OMAP_TIMER_TICK_NEG_OFFSET 0x4c /* TNIR, 34xx only */
  119. #define _OMAP_TIMER_TICK_COUNT_OFFSET 0x50 /* TCVR, 34xx only */
  120. #define _OMAP_TIMER_TICK_INT_MASK_SET_OFFSET 0x54 /* TOCR, 34xx only */
  121. #define _OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET 0x58 /* TOWR, 34xx only */
  122. #endif /* __CLOCKSOURCE_DMTIMER_H */