phy-jz4770.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Ingenic SoCs USB PHY driver
  4. * Copyright (c) Paul Cercueil <[email protected]>
  5. * Copyright (c) 漆鹏振 (Qi Pengzhen) <[email protected]>
  6. * Copyright (c) 周琰杰 (Zhou Yanjie) <[email protected]>
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/io.h>
  10. #include <linux/module.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/regulator/consumer.h>
  13. #include <linux/usb/otg.h>
  14. #include <linux/usb/phy.h>
  15. /* OTGPHY register offsets */
  16. #define REG_USBPCR_OFFSET 0x00
  17. #define REG_USBRDT_OFFSET 0x04
  18. #define REG_USBVBFIL_OFFSET 0x08
  19. #define REG_USBPCR1_OFFSET 0x0c
  20. /* bits within the USBPCR register */
  21. #define USBPCR_USB_MODE BIT(31)
  22. #define USBPCR_AVLD_REG BIT(30)
  23. #define USBPCR_COMMONONN BIT(25)
  24. #define USBPCR_VBUSVLDEXT BIT(24)
  25. #define USBPCR_VBUSVLDEXTSEL BIT(23)
  26. #define USBPCR_POR BIT(22)
  27. #define USBPCR_SIDDQ BIT(21)
  28. #define USBPCR_OTG_DISABLE BIT(20)
  29. #define USBPCR_TXPREEMPHTUNE BIT(6)
  30. #define USBPCR_IDPULLUP_LSB 28
  31. #define USBPCR_IDPULLUP_MASK GENMASK(29, USBPCR_IDPULLUP_LSB)
  32. #define USBPCR_IDPULLUP_ALWAYS (0x2 << USBPCR_IDPULLUP_LSB)
  33. #define USBPCR_IDPULLUP_SUSPEND (0x1 << USBPCR_IDPULLUP_LSB)
  34. #define USBPCR_IDPULLUP_OTG (0x0 << USBPCR_IDPULLUP_LSB)
  35. #define USBPCR_COMPDISTUNE_LSB 17
  36. #define USBPCR_COMPDISTUNE_MASK GENMASK(19, USBPCR_COMPDISTUNE_LSB)
  37. #define USBPCR_COMPDISTUNE_DFT (0x4 << USBPCR_COMPDISTUNE_LSB)
  38. #define USBPCR_OTGTUNE_LSB 14
  39. #define USBPCR_OTGTUNE_MASK GENMASK(16, USBPCR_OTGTUNE_LSB)
  40. #define USBPCR_OTGTUNE_DFT (0x4 << USBPCR_OTGTUNE_LSB)
  41. #define USBPCR_SQRXTUNE_LSB 11
  42. #define USBPCR_SQRXTUNE_MASK GENMASK(13, USBPCR_SQRXTUNE_LSB)
  43. #define USBPCR_SQRXTUNE_DCR_20PCT (0x7 << USBPCR_SQRXTUNE_LSB)
  44. #define USBPCR_SQRXTUNE_DFT (0x3 << USBPCR_SQRXTUNE_LSB)
  45. #define USBPCR_TXFSLSTUNE_LSB 7
  46. #define USBPCR_TXFSLSTUNE_MASK GENMASK(10, USBPCR_TXFSLSTUNE_LSB)
  47. #define USBPCR_TXFSLSTUNE_DCR_50PPT (0xf << USBPCR_TXFSLSTUNE_LSB)
  48. #define USBPCR_TXFSLSTUNE_DCR_25PPT (0x7 << USBPCR_TXFSLSTUNE_LSB)
  49. #define USBPCR_TXFSLSTUNE_DFT (0x3 << USBPCR_TXFSLSTUNE_LSB)
  50. #define USBPCR_TXFSLSTUNE_INC_25PPT (0x1 << USBPCR_TXFSLSTUNE_LSB)
  51. #define USBPCR_TXFSLSTUNE_INC_50PPT (0x0 << USBPCR_TXFSLSTUNE_LSB)
  52. #define USBPCR_TXHSXVTUNE_LSB 4
  53. #define USBPCR_TXHSXVTUNE_MASK GENMASK(5, USBPCR_TXHSXVTUNE_LSB)
  54. #define USBPCR_TXHSXVTUNE_DFT (0x3 << USBPCR_TXHSXVTUNE_LSB)
  55. #define USBPCR_TXHSXVTUNE_DCR_15MV (0x1 << USBPCR_TXHSXVTUNE_LSB)
  56. #define USBPCR_TXRISETUNE_LSB 4
  57. #define USBPCR_TXRISETUNE_MASK GENMASK(5, USBPCR_TXRISETUNE_LSB)
  58. #define USBPCR_TXRISETUNE_DFT (0x3 << USBPCR_TXRISETUNE_LSB)
  59. #define USBPCR_TXVREFTUNE_LSB 0
  60. #define USBPCR_TXVREFTUNE_MASK GENMASK(3, USBPCR_TXVREFTUNE_LSB)
  61. #define USBPCR_TXVREFTUNE_INC_25PPT (0x7 << USBPCR_TXVREFTUNE_LSB)
  62. #define USBPCR_TXVREFTUNE_DFT (0x5 << USBPCR_TXVREFTUNE_LSB)
  63. /* bits within the USBRDTR register */
  64. #define USBRDT_UTMI_RST BIT(27)
  65. #define USBRDT_HB_MASK BIT(26)
  66. #define USBRDT_VBFIL_LD_EN BIT(25)
  67. #define USBRDT_IDDIG_EN BIT(24)
  68. #define USBRDT_IDDIG_REG BIT(23)
  69. #define USBRDT_VBFIL_EN BIT(2)
  70. /* bits within the USBPCR1 register */
  71. #define USBPCR1_BVLD_REG BIT(31)
  72. #define USBPCR1_DPPD BIT(29)
  73. #define USBPCR1_DMPD BIT(28)
  74. #define USBPCR1_USB_SEL BIT(28)
  75. #define USBPCR1_WORD_IF_16BIT BIT(19)
  76. enum ingenic_usb_phy_version {
  77. ID_JZ4770,
  78. ID_JZ4780,
  79. ID_X1000,
  80. ID_X1830,
  81. };
  82. struct ingenic_soc_info {
  83. enum ingenic_usb_phy_version version;
  84. void (*usb_phy_init)(struct usb_phy *phy);
  85. };
  86. struct jz4770_phy {
  87. const struct ingenic_soc_info *soc_info;
  88. struct usb_phy phy;
  89. struct usb_otg otg;
  90. struct device *dev;
  91. void __iomem *base;
  92. struct clk *clk;
  93. struct regulator *vcc_supply;
  94. };
  95. static inline struct jz4770_phy *otg_to_jz4770_phy(struct usb_otg *otg)
  96. {
  97. return container_of(otg, struct jz4770_phy, otg);
  98. }
  99. static inline struct jz4770_phy *phy_to_jz4770_phy(struct usb_phy *phy)
  100. {
  101. return container_of(phy, struct jz4770_phy, phy);
  102. }
  103. static int ingenic_usb_phy_set_peripheral(struct usb_otg *otg,
  104. struct usb_gadget *gadget)
  105. {
  106. struct jz4770_phy *priv = otg_to_jz4770_phy(otg);
  107. u32 reg;
  108. if (priv->soc_info->version >= ID_X1000) {
  109. reg = readl(priv->base + REG_USBPCR1_OFFSET);
  110. reg |= USBPCR1_BVLD_REG;
  111. writel(reg, priv->base + REG_USBPCR1_OFFSET);
  112. }
  113. reg = readl(priv->base + REG_USBPCR_OFFSET);
  114. reg &= ~USBPCR_USB_MODE;
  115. reg |= USBPCR_VBUSVLDEXT | USBPCR_VBUSVLDEXTSEL | USBPCR_OTG_DISABLE;
  116. writel(reg, priv->base + REG_USBPCR_OFFSET);
  117. return 0;
  118. }
  119. static int ingenic_usb_phy_set_host(struct usb_otg *otg, struct usb_bus *host)
  120. {
  121. struct jz4770_phy *priv = otg_to_jz4770_phy(otg);
  122. u32 reg;
  123. reg = readl(priv->base + REG_USBPCR_OFFSET);
  124. reg &= ~(USBPCR_VBUSVLDEXT | USBPCR_VBUSVLDEXTSEL | USBPCR_OTG_DISABLE);
  125. reg |= USBPCR_USB_MODE;
  126. writel(reg, priv->base + REG_USBPCR_OFFSET);
  127. return 0;
  128. }
  129. static int ingenic_usb_phy_init(struct usb_phy *phy)
  130. {
  131. struct jz4770_phy *priv = phy_to_jz4770_phy(phy);
  132. int err;
  133. u32 reg;
  134. err = regulator_enable(priv->vcc_supply);
  135. if (err) {
  136. dev_err(priv->dev, "Unable to enable VCC: %d\n", err);
  137. return err;
  138. }
  139. err = clk_prepare_enable(priv->clk);
  140. if (err) {
  141. dev_err(priv->dev, "Unable to start clock: %d\n", err);
  142. return err;
  143. }
  144. priv->soc_info->usb_phy_init(phy);
  145. /* Wait for PHY to reset */
  146. usleep_range(30, 300);
  147. reg = readl(priv->base + REG_USBPCR_OFFSET);
  148. writel(reg & ~USBPCR_POR, priv->base + REG_USBPCR_OFFSET);
  149. usleep_range(300, 1000);
  150. return 0;
  151. }
  152. static void ingenic_usb_phy_shutdown(struct usb_phy *phy)
  153. {
  154. struct jz4770_phy *priv = phy_to_jz4770_phy(phy);
  155. clk_disable_unprepare(priv->clk);
  156. regulator_disable(priv->vcc_supply);
  157. }
  158. static void ingenic_usb_phy_remove(void *phy)
  159. {
  160. usb_remove_phy(phy);
  161. }
  162. static void jz4770_usb_phy_init(struct usb_phy *phy)
  163. {
  164. struct jz4770_phy *priv = phy_to_jz4770_phy(phy);
  165. u32 reg;
  166. reg = USBPCR_AVLD_REG | USBPCR_COMMONONN | USBPCR_IDPULLUP_ALWAYS |
  167. USBPCR_COMPDISTUNE_DFT | USBPCR_OTGTUNE_DFT | USBPCR_SQRXTUNE_DFT |
  168. USBPCR_TXFSLSTUNE_DFT | USBPCR_TXRISETUNE_DFT | USBPCR_TXVREFTUNE_DFT |
  169. USBPCR_POR;
  170. writel(reg, priv->base + REG_USBPCR_OFFSET);
  171. }
  172. static void jz4780_usb_phy_init(struct usb_phy *phy)
  173. {
  174. struct jz4770_phy *priv = phy_to_jz4770_phy(phy);
  175. u32 reg;
  176. reg = readl(priv->base + REG_USBPCR1_OFFSET) | USBPCR1_USB_SEL |
  177. USBPCR1_WORD_IF_16BIT;
  178. writel(reg, priv->base + REG_USBPCR1_OFFSET);
  179. reg = USBPCR_TXPREEMPHTUNE | USBPCR_COMMONONN | USBPCR_POR;
  180. writel(reg, priv->base + REG_USBPCR_OFFSET);
  181. }
  182. static void x1000_usb_phy_init(struct usb_phy *phy)
  183. {
  184. struct jz4770_phy *priv = phy_to_jz4770_phy(phy);
  185. u32 reg;
  186. reg = readl(priv->base + REG_USBPCR1_OFFSET) | USBPCR1_WORD_IF_16BIT;
  187. writel(reg, priv->base + REG_USBPCR1_OFFSET);
  188. reg = USBPCR_SQRXTUNE_DCR_20PCT | USBPCR_TXPREEMPHTUNE |
  189. USBPCR_TXHSXVTUNE_DCR_15MV | USBPCR_TXVREFTUNE_INC_25PPT |
  190. USBPCR_COMMONONN | USBPCR_POR;
  191. writel(reg, priv->base + REG_USBPCR_OFFSET);
  192. }
  193. static void x1830_usb_phy_init(struct usb_phy *phy)
  194. {
  195. struct jz4770_phy *priv = phy_to_jz4770_phy(phy);
  196. u32 reg;
  197. /* rdt */
  198. writel(USBRDT_VBFIL_EN | USBRDT_UTMI_RST, priv->base + REG_USBRDT_OFFSET);
  199. reg = readl(priv->base + REG_USBPCR1_OFFSET) | USBPCR1_WORD_IF_16BIT |
  200. USBPCR1_DMPD | USBPCR1_DPPD;
  201. writel(reg, priv->base + REG_USBPCR1_OFFSET);
  202. reg = USBPCR_IDPULLUP_OTG | USBPCR_VBUSVLDEXT | USBPCR_TXPREEMPHTUNE |
  203. USBPCR_COMMONONN | USBPCR_POR;
  204. writel(reg, priv->base + REG_USBPCR_OFFSET);
  205. }
  206. static const struct ingenic_soc_info jz4770_soc_info = {
  207. .version = ID_JZ4770,
  208. .usb_phy_init = jz4770_usb_phy_init,
  209. };
  210. static const struct ingenic_soc_info jz4780_soc_info = {
  211. .version = ID_JZ4780,
  212. .usb_phy_init = jz4780_usb_phy_init,
  213. };
  214. static const struct ingenic_soc_info x1000_soc_info = {
  215. .version = ID_X1000,
  216. .usb_phy_init = x1000_usb_phy_init,
  217. };
  218. static const struct ingenic_soc_info x1830_soc_info = {
  219. .version = ID_X1830,
  220. .usb_phy_init = x1830_usb_phy_init,
  221. };
  222. static const struct of_device_id ingenic_usb_phy_of_matches[] = {
  223. { .compatible = "ingenic,jz4770-phy", .data = &jz4770_soc_info },
  224. { .compatible = "ingenic,jz4780-phy", .data = &jz4780_soc_info },
  225. { .compatible = "ingenic,x1000-phy", .data = &x1000_soc_info },
  226. { .compatible = "ingenic,x1830-phy", .data = &x1830_soc_info },
  227. { /* sentinel */ }
  228. };
  229. MODULE_DEVICE_TABLE(of, ingenic_usb_phy_of_matches);
  230. static int jz4770_phy_probe(struct platform_device *pdev)
  231. {
  232. struct device *dev = &pdev->dev;
  233. struct jz4770_phy *priv;
  234. int err;
  235. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  236. if (!priv)
  237. return -ENOMEM;
  238. priv->soc_info = device_get_match_data(&pdev->dev);
  239. if (!priv->soc_info) {
  240. dev_err(&pdev->dev, "Error: No device match found\n");
  241. return -ENODEV;
  242. }
  243. platform_set_drvdata(pdev, priv);
  244. priv->dev = dev;
  245. priv->phy.dev = dev;
  246. priv->phy.otg = &priv->otg;
  247. priv->phy.label = "ingenic-usb-phy";
  248. priv->phy.init = ingenic_usb_phy_init;
  249. priv->phy.shutdown = ingenic_usb_phy_shutdown;
  250. priv->otg.state = OTG_STATE_UNDEFINED;
  251. priv->otg.usb_phy = &priv->phy;
  252. priv->otg.set_host = ingenic_usb_phy_set_host;
  253. priv->otg.set_peripheral = ingenic_usb_phy_set_peripheral;
  254. priv->base = devm_platform_ioremap_resource(pdev, 0);
  255. if (IS_ERR(priv->base)) {
  256. dev_err(dev, "Failed to map registers\n");
  257. return PTR_ERR(priv->base);
  258. }
  259. priv->clk = devm_clk_get(dev, NULL);
  260. if (IS_ERR(priv->clk))
  261. return dev_err_probe(dev, PTR_ERR(priv->clk),
  262. "Failed to get clock\n");
  263. priv->vcc_supply = devm_regulator_get(dev, "vcc");
  264. if (IS_ERR(priv->vcc_supply))
  265. return dev_err_probe(dev, PTR_ERR(priv->vcc_supply),
  266. "Failed to get regulator\n");
  267. err = usb_add_phy(&priv->phy, USB_PHY_TYPE_USB2);
  268. if (err)
  269. return dev_err_probe(dev, err, "Unable to register PHY\n");
  270. return devm_add_action_or_reset(dev, ingenic_usb_phy_remove, &priv->phy);
  271. }
  272. static struct platform_driver ingenic_phy_driver = {
  273. .probe = jz4770_phy_probe,
  274. .driver = {
  275. .name = "jz4770-phy",
  276. .of_match_table = ingenic_usb_phy_of_matches,
  277. },
  278. };
  279. module_platform_driver(ingenic_phy_driver);
  280. MODULE_AUTHOR("周琰杰 (Zhou Yanjie) <[email protected]>");
  281. MODULE_AUTHOR("漆鹏振 (Qi Pengzhen) <[email protected]>");
  282. MODULE_AUTHOR("Paul Cercueil <[email protected]>");
  283. MODULE_DESCRIPTION("Ingenic SoCs USB PHY driver");
  284. MODULE_LICENSE("GPL");