mtu3_hw_regs.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * mtu3_hw_regs.h - MediaTek USB3 DRD register and field definitions
  4. *
  5. * Copyright (C) 2016 MediaTek Inc.
  6. *
  7. * Author: Chunfeng Yun <[email protected]>
  8. */
  9. #ifndef _SSUSB_HW_REGS_H_
  10. #define _SSUSB_HW_REGS_H_
  11. /* segment offset of MAC register */
  12. #define SSUSB_DEV_BASE 0x0000
  13. #define SSUSB_EPCTL_CSR_BASE 0x0800
  14. #define SSUSB_USB3_MAC_CSR_BASE 0x1400
  15. #define SSUSB_USB3_SYS_CSR_BASE 0x1400
  16. #define SSUSB_USB2_CSR_BASE 0x2400
  17. /* IPPC register in Infra */
  18. #define SSUSB_SIFSLV_IPPC_BASE 0x0000
  19. /* --------------- SSUSB_DEV REGISTER DEFINITION --------------- */
  20. #define U3D_LV1ISR (SSUSB_DEV_BASE + 0x0000)
  21. #define U3D_LV1IER (SSUSB_DEV_BASE + 0x0004)
  22. #define U3D_LV1IESR (SSUSB_DEV_BASE + 0x0008)
  23. #define U3D_LV1IECR (SSUSB_DEV_BASE + 0x000C)
  24. #define U3D_EPISR (SSUSB_DEV_BASE + 0x0080)
  25. #define U3D_EPIER (SSUSB_DEV_BASE + 0x0084)
  26. #define U3D_EPIESR (SSUSB_DEV_BASE + 0x0088)
  27. #define U3D_EPIECR (SSUSB_DEV_BASE + 0x008C)
  28. #define U3D_EP0CSR (SSUSB_DEV_BASE + 0x0100)
  29. #define U3D_RXCOUNT0 (SSUSB_DEV_BASE + 0x0108)
  30. #define U3D_RESERVED (SSUSB_DEV_BASE + 0x010C)
  31. #define U3D_TX1CSR0 (SSUSB_DEV_BASE + 0x0110)
  32. #define U3D_TX1CSR1 (SSUSB_DEV_BASE + 0x0114)
  33. #define U3D_TX1CSR2 (SSUSB_DEV_BASE + 0x0118)
  34. #define U3D_RX1CSR0 (SSUSB_DEV_BASE + 0x0210)
  35. #define U3D_RX1CSR1 (SSUSB_DEV_BASE + 0x0214)
  36. #define U3D_RX1CSR2 (SSUSB_DEV_BASE + 0x0218)
  37. #define U3D_FIFO0 (SSUSB_DEV_BASE + 0x0300)
  38. #define U3D_QCR0 (SSUSB_DEV_BASE + 0x0400)
  39. #define U3D_QCR1 (SSUSB_DEV_BASE + 0x0404)
  40. #define U3D_QCR2 (SSUSB_DEV_BASE + 0x0408)
  41. #define U3D_QCR3 (SSUSB_DEV_BASE + 0x040C)
  42. #define U3D_QFCR (SSUSB_DEV_BASE + 0x0428)
  43. #define U3D_TXQHIAR1 (SSUSB_DEV_BASE + 0x0484)
  44. #define U3D_RXQHIAR1 (SSUSB_DEV_BASE + 0x04C4)
  45. #define U3D_TXQCSR1 (SSUSB_DEV_BASE + 0x0510)
  46. #define U3D_TXQSAR1 (SSUSB_DEV_BASE + 0x0514)
  47. #define U3D_TXQCPR1 (SSUSB_DEV_BASE + 0x0518)
  48. #define U3D_RXQCSR1 (SSUSB_DEV_BASE + 0x0610)
  49. #define U3D_RXQSAR1 (SSUSB_DEV_BASE + 0x0614)
  50. #define U3D_RXQCPR1 (SSUSB_DEV_BASE + 0x0618)
  51. #define U3D_RXQLDPR1 (SSUSB_DEV_BASE + 0x061C)
  52. #define U3D_QISAR0 (SSUSB_DEV_BASE + 0x0700)
  53. #define U3D_QIER0 (SSUSB_DEV_BASE + 0x0704)
  54. #define U3D_QIESR0 (SSUSB_DEV_BASE + 0x0708)
  55. #define U3D_QIECR0 (SSUSB_DEV_BASE + 0x070C)
  56. #define U3D_QISAR1 (SSUSB_DEV_BASE + 0x0710)
  57. #define U3D_QIER1 (SSUSB_DEV_BASE + 0x0714)
  58. #define U3D_QIESR1 (SSUSB_DEV_BASE + 0x0718)
  59. #define U3D_QIECR1 (SSUSB_DEV_BASE + 0x071C)
  60. #define U3D_TQERRIR0 (SSUSB_DEV_BASE + 0x0780)
  61. #define U3D_TQERRIER0 (SSUSB_DEV_BASE + 0x0784)
  62. #define U3D_TQERRIESR0 (SSUSB_DEV_BASE + 0x0788)
  63. #define U3D_TQERRIECR0 (SSUSB_DEV_BASE + 0x078C)
  64. #define U3D_RQERRIR0 (SSUSB_DEV_BASE + 0x07C0)
  65. #define U3D_RQERRIER0 (SSUSB_DEV_BASE + 0x07C4)
  66. #define U3D_RQERRIESR0 (SSUSB_DEV_BASE + 0x07C8)
  67. #define U3D_RQERRIECR0 (SSUSB_DEV_BASE + 0x07CC)
  68. #define U3D_RQERRIR1 (SSUSB_DEV_BASE + 0x07D0)
  69. #define U3D_RQERRIER1 (SSUSB_DEV_BASE + 0x07D4)
  70. #define U3D_RQERRIESR1 (SSUSB_DEV_BASE + 0x07D8)
  71. #define U3D_RQERRIECR1 (SSUSB_DEV_BASE + 0x07DC)
  72. #define U3D_CAP_EP0FFSZ (SSUSB_DEV_BASE + 0x0C04)
  73. #define U3D_CAP_EPNTXFFSZ (SSUSB_DEV_BASE + 0x0C08)
  74. #define U3D_CAP_EPNRXFFSZ (SSUSB_DEV_BASE + 0x0C0C)
  75. #define U3D_CAP_EPINFO (SSUSB_DEV_BASE + 0x0C10)
  76. #define U3D_MISC_CTRL (SSUSB_DEV_BASE + 0x0C84)
  77. /*---------------- SSUSB_DEV FIELD DEFINITION ---------------*/
  78. /* U3D_LV1ISR */
  79. #define EP_CTRL_INTR BIT(5)
  80. #define MAC2_INTR BIT(4)
  81. #define DMA_INTR BIT(3)
  82. #define MAC3_INTR BIT(2)
  83. #define QMU_INTR BIT(1)
  84. #define BMU_INTR BIT(0)
  85. /* U3D_LV1IECR */
  86. #define LV1IECR_MSK GENMASK(31, 0)
  87. /* U3D_EPISR */
  88. #define EPRISR(x) (BIT(16) << (x))
  89. #define SETUPENDISR BIT(16)
  90. #define EPTISR(x) (BIT(0) << (x))
  91. #define EP0ISR BIT(0)
  92. /* U3D_EP0CSR */
  93. #define EP0_SENDSTALL BIT(25)
  94. #define EP0_FIFOFULL BIT(23)
  95. #define EP0_SENTSTALL BIT(22)
  96. #define EP0_DPHTX BIT(20)
  97. #define EP0_DATAEND BIT(19)
  98. #define EP0_TXPKTRDY BIT(18)
  99. #define EP0_SETUPPKTRDY BIT(17)
  100. #define EP0_RXPKTRDY BIT(16)
  101. #define EP0_MAXPKTSZ_MSK GENMASK(9, 0)
  102. #define EP0_MAXPKTSZ(x) ((x) & EP0_MAXPKTSZ_MSK)
  103. #define EP0_W1C_BITS (~(EP0_RXPKTRDY | EP0_SETUPPKTRDY | EP0_SENTSTALL))
  104. /* U3D_TX1CSR0 */
  105. #define TX_DMAREQEN BIT(29)
  106. #define TX_FIFOFULL BIT(25)
  107. #define TX_FIFOEMPTY BIT(24)
  108. #define TX_SENTSTALL BIT(22)
  109. #define TX_SENDSTALL BIT(21)
  110. #define TX_TXPKTRDY BIT(16)
  111. #define TX_TXMAXPKTSZ_MSK GENMASK(10, 0)
  112. #define TX_TXMAXPKTSZ(x) ((x) & TX_TXMAXPKTSZ_MSK)
  113. #define TX_W1C_BITS (~(TX_SENTSTALL))
  114. /* U3D_TX1CSR1 */
  115. #define TX_MAX_PKT_G2(x) (((x) & 0xff) << 24)
  116. #define TX_MULT_G2(x) (((x) & 0x7) << 21)
  117. #define TX_MULT_OG(x) (((x) & 0x3) << 22)
  118. #define TX_MAX_PKT_OG(x) (((x) & 0x3f) << 16)
  119. #define TX_SLOT(x) (((x) & 0x3f) << 8)
  120. #define TX_TYPE(x) (((x) & 0x3) << 4)
  121. #define TX_SS_BURST(x) (((x) & 0xf) << 0)
  122. #define TX_MULT(g2c, x) \
  123. ({ \
  124. typeof(x) x_ = (x); \
  125. (g2c) ? TX_MULT_G2(x_) : TX_MULT_OG(x_); \
  126. })
  127. #define TX_MAX_PKT(g2c, x) \
  128. ({ \
  129. typeof(x) x_ = (x); \
  130. (g2c) ? TX_MAX_PKT_G2(x_) : TX_MAX_PKT_OG(x_); \
  131. })
  132. /* for TX_TYPE & RX_TYPE */
  133. #define TYPE_BULK (0x0)
  134. #define TYPE_INT (0x1)
  135. #define TYPE_ISO (0x2)
  136. #define TYPE_MASK (0x3)
  137. /* U3D_TX1CSR2 */
  138. #define TX_BINTERVAL(x) (((x) & 0xff) << 24)
  139. #define TX_FIFOSEGSIZE(x) (((x) & 0xf) << 16)
  140. #define TX_FIFOADDR(x) (((x) & 0x1fff) << 0)
  141. /* U3D_RX1CSR0 */
  142. #define RX_DMAREQEN BIT(29)
  143. #define RX_SENTSTALL BIT(22)
  144. #define RX_SENDSTALL BIT(21)
  145. #define RX_RXPKTRDY BIT(16)
  146. #define RX_RXMAXPKTSZ_MSK GENMASK(10, 0)
  147. #define RX_RXMAXPKTSZ(x) ((x) & RX_RXMAXPKTSZ_MSK)
  148. #define RX_W1C_BITS (~(RX_SENTSTALL | RX_RXPKTRDY))
  149. /* U3D_RX1CSR1 */
  150. #define RX_MAX_PKT_G2(x) (((x) & 0xff) << 24)
  151. #define RX_MULT_G2(x) (((x) & 0x7) << 21)
  152. #define RX_MULT_OG(x) (((x) & 0x3) << 22)
  153. #define RX_MAX_PKT_OG(x) (((x) & 0x3f) << 16)
  154. #define RX_SLOT(x) (((x) & 0x3f) << 8)
  155. #define RX_TYPE(x) (((x) & 0x3) << 4)
  156. #define RX_SS_BURST(x) (((x) & 0xf) << 0)
  157. #define RX_MULT(g2c, x) \
  158. ({ \
  159. typeof(x) x_ = (x); \
  160. (g2c) ? RX_MULT_G2(x_) : RX_MULT_OG(x_); \
  161. })
  162. #define RX_MAX_PKT(g2c, x) \
  163. ({ \
  164. typeof(x) x_ = (x); \
  165. (g2c) ? RX_MAX_PKT_G2(x_) : RX_MAX_PKT_OG(x_); \
  166. })
  167. /* U3D_RX1CSR2 */
  168. #define RX_BINTERVAL(x) (((x) & 0xff) << 24)
  169. #define RX_FIFOSEGSIZE(x) (((x) & 0xf) << 16)
  170. #define RX_FIFOADDR(x) (((x) & 0x1fff) << 0)
  171. /* U3D_QCR0 */
  172. #define QMU_RX_CS_EN(x) (BIT(16) << (x))
  173. #define QMU_TX_CS_EN(x) (BIT(0) << (x))
  174. #define QMU_CS16B_EN BIT(0)
  175. /* U3D_QCR1 */
  176. #define QMU_TX_ZLP(x) (BIT(0) << (x))
  177. /* U3D_QCR3 */
  178. #define QMU_RX_COZ(x) (BIT(16) << (x))
  179. #define QMU_RX_ZLP(x) (BIT(0) << (x))
  180. /* U3D_TXQHIAR1 */
  181. /* U3D_RXQHIAR1 */
  182. #define QMU_LAST_DONE_PTR_HI(x) (((x) >> 16) & 0xf)
  183. #define QMU_CUR_GPD_ADDR_HI(x) (((x) >> 8) & 0xf)
  184. #define QMU_START_ADDR_HI_MSK GENMASK(3, 0)
  185. #define QMU_START_ADDR_HI(x) (((x) & 0xf) << 0)
  186. /* U3D_TXQCSR1 */
  187. /* U3D_RXQCSR1 */
  188. #define QMU_Q_ACTIVE BIT(15)
  189. #define QMU_Q_STOP BIT(2)
  190. #define QMU_Q_RESUME BIT(1)
  191. #define QMU_Q_START BIT(0)
  192. /* U3D_QISAR0, U3D_QIER0, U3D_QIESR0, U3D_QIECR0 */
  193. #define QMU_RX_DONE_INT(x) (BIT(16) << (x))
  194. #define QMU_TX_DONE_INT(x) (BIT(0) << (x))
  195. /* U3D_QISAR1, U3D_QIER1, U3D_QIESR1, U3D_QIECR1 */
  196. #define RXQ_ZLPERR_INT BIT(20)
  197. #define RXQ_LENERR_INT BIT(18)
  198. #define RXQ_CSERR_INT BIT(17)
  199. #define RXQ_EMPTY_INT BIT(16)
  200. #define TXQ_LENERR_INT BIT(2)
  201. #define TXQ_CSERR_INT BIT(1)
  202. #define TXQ_EMPTY_INT BIT(0)
  203. /* U3D_TQERRIR0, U3D_TQERRIER0, U3D_TQERRIESR0, U3D_TQERRIECR0 */
  204. #define QMU_TX_LEN_ERR(x) (BIT(16) << (x))
  205. #define QMU_TX_CS_ERR(x) (BIT(0) << (x))
  206. /* U3D_RQERRIR0, U3D_RQERRIER0, U3D_RQERRIESR0, U3D_RQERRIECR0 */
  207. #define QMU_RX_LEN_ERR(x) (BIT(16) << (x))
  208. #define QMU_RX_CS_ERR(x) (BIT(0) << (x))
  209. /* U3D_RQERRIR1, U3D_RQERRIER1, U3D_RQERRIESR1, U3D_RQERRIECR1 */
  210. #define QMU_RX_ZLP_ERR(n) (BIT(16) << (n))
  211. /* U3D_CAP_EPINFO */
  212. #define CAP_RX_EP_NUM(x) (((x) >> 8) & 0x1f)
  213. #define CAP_TX_EP_NUM(x) ((x) & 0x1f)
  214. /* U3D_MISC_CTRL */
  215. #define DMA_ADDR_36BIT BIT(31)
  216. #define VBUS_ON BIT(1)
  217. #define VBUS_FRC_EN BIT(0)
  218. /*---------------- SSUSB_EPCTL_CSR REGISTER DEFINITION ----------------*/
  219. #define U3D_DEVICE_CONF (SSUSB_EPCTL_CSR_BASE + 0x0000)
  220. #define U3D_EP_RST (SSUSB_EPCTL_CSR_BASE + 0x0004)
  221. #define U3D_DEV_LINK_INTR_ENABLE (SSUSB_EPCTL_CSR_BASE + 0x0050)
  222. #define U3D_DEV_LINK_INTR (SSUSB_EPCTL_CSR_BASE + 0x0054)
  223. /*---------------- SSUSB_EPCTL_CSR FIELD DEFINITION ----------------*/
  224. /* U3D_DEVICE_CONF */
  225. #define DEV_ADDR_MSK GENMASK(30, 24)
  226. #define DEV_ADDR(x) ((0x7f & (x)) << 24)
  227. #define HW_USB2_3_SEL BIT(18)
  228. #define SW_USB2_3_SEL_EN BIT(17)
  229. #define SW_USB2_3_SEL BIT(16)
  230. #define SSUSB_DEV_SPEED(x) ((x) & 0x7)
  231. /* U3D_EP_RST */
  232. #define EP1_IN_RST BIT(17)
  233. #define EP1_OUT_RST BIT(1)
  234. #define EP_RST(is_in, epnum) (((is_in) ? BIT(16) : BIT(0)) << (epnum))
  235. #define EP0_RST BIT(0)
  236. /* U3D_DEV_LINK_INTR_ENABLE */
  237. /* U3D_DEV_LINK_INTR */
  238. #define SSUSB_DEV_SPEED_CHG_INTR BIT(0)
  239. /*---------------- SSUSB_USB3_MAC_CSR REGISTER DEFINITION ----------------*/
  240. #define U3D_LTSSM_CTRL (SSUSB_USB3_MAC_CSR_BASE + 0x0010)
  241. #define U3D_USB3_CONFIG (SSUSB_USB3_MAC_CSR_BASE + 0x001C)
  242. #define U3D_LINK_STATE_MACHINE (SSUSB_USB3_MAC_CSR_BASE + 0x0134)
  243. #define U3D_LTSSM_INTR_ENABLE (SSUSB_USB3_MAC_CSR_BASE + 0x013C)
  244. #define U3D_LTSSM_INTR (SSUSB_USB3_MAC_CSR_BASE + 0x0140)
  245. #define U3D_U3U2_SWITCH_CTRL (SSUSB_USB3_MAC_CSR_BASE + 0x0170)
  246. /*---------------- SSUSB_USB3_MAC_CSR FIELD DEFINITION ----------------*/
  247. /* U3D_LTSSM_CTRL */
  248. #define FORCE_POLLING_FAIL BIT(4)
  249. #define FORCE_RXDETECT_FAIL BIT(3)
  250. #define SOFT_U3_EXIT_EN BIT(2)
  251. #define COMPLIANCE_EN BIT(1)
  252. #define U1_GO_U2_EN BIT(0)
  253. /* U3D_USB3_CONFIG */
  254. #define USB3_EN BIT(0)
  255. /* U3D_LINK_STATE_MACHINE */
  256. #define LTSSM_STATE(x) ((x) & 0x1f)
  257. /* U3D_LTSSM_INTR_ENABLE */
  258. /* U3D_LTSSM_INTR */
  259. #define U3_RESUME_INTR BIT(18)
  260. #define U3_LFPS_TMOUT_INTR BIT(17)
  261. #define VBUS_FALL_INTR BIT(16)
  262. #define VBUS_RISE_INTR BIT(15)
  263. #define RXDET_SUCCESS_INTR BIT(14)
  264. #define EXIT_U3_INTR BIT(13)
  265. #define EXIT_U2_INTR BIT(12)
  266. #define EXIT_U1_INTR BIT(11)
  267. #define ENTER_U3_INTR BIT(10)
  268. #define ENTER_U2_INTR BIT(9)
  269. #define ENTER_U1_INTR BIT(8)
  270. #define ENTER_U0_INTR BIT(7)
  271. #define RECOVERY_INTR BIT(6)
  272. #define WARM_RST_INTR BIT(5)
  273. #define HOT_RST_INTR BIT(4)
  274. #define LOOPBACK_INTR BIT(3)
  275. #define COMPLIANCE_INTR BIT(2)
  276. #define SS_DISABLE_INTR BIT(1)
  277. #define SS_INACTIVE_INTR BIT(0)
  278. /* U3D_U3U2_SWITCH_CTRL */
  279. #define SOFTCON_CLR_AUTO_EN BIT(0)
  280. /*---------------- SSUSB_USB3_SYS_CSR REGISTER DEFINITION ----------------*/
  281. #define U3D_LINK_UX_INACT_TIMER (SSUSB_USB3_SYS_CSR_BASE + 0x020C)
  282. #define U3D_LINK_POWER_CONTROL (SSUSB_USB3_SYS_CSR_BASE + 0x0210)
  283. #define U3D_LINK_ERR_COUNT (SSUSB_USB3_SYS_CSR_BASE + 0x0214)
  284. #define U3D_DEV_NOTIF_0 (SSUSB_USB3_SYS_CSR_BASE + 0x0290)
  285. #define U3D_DEV_NOTIF_1 (SSUSB_USB3_SYS_CSR_BASE + 0x0294)
  286. /*---------------- SSUSB_USB3_SYS_CSR FIELD DEFINITION ----------------*/
  287. /* U3D_LINK_UX_INACT_TIMER */
  288. #define DEV_U2_INACT_TIMEOUT_MSK GENMASK(23, 16)
  289. #define DEV_U2_INACT_TIMEOUT_VALUE(x) (((x) & 0xff) << 16)
  290. #define U2_INACT_TIMEOUT_MSK GENMASK(15, 8)
  291. #define U1_INACT_TIMEOUT_MSK GENMASK(7, 0)
  292. #define U1_INACT_TIMEOUT_VALUE(x) ((x) & 0xff)
  293. /* U3D_LINK_POWER_CONTROL */
  294. #define SW_U2_ACCEPT_ENABLE BIT(9)
  295. #define SW_U1_ACCEPT_ENABLE BIT(8)
  296. #define UX_EXIT BIT(5)
  297. #define LGO_U3 BIT(4)
  298. #define LGO_U2 BIT(3)
  299. #define LGO_U1 BIT(2)
  300. #define SW_U2_REQUEST_ENABLE BIT(1)
  301. #define SW_U1_REQUEST_ENABLE BIT(0)
  302. /* U3D_LINK_ERR_COUNT */
  303. #define CLR_LINK_ERR_CNT BIT(16)
  304. #define LINK_ERROR_COUNT GENMASK(15, 0)
  305. /* U3D_DEV_NOTIF_0 */
  306. #define DEV_NOTIF_TYPE_SPECIFIC_LOW_MSK GENMASK(31, 8)
  307. #define DEV_NOTIF_VAL_FW(x) (((x) & 0xff) << 8)
  308. #define DEV_NOTIF_VAL_LTM(x) (((x) & 0xfff) << 8)
  309. #define DEV_NOTIF_VAL_IAM(x) (((x) & 0xffff) << 8)
  310. #define DEV_NOTIF_TYPE_MSK GENMASK(7, 4)
  311. /* Notification Type */
  312. #define TYPE_FUNCTION_WAKE (0x1 << 4)
  313. #define TYPE_LATENCY_TOLERANCE_MESSAGE (0x2 << 4)
  314. #define TYPE_BUS_INTERVAL_ADJUST_MESSAGE (0x3 << 4)
  315. #define TYPE_HOST_ROLE_REQUEST (0x4 << 4)
  316. #define TYPE_SUBLINK_SPEED (0x5 << 4)
  317. #define SEND_DEV_NOTIF BIT(0)
  318. /*---------------- SSUSB_USB2_CSR REGISTER DEFINITION ----------------*/
  319. #define U3D_POWER_MANAGEMENT (SSUSB_USB2_CSR_BASE + 0x0004)
  320. #define U3D_DEVICE_CONTROL (SSUSB_USB2_CSR_BASE + 0x000C)
  321. #define U3D_USB2_TEST_MODE (SSUSB_USB2_CSR_BASE + 0x0014)
  322. #define U3D_COMMON_USB_INTR_ENABLE (SSUSB_USB2_CSR_BASE + 0x0018)
  323. #define U3D_COMMON_USB_INTR (SSUSB_USB2_CSR_BASE + 0x001C)
  324. #define U3D_LINK_RESET_INFO (SSUSB_USB2_CSR_BASE + 0x0024)
  325. #define U3D_USB20_FRAME_NUM (SSUSB_USB2_CSR_BASE + 0x003C)
  326. #define U3D_USB20_LPM_PARAMETER (SSUSB_USB2_CSR_BASE + 0x0044)
  327. #define U3D_USB20_MISC_CONTROL (SSUSB_USB2_CSR_BASE + 0x004C)
  328. #define U3D_USB20_OPSTATE (SSUSB_USB2_CSR_BASE + 0x0060)
  329. /*---------------- SSUSB_USB2_CSR FIELD DEFINITION ----------------*/
  330. /* U3D_POWER_MANAGEMENT */
  331. #define LPM_BESL_STALL BIT(14)
  332. #define LPM_BESLD_STALL BIT(13)
  333. #define LPM_RWP BIT(11)
  334. #define LPM_HRWE BIT(10)
  335. #define LPM_MODE(x) (((x) & 0x3) << 8)
  336. #define ISO_UPDATE BIT(7)
  337. #define SOFT_CONN BIT(6)
  338. #define HS_ENABLE BIT(5)
  339. #define RESUME BIT(2)
  340. #define SUSPENDM_ENABLE BIT(0)
  341. /* U3D_DEVICE_CONTROL */
  342. #define DC_HOSTREQ BIT(1)
  343. #define DC_SESSION BIT(0)
  344. /* U3D_USB2_TEST_MODE */
  345. #define U2U3_AUTO_SWITCH BIT(10)
  346. #define LPM_FORCE_STALL BIT(8)
  347. #define FIFO_ACCESS BIT(6)
  348. #define FORCE_FS BIT(5)
  349. #define FORCE_HS BIT(4)
  350. #define TEST_PACKET_MODE BIT(3)
  351. #define TEST_K_MODE BIT(2)
  352. #define TEST_J_MODE BIT(1)
  353. #define TEST_SE0_NAK_MODE BIT(0)
  354. /* U3D_COMMON_USB_INTR_ENABLE */
  355. /* U3D_COMMON_USB_INTR */
  356. #define LPM_RESUME_INTR BIT(9)
  357. #define LPM_INTR BIT(8)
  358. #define DISCONN_INTR BIT(5)
  359. #define CONN_INTR BIT(4)
  360. #define SOF_INTR BIT(3)
  361. #define RESET_INTR BIT(2)
  362. #define RESUME_INTR BIT(1)
  363. #define SUSPEND_INTR BIT(0)
  364. /* U3D_LINK_RESET_INFO */
  365. #define WTCHRP_MSK GENMASK(19, 16)
  366. /* U3D_USB20_LPM_PARAMETER */
  367. #define LPM_BESLCK_U3(x) (((x) & 0xf) << 12)
  368. #define LPM_BESLCK(x) (((x) & 0xf) << 8)
  369. #define LPM_BESLDCK(x) (((x) & 0xf) << 4)
  370. #define LPM_BESL GENMASK(3, 0)
  371. /* U3D_USB20_MISC_CONTROL */
  372. #define LPM_U3_ACK_EN BIT(0)
  373. /*---------------- SSUSB_SIFSLV_IPPC REGISTER DEFINITION ----------------*/
  374. #define U3D_SSUSB_IP_PW_CTRL0 (SSUSB_SIFSLV_IPPC_BASE + 0x0000)
  375. #define U3D_SSUSB_IP_PW_CTRL1 (SSUSB_SIFSLV_IPPC_BASE + 0x0004)
  376. #define U3D_SSUSB_IP_PW_CTRL2 (SSUSB_SIFSLV_IPPC_BASE + 0x0008)
  377. #define U3D_SSUSB_IP_PW_CTRL3 (SSUSB_SIFSLV_IPPC_BASE + 0x000C)
  378. #define U3D_SSUSB_IP_PW_STS1 (SSUSB_SIFSLV_IPPC_BASE + 0x0010)
  379. #define U3D_SSUSB_IP_PW_STS2 (SSUSB_SIFSLV_IPPC_BASE + 0x0014)
  380. #define U3D_SSUSB_OTG_STS (SSUSB_SIFSLV_IPPC_BASE + 0x0018)
  381. #define U3D_SSUSB_OTG_STS_CLR (SSUSB_SIFSLV_IPPC_BASE + 0x001C)
  382. #define U3D_SSUSB_IP_XHCI_CAP (SSUSB_SIFSLV_IPPC_BASE + 0x0024)
  383. #define U3D_SSUSB_IP_DEV_CAP (SSUSB_SIFSLV_IPPC_BASE + 0x0028)
  384. #define U3D_SSUSB_OTG_INT_EN (SSUSB_SIFSLV_IPPC_BASE + 0x002C)
  385. #define U3D_SSUSB_U3_CTRL_0P (SSUSB_SIFSLV_IPPC_BASE + 0x0030)
  386. #define U3D_SSUSB_U2_CTRL_0P (SSUSB_SIFSLV_IPPC_BASE + 0x0050)
  387. #define U3D_SSUSB_REF_CK_CTRL (SSUSB_SIFSLV_IPPC_BASE + 0x008C)
  388. #define U3D_SSUSB_DEV_RST_CTRL (SSUSB_SIFSLV_IPPC_BASE + 0x0098)
  389. #define U3D_SSUSB_HW_ID (SSUSB_SIFSLV_IPPC_BASE + 0x00A0)
  390. #define U3D_SSUSB_HW_SUB_ID (SSUSB_SIFSLV_IPPC_BASE + 0x00A4)
  391. #define U3D_SSUSB_IP_TRUNK_VERS (U3D_SSUSB_HW_SUB_ID)
  392. #define U3D_SSUSB_PRB_CTRL0 (SSUSB_SIFSLV_IPPC_BASE + 0x00B0)
  393. #define U3D_SSUSB_PRB_CTRL1 (SSUSB_SIFSLV_IPPC_BASE + 0x00B4)
  394. #define U3D_SSUSB_PRB_CTRL2 (SSUSB_SIFSLV_IPPC_BASE + 0x00B8)
  395. #define U3D_SSUSB_PRB_CTRL3 (SSUSB_SIFSLV_IPPC_BASE + 0x00BC)
  396. #define U3D_SSUSB_PRB_CTRL4 (SSUSB_SIFSLV_IPPC_BASE + 0x00C0)
  397. #define U3D_SSUSB_PRB_CTRL5 (SSUSB_SIFSLV_IPPC_BASE + 0x00C4)
  398. #define U3D_SSUSB_IP_SPARE0 (SSUSB_SIFSLV_IPPC_BASE + 0x00C8)
  399. /*---------------- SSUSB_SIFSLV_IPPC FIELD DEFINITION ----------------*/
  400. /* U3D_SSUSB_IP_PW_CTRL0 */
  401. #define SSUSB_IP_SW_RST BIT(0)
  402. /* U3D_SSUSB_IP_PW_CTRL1 */
  403. #define SSUSB_IP_HOST_PDN BIT(0)
  404. /* U3D_SSUSB_IP_PW_CTRL2 */
  405. #define SSUSB_IP_DEV_PDN BIT(0)
  406. /* U3D_SSUSB_IP_PW_CTRL3 */
  407. #define SSUSB_IP_PCIE_PDN BIT(0)
  408. /* U3D_SSUSB_IP_PW_STS1 */
  409. #define SSUSB_IP_SLEEP_STS BIT(30)
  410. #define SSUSB_U3_MAC_RST_B_STS BIT(16)
  411. #define SSUSB_XHCI_RST_B_STS BIT(11)
  412. #define SSUSB_SYS125_RST_B_STS BIT(10)
  413. #define SSUSB_REF_RST_B_STS BIT(8)
  414. #define SSUSB_SYSPLL_STABLE BIT(0)
  415. /* U3D_SSUSB_IP_PW_STS2 */
  416. #define SSUSB_U2_MAC_SYS_RST_B_STS BIT(0)
  417. /* U3D_SSUSB_OTG_STS */
  418. #define SSUSB_VBUS_VALID BIT(9)
  419. /* U3D_SSUSB_OTG_STS_CLR */
  420. #define SSUSB_VBUS_INTR_CLR BIT(6)
  421. /* U3D_SSUSB_IP_XHCI_CAP */
  422. #define SSUSB_IP_XHCI_U2_PORT_NUM(x) (((x) >> 8) & 0xff)
  423. #define SSUSB_IP_XHCI_U3_PORT_NUM(x) ((x) & 0xff)
  424. /* U3D_SSUSB_IP_DEV_CAP */
  425. #define SSUSB_IP_DEV_U3_PORT_NUM(x) ((x) & 0xff)
  426. /* U3D_SSUSB_OTG_INT_EN */
  427. #define SSUSB_VBUS_CHG_INT_A_EN BIT(7)
  428. #define SSUSB_VBUS_CHG_INT_B_EN BIT(6)
  429. /* U3D_SSUSB_U3_CTRL_0P */
  430. #define SSUSB_U3_PORT_SSP_SPEED BIT(9)
  431. #define SSUSB_U3_PORT_DUAL_MODE BIT(7)
  432. #define SSUSB_U3_PORT_HOST_SEL BIT(2)
  433. #define SSUSB_U3_PORT_PDN BIT(1)
  434. #define SSUSB_U3_PORT_DIS BIT(0)
  435. /* U3D_SSUSB_U2_CTRL_0P */
  436. #define SSUSB_U2_PORT_RG_IDDIG BIT(12)
  437. #define SSUSB_U2_PORT_FORCE_IDDIG BIT(11)
  438. #define SSUSB_U2_PORT_VBUSVALID BIT(9)
  439. #define SSUSB_U2_PORT_OTG_SEL BIT(7)
  440. #define SSUSB_U2_PORT_HOST BIT(2)
  441. #define SSUSB_U2_PORT_PDN BIT(1)
  442. #define SSUSB_U2_PORT_DIS BIT(0)
  443. #define SSUSB_U2_PORT_HOST_SEL (SSUSB_U2_PORT_VBUSVALID | SSUSB_U2_PORT_HOST)
  444. /* U3D_SSUSB_DEV_RST_CTRL */
  445. #define SSUSB_DEV_SW_RST BIT(0)
  446. /* U3D_SSUSB_IP_TRUNK_VERS */
  447. #define IP_TRUNK_VERS(x) (((x) >> 16) & 0xffff)
  448. #endif /* _SSUSB_HW_REGS_H_ */