mtu3_host.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * mtu3_dr.c - dual role switch and host glue layer
  4. *
  5. * Copyright (C) 2016 MediaTek Inc.
  6. *
  7. * Author: Chunfeng Yun <[email protected]>
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/irq.h>
  11. #include <linux/kernel.h>
  12. #include <linux/mfd/syscon.h>
  13. #include <linux/of_device.h>
  14. #include <linux/regmap.h>
  15. #include "mtu3.h"
  16. #include "mtu3_dr.h"
  17. /* mt8173 etc */
  18. #define PERI_WK_CTRL1 0x4
  19. #define WC1_IS_C(x) (((x) & 0xf) << 26) /* cycle debounce */
  20. #define WC1_IS_EN BIT(25)
  21. #define WC1_IS_P BIT(6) /* polarity for ip sleep */
  22. /* mt8183 */
  23. #define PERI_WK_CTRL0 0x0
  24. #define WC0_IS_C(x) ((u32)(((x) & 0xf) << 28)) /* cycle debounce */
  25. #define WC0_IS_P BIT(12) /* polarity */
  26. #define WC0_IS_EN BIT(6)
  27. /* mt8192 */
  28. #define WC0_SSUSB0_CDEN BIT(6)
  29. #define WC0_IS_SPM_EN BIT(1)
  30. /* mt2712 etc */
  31. #define PERI_SSUSB_SPM_CTRL 0x0
  32. #define SSC_IP_SLEEP_EN BIT(4)
  33. #define SSC_SPM_INT_EN BIT(1)
  34. enum ssusb_uwk_vers {
  35. SSUSB_UWK_V1 = 1,
  36. SSUSB_UWK_V2,
  37. SSUSB_UWK_V1_1 = 101, /* specific revision 1.01 */
  38. SSUSB_UWK_V1_2, /* specific revision 1.02 */
  39. };
  40. /*
  41. * ip-sleep wakeup mode:
  42. * all clocks can be turn off, but power domain should be kept on
  43. */
  44. static void ssusb_wakeup_ip_sleep_set(struct ssusb_mtk *ssusb, bool enable)
  45. {
  46. u32 reg, msk, val;
  47. switch (ssusb->uwk_vers) {
  48. case SSUSB_UWK_V1:
  49. reg = ssusb->uwk_reg_base + PERI_WK_CTRL1;
  50. msk = WC1_IS_EN | WC1_IS_C(0xf) | WC1_IS_P;
  51. val = enable ? (WC1_IS_EN | WC1_IS_C(0x8)) : 0;
  52. break;
  53. case SSUSB_UWK_V1_1:
  54. reg = ssusb->uwk_reg_base + PERI_WK_CTRL0;
  55. msk = WC0_IS_EN | WC0_IS_C(0xf) | WC0_IS_P;
  56. val = enable ? (WC0_IS_EN | WC0_IS_C(0x1)) : 0;
  57. break;
  58. case SSUSB_UWK_V1_2:
  59. reg = ssusb->uwk_reg_base + PERI_WK_CTRL0;
  60. msk = WC0_SSUSB0_CDEN | WC0_IS_SPM_EN;
  61. val = enable ? msk : 0;
  62. break;
  63. case SSUSB_UWK_V2:
  64. reg = ssusb->uwk_reg_base + PERI_SSUSB_SPM_CTRL;
  65. msk = SSC_IP_SLEEP_EN | SSC_SPM_INT_EN;
  66. val = enable ? msk : 0;
  67. break;
  68. default:
  69. return;
  70. }
  71. regmap_update_bits(ssusb->uwk, reg, msk, val);
  72. }
  73. int ssusb_wakeup_of_property_parse(struct ssusb_mtk *ssusb,
  74. struct device_node *dn)
  75. {
  76. struct of_phandle_args args;
  77. int ret;
  78. /* wakeup function is optional */
  79. ssusb->uwk_en = of_property_read_bool(dn, "wakeup-source");
  80. if (!ssusb->uwk_en)
  81. return 0;
  82. ret = of_parse_phandle_with_fixed_args(dn,
  83. "mediatek,syscon-wakeup", 2, 0, &args);
  84. if (ret)
  85. return ret;
  86. ssusb->uwk_reg_base = args.args[0];
  87. ssusb->uwk_vers = args.args[1];
  88. ssusb->uwk = syscon_node_to_regmap(args.np);
  89. of_node_put(args.np);
  90. dev_info(ssusb->dev, "uwk - reg:0x%x, version:%d\n",
  91. ssusb->uwk_reg_base, ssusb->uwk_vers);
  92. return PTR_ERR_OR_ZERO(ssusb->uwk);
  93. }
  94. void ssusb_wakeup_set(struct ssusb_mtk *ssusb, bool enable)
  95. {
  96. if (ssusb->uwk_en)
  97. ssusb_wakeup_ip_sleep_set(ssusb, enable);
  98. }
  99. static void host_ports_num_get(struct ssusb_mtk *ssusb)
  100. {
  101. u32 xhci_cap;
  102. xhci_cap = mtu3_readl(ssusb->ippc_base, U3D_SSUSB_IP_XHCI_CAP);
  103. ssusb->u2_ports = SSUSB_IP_XHCI_U2_PORT_NUM(xhci_cap);
  104. ssusb->u3_ports = SSUSB_IP_XHCI_U3_PORT_NUM(xhci_cap);
  105. dev_dbg(ssusb->dev, "host - u2_ports:%d, u3_ports:%d\n",
  106. ssusb->u2_ports, ssusb->u3_ports);
  107. }
  108. /* only configure ports will be used later */
  109. static int ssusb_host_enable(struct ssusb_mtk *ssusb)
  110. {
  111. void __iomem *ibase = ssusb->ippc_base;
  112. int num_u3p = ssusb->u3_ports;
  113. int num_u2p = ssusb->u2_ports;
  114. int u3_ports_disabled;
  115. u32 check_clk;
  116. u32 value;
  117. int i;
  118. /* power on host ip */
  119. mtu3_clrbits(ibase, U3D_SSUSB_IP_PW_CTRL1, SSUSB_IP_HOST_PDN);
  120. /* power on and enable u3 ports except skipped ones */
  121. u3_ports_disabled = 0;
  122. for (i = 0; i < num_u3p; i++) {
  123. if ((0x1 << i) & ssusb->u3p_dis_msk) {
  124. u3_ports_disabled++;
  125. continue;
  126. }
  127. value = mtu3_readl(ibase, SSUSB_U3_CTRL(i));
  128. value &= ~(SSUSB_U3_PORT_PDN | SSUSB_U3_PORT_DIS);
  129. value |= SSUSB_U3_PORT_HOST_SEL;
  130. mtu3_writel(ibase, SSUSB_U3_CTRL(i), value);
  131. }
  132. /* power on and enable all u2 ports */
  133. for (i = 0; i < num_u2p; i++) {
  134. if ((0x1 << i) & ssusb->u2p_dis_msk)
  135. continue;
  136. value = mtu3_readl(ibase, SSUSB_U2_CTRL(i));
  137. value &= ~(SSUSB_U2_PORT_PDN | SSUSB_U2_PORT_DIS);
  138. value |= SSUSB_U2_PORT_HOST_SEL;
  139. mtu3_writel(ibase, SSUSB_U2_CTRL(i), value);
  140. }
  141. check_clk = SSUSB_XHCI_RST_B_STS;
  142. if (num_u3p > u3_ports_disabled)
  143. check_clk = SSUSB_U3_MAC_RST_B_STS;
  144. return ssusb_check_clocks(ssusb, check_clk);
  145. }
  146. static int ssusb_host_disable(struct ssusb_mtk *ssusb)
  147. {
  148. void __iomem *ibase = ssusb->ippc_base;
  149. int num_u3p = ssusb->u3_ports;
  150. int num_u2p = ssusb->u2_ports;
  151. u32 value;
  152. int i;
  153. /* power down and disable u3 ports except skipped ones */
  154. for (i = 0; i < num_u3p; i++) {
  155. if ((0x1 << i) & ssusb->u3p_dis_msk)
  156. continue;
  157. value = mtu3_readl(ibase, SSUSB_U3_CTRL(i));
  158. value |= SSUSB_U3_PORT_PDN | SSUSB_U3_PORT_DIS;
  159. mtu3_writel(ibase, SSUSB_U3_CTRL(i), value);
  160. }
  161. /* power down and disable u2 ports except skipped ones */
  162. for (i = 0; i < num_u2p; i++) {
  163. if ((0x1 << i) & ssusb->u2p_dis_msk)
  164. continue;
  165. value = mtu3_readl(ibase, SSUSB_U2_CTRL(i));
  166. value |= SSUSB_U2_PORT_PDN | SSUSB_U2_PORT_DIS;
  167. mtu3_writel(ibase, SSUSB_U2_CTRL(i), value);
  168. }
  169. /* power down host ip */
  170. mtu3_setbits(ibase, U3D_SSUSB_IP_PW_CTRL1, SSUSB_IP_HOST_PDN);
  171. return 0;
  172. }
  173. int ssusb_host_resume(struct ssusb_mtk *ssusb, bool p0_skipped)
  174. {
  175. void __iomem *ibase = ssusb->ippc_base;
  176. int u3p_skip_msk = ssusb->u3p_dis_msk;
  177. int u2p_skip_msk = ssusb->u2p_dis_msk;
  178. int num_u3p = ssusb->u3_ports;
  179. int num_u2p = ssusb->u2_ports;
  180. u32 value;
  181. int i;
  182. if (p0_skipped) {
  183. u2p_skip_msk |= 0x1;
  184. if (ssusb->otg_switch.is_u3_drd)
  185. u3p_skip_msk |= 0x1;
  186. }
  187. /* power on host ip */
  188. mtu3_clrbits(ibase, U3D_SSUSB_IP_PW_CTRL1, SSUSB_IP_HOST_PDN);
  189. /* power on u3 ports except skipped ones */
  190. for (i = 0; i < num_u3p; i++) {
  191. if ((0x1 << i) & u3p_skip_msk)
  192. continue;
  193. value = mtu3_readl(ibase, SSUSB_U3_CTRL(i));
  194. value &= ~SSUSB_U3_PORT_PDN;
  195. mtu3_writel(ibase, SSUSB_U3_CTRL(i), value);
  196. }
  197. /* power on all u2 ports except skipped ones */
  198. for (i = 0; i < num_u2p; i++) {
  199. if ((0x1 << i) & u2p_skip_msk)
  200. continue;
  201. value = mtu3_readl(ibase, SSUSB_U2_CTRL(i));
  202. value &= ~SSUSB_U2_PORT_PDN;
  203. mtu3_writel(ibase, SSUSB_U2_CTRL(i), value);
  204. }
  205. return 0;
  206. }
  207. /* here not skip port0 due to PDN can be set repeatedly */
  208. int ssusb_host_suspend(struct ssusb_mtk *ssusb)
  209. {
  210. void __iomem *ibase = ssusb->ippc_base;
  211. int num_u3p = ssusb->u3_ports;
  212. int num_u2p = ssusb->u2_ports;
  213. u32 value;
  214. int i;
  215. /* power down u3 ports except skipped ones */
  216. for (i = 0; i < num_u3p; i++) {
  217. if ((0x1 << i) & ssusb->u3p_dis_msk)
  218. continue;
  219. value = mtu3_readl(ibase, SSUSB_U3_CTRL(i));
  220. value |= SSUSB_U3_PORT_PDN;
  221. mtu3_writel(ibase, SSUSB_U3_CTRL(i), value);
  222. }
  223. /* power down u2 ports except skipped ones */
  224. for (i = 0; i < num_u2p; i++) {
  225. if ((0x1 << i) & ssusb->u2p_dis_msk)
  226. continue;
  227. value = mtu3_readl(ibase, SSUSB_U2_CTRL(i));
  228. value |= SSUSB_U2_PORT_PDN;
  229. mtu3_writel(ibase, SSUSB_U2_CTRL(i), value);
  230. }
  231. /* power down host ip */
  232. mtu3_setbits(ibase, U3D_SSUSB_IP_PW_CTRL1, SSUSB_IP_HOST_PDN);
  233. return 0;
  234. }
  235. static void ssusb_host_setup(struct ssusb_mtk *ssusb)
  236. {
  237. host_ports_num_get(ssusb);
  238. /*
  239. * power on host and power on/enable all ports
  240. * if support OTG, gadget driver will switch port0 to device mode
  241. */
  242. ssusb_host_enable(ssusb);
  243. ssusb_set_force_mode(ssusb, MTU3_DR_FORCE_HOST);
  244. /* if port0 supports dual-role, works as host mode by default */
  245. ssusb_set_vbus(&ssusb->otg_switch, 1);
  246. }
  247. static void ssusb_host_cleanup(struct ssusb_mtk *ssusb)
  248. {
  249. if (ssusb->is_host)
  250. ssusb_set_vbus(&ssusb->otg_switch, 0);
  251. ssusb_host_disable(ssusb);
  252. }
  253. /*
  254. * If host supports multiple ports, the VBUSes(5V) of ports except port0
  255. * which supports OTG are better to be enabled by default in DTS.
  256. * Because the host driver will keep link with devices attached when system
  257. * enters suspend mode, so no need to control VBUSes after initialization.
  258. */
  259. int ssusb_host_init(struct ssusb_mtk *ssusb, struct device_node *parent_dn)
  260. {
  261. struct device *parent_dev = ssusb->dev;
  262. int ret;
  263. ssusb_host_setup(ssusb);
  264. ret = of_platform_populate(parent_dn, NULL, NULL, parent_dev);
  265. if (ret) {
  266. dev_dbg(parent_dev, "failed to create child devices at %pOF\n",
  267. parent_dn);
  268. return ret;
  269. }
  270. dev_info(parent_dev, "xHCI platform device register success...\n");
  271. return 0;
  272. }
  273. void ssusb_host_exit(struct ssusb_mtk *ssusb)
  274. {
  275. of_platform_depopulate(ssusb->dev);
  276. ssusb_host_cleanup(ssusb);
  277. }