mtu3.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * mtu3.h - MediaTek USB3 DRD header
  4. *
  5. * Copyright (C) 2016 MediaTek Inc.
  6. *
  7. * Author: Chunfeng Yun <[email protected]>
  8. */
  9. #ifndef __MTU3_H__
  10. #define __MTU3_H__
  11. #include <linux/clk.h>
  12. #include <linux/device.h>
  13. #include <linux/dmapool.h>
  14. #include <linux/extcon.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/list.h>
  17. #include <linux/phy/phy.h>
  18. #include <linux/regulator/consumer.h>
  19. #include <linux/usb.h>
  20. #include <linux/usb/ch9.h>
  21. #include <linux/usb/gadget.h>
  22. #include <linux/usb/otg.h>
  23. #include <linux/usb/role.h>
  24. struct mtu3;
  25. struct mtu3_ep;
  26. struct mtu3_request;
  27. #include "mtu3_hw_regs.h"
  28. #include "mtu3_qmu.h"
  29. #define MU3D_EP_TXCR0(epnum) (U3D_TX1CSR0 + (((epnum) - 1) * 0x10))
  30. #define MU3D_EP_TXCR1(epnum) (U3D_TX1CSR1 + (((epnum) - 1) * 0x10))
  31. #define MU3D_EP_TXCR2(epnum) (U3D_TX1CSR2 + (((epnum) - 1) * 0x10))
  32. #define MU3D_EP_RXCR0(epnum) (U3D_RX1CSR0 + (((epnum) - 1) * 0x10))
  33. #define MU3D_EP_RXCR1(epnum) (U3D_RX1CSR1 + (((epnum) - 1) * 0x10))
  34. #define MU3D_EP_RXCR2(epnum) (U3D_RX1CSR2 + (((epnum) - 1) * 0x10))
  35. #define USB_QMU_TQHIAR(epnum) (U3D_TXQHIAR1 + (((epnum) - 1) * 0x4))
  36. #define USB_QMU_RQHIAR(epnum) (U3D_RXQHIAR1 + (((epnum) - 1) * 0x4))
  37. #define USB_QMU_RQCSR(epnum) (U3D_RXQCSR1 + (((epnum) - 1) * 0x10))
  38. #define USB_QMU_RQSAR(epnum) (U3D_RXQSAR1 + (((epnum) - 1) * 0x10))
  39. #define USB_QMU_RQCPR(epnum) (U3D_RXQCPR1 + (((epnum) - 1) * 0x10))
  40. #define USB_QMU_TQCSR(epnum) (U3D_TXQCSR1 + (((epnum) - 1) * 0x10))
  41. #define USB_QMU_TQSAR(epnum) (U3D_TXQSAR1 + (((epnum) - 1) * 0x10))
  42. #define USB_QMU_TQCPR(epnum) (U3D_TXQCPR1 + (((epnum) - 1) * 0x10))
  43. #define SSUSB_U3_CTRL(p) (U3D_SSUSB_U3_CTRL_0P + ((p) * 0x08))
  44. #define SSUSB_U2_CTRL(p) (U3D_SSUSB_U2_CTRL_0P + ((p) * 0x08))
  45. #define MTU3_DRIVER_NAME "mtu3"
  46. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  47. #define MTU3_EP_ENABLED BIT(0)
  48. #define MTU3_EP_STALL BIT(1)
  49. #define MTU3_EP_WEDGE BIT(2)
  50. #define MTU3_EP_BUSY BIT(3)
  51. #define MTU3_U3_IP_SLOT_DEFAULT 2
  52. #define MTU3_U2_IP_SLOT_DEFAULT 1
  53. /**
  54. * IP TRUNK version
  55. * from 0x1003 version, USB3 Gen2 is supported, two changes affect driver:
  56. * 1. MAXPKT and MULTI bits layout of TXCSR1 and RXCSR1 are adjusted,
  57. * but not backward compatible
  58. * 2. QMU extend buffer length supported
  59. */
  60. #define MTU3_TRUNK_VERS_1003 0x1003
  61. /**
  62. * Normally the device works on HS or SS, to simplify fifo management,
  63. * devide fifo into some 512B parts, use bitmap to manage it; And
  64. * 128 bits size of bitmap is large enough, that means it can manage
  65. * up to 64KB fifo size.
  66. * NOTE: MTU3_EP_FIFO_UNIT should be power of two
  67. */
  68. #define MTU3_EP_FIFO_UNIT (1 << 9)
  69. #define MTU3_FIFO_BIT_SIZE 128
  70. #define MTU3_U2_IP_EP0_FIFO_SIZE 64
  71. /**
  72. * Maximum size of ep0 response buffer for ch9 requests,
  73. * the SET_SEL request uses 6 so far, and GET_STATUS is 2
  74. */
  75. #define EP0_RESPONSE_BUF 6
  76. #define BULK_CLKS_CNT 4
  77. /* device operated link and speed got from DEVICE_CONF register */
  78. enum mtu3_speed {
  79. MTU3_SPEED_INACTIVE = 0,
  80. MTU3_SPEED_FULL = 1,
  81. MTU3_SPEED_HIGH = 3,
  82. MTU3_SPEED_SUPER = 4,
  83. MTU3_SPEED_SUPER_PLUS = 5,
  84. };
  85. /**
  86. * @MU3D_EP0_STATE_SETUP: waits for SETUP or received a SETUP
  87. * without data stage.
  88. * @MU3D_EP0_STATE_TX: IN data stage
  89. * @MU3D_EP0_STATE_RX: OUT data stage
  90. * @MU3D_EP0_STATE_TX_END: the last IN data is transferred, and
  91. * waits for its completion interrupt
  92. * @MU3D_EP0_STATE_STALL: ep0 is in stall status, will be auto-cleared
  93. * after receives a SETUP.
  94. */
  95. enum mtu3_g_ep0_state {
  96. MU3D_EP0_STATE_SETUP = 1,
  97. MU3D_EP0_STATE_TX,
  98. MU3D_EP0_STATE_RX,
  99. MU3D_EP0_STATE_TX_END,
  100. MU3D_EP0_STATE_STALL,
  101. };
  102. /**
  103. * MTU3_DR_FORCE_NONE: automatically switch host and periperal mode
  104. * by IDPIN signal.
  105. * MTU3_DR_FORCE_HOST: force to enter host mode and override OTG
  106. * IDPIN signal.
  107. * MTU3_DR_FORCE_DEVICE: force to enter peripheral mode.
  108. */
  109. enum mtu3_dr_force_mode {
  110. MTU3_DR_FORCE_NONE = 0,
  111. MTU3_DR_FORCE_HOST,
  112. MTU3_DR_FORCE_DEVICE,
  113. };
  114. /**
  115. * @base: the base address of fifo
  116. * @limit: the bitmap size in bits
  117. * @bitmap: fifo bitmap in unit of @MTU3_EP_FIFO_UNIT
  118. */
  119. struct mtu3_fifo_info {
  120. u32 base;
  121. u32 limit;
  122. DECLARE_BITMAP(bitmap, MTU3_FIFO_BIT_SIZE);
  123. };
  124. /**
  125. * General Purpose Descriptor (GPD):
  126. * The format of TX GPD is a little different from RX one.
  127. * And the size of GPD is 16 bytes.
  128. *
  129. * @dw0_info:
  130. * bit0: Hardware Own (HWO)
  131. * bit1: Buffer Descriptor Present (BDP), always 0, BD is not supported
  132. * bit2: Bypass (BPS), 1: HW skips this GPD if HWO = 1
  133. * bit6: [EL] Zero Length Packet (ZLP), moved from @dw3_info[29]
  134. * bit7: Interrupt On Completion (IOC)
  135. * bit[31:16]: ([EL] bit[31:12]) allow data buffer length (RX ONLY),
  136. * the buffer length of the data to receive
  137. * bit[23:16]: ([EL] bit[31:24]) extension address (TX ONLY),
  138. * lower 4 bits are extension bits of @buffer,
  139. * upper 4 bits are extension bits of @next_gpd
  140. * @next_gpd: Physical address of the next GPD
  141. * @buffer: Physical address of the data buffer
  142. * @dw3_info:
  143. * bit[15:0]: ([EL] bit[19:0]) data buffer length,
  144. * (TX): the buffer length of the data to transmit
  145. * (RX): The total length of data received
  146. * bit[23:16]: ([EL] bit[31:24]) extension address (RX ONLY),
  147. * lower 4 bits are extension bits of @buffer,
  148. * upper 4 bits are extension bits of @next_gpd
  149. * bit29: ([EL] abandoned) Zero Length Packet (ZLP) (TX ONLY)
  150. */
  151. struct qmu_gpd {
  152. __le32 dw0_info;
  153. __le32 next_gpd;
  154. __le32 buffer;
  155. __le32 dw3_info;
  156. } __packed;
  157. /**
  158. * dma: physical base address of GPD segment
  159. * start: virtual base address of GPD segment
  160. * end: the last GPD element
  161. * enqueue: the first empty GPD to use
  162. * dequeue: the first completed GPD serviced by ISR
  163. * NOTE: the size of GPD ring should be >= 2
  164. */
  165. struct mtu3_gpd_ring {
  166. dma_addr_t dma;
  167. struct qmu_gpd *start;
  168. struct qmu_gpd *end;
  169. struct qmu_gpd *enqueue;
  170. struct qmu_gpd *dequeue;
  171. };
  172. /**
  173. * @vbus: vbus 5V used by host mode
  174. * @edev: external connector used to detect vbus and iddig changes
  175. * @id_nb : notifier for iddig(idpin) detection
  176. * @dr_work : work for drd mode switch, used to avoid sleep in atomic context
  177. * @desired_role : role desired to switch
  178. * @default_role : default mode while usb role is USB_ROLE_NONE
  179. * @role_sw : use USB Role Switch to support dual-role switch, can't use
  180. * extcon at the same time, and extcon is deprecated.
  181. * @role_sw_used : true when the USB Role Switch is used.
  182. * @is_u3_drd: whether port0 supports usb3.0 dual-role device or not
  183. * @manual_drd_enabled: it's true when supports dual-role device by debugfs
  184. * to switch host/device modes depending on user input.
  185. */
  186. struct otg_switch_mtk {
  187. struct regulator *vbus;
  188. struct extcon_dev *edev;
  189. struct notifier_block id_nb;
  190. struct work_struct dr_work;
  191. enum usb_role desired_role;
  192. enum usb_role default_role;
  193. struct usb_role_switch *role_sw;
  194. bool role_sw_used;
  195. bool is_u3_drd;
  196. bool manual_drd_enabled;
  197. };
  198. /**
  199. * @mac_base: register base address of device MAC, exclude xHCI's
  200. * @ippc_base: register base address of IP Power and Clock interface (IPPC)
  201. * @vusb33: usb3.3V shared by device/host IP
  202. * @dr_mode: works in which mode:
  203. * host only, device only or dual-role mode
  204. * @u2_ports: number of usb2.0 host ports
  205. * @u3_ports: number of usb3.0 host ports
  206. * @u2p_dis_msk: mask of disabling usb2 ports, e.g. bit0==1 to
  207. * disable u2port0, bit1==1 to disable u2port1,... etc,
  208. * but when use dual-role mode, can't disable u2port0
  209. * @u3p_dis_msk: mask of disabling usb3 ports, for example, bit0==1 to
  210. * disable u3port0, bit1==1 to disable u3port1,... etc
  211. * @dbgfs_root: only used when supports manual dual-role switch via debugfs
  212. * @uwk_en: it's true when supports remote wakeup in host mode
  213. * @uwk: syscon including usb wakeup glue layer between SSUSB IP and SPM
  214. * @uwk_reg_base: the base address of the wakeup glue layer in @uwk
  215. * @uwk_vers: the version of the wakeup glue layer
  216. */
  217. struct ssusb_mtk {
  218. struct device *dev;
  219. struct mtu3 *u3d;
  220. void __iomem *mac_base;
  221. void __iomem *ippc_base;
  222. struct phy **phys;
  223. int num_phys;
  224. int wakeup_irq;
  225. /* common power & clock */
  226. struct regulator *vusb33;
  227. struct clk_bulk_data clks[BULK_CLKS_CNT];
  228. /* otg */
  229. struct otg_switch_mtk otg_switch;
  230. enum usb_dr_mode dr_mode;
  231. bool is_host;
  232. int u2_ports;
  233. int u3_ports;
  234. int u2p_dis_msk;
  235. int u3p_dis_msk;
  236. struct dentry *dbgfs_root;
  237. /* usb wakeup for host mode */
  238. bool uwk_en;
  239. struct regmap *uwk;
  240. u32 uwk_reg_base;
  241. u32 uwk_vers;
  242. };
  243. /**
  244. * @fifo_size: it is (@slot + 1) * @fifo_seg_size
  245. * @fifo_seg_size: it is roundup_pow_of_two(@maxp)
  246. */
  247. struct mtu3_ep {
  248. struct usb_ep ep;
  249. char name[12];
  250. struct mtu3 *mtu;
  251. u8 epnum;
  252. u8 type;
  253. u8 is_in;
  254. u16 maxp;
  255. int slot;
  256. u32 fifo_size;
  257. u32 fifo_addr;
  258. u32 fifo_seg_size;
  259. struct mtu3_fifo_info *fifo;
  260. struct list_head req_list;
  261. struct mtu3_gpd_ring gpd_ring;
  262. const struct usb_ss_ep_comp_descriptor *comp_desc;
  263. const struct usb_endpoint_descriptor *desc;
  264. int flags;
  265. };
  266. struct mtu3_request {
  267. struct usb_request request;
  268. struct list_head list;
  269. struct mtu3_ep *mep;
  270. struct mtu3 *mtu;
  271. struct qmu_gpd *gpd;
  272. int epnum;
  273. };
  274. static inline struct ssusb_mtk *dev_to_ssusb(struct device *dev)
  275. {
  276. return dev_get_drvdata(dev);
  277. }
  278. /**
  279. * struct mtu3 - device driver instance data.
  280. * @slot: MTU3_U2_IP_SLOT_DEFAULT for U2 IP only,
  281. * MTU3_U3_IP_SLOT_DEFAULT for U3 IP
  282. * @may_wakeup: means device's remote wakeup is enabled
  283. * @is_self_powered: is reported in device status and the config descriptor
  284. * @delayed_status: true when function drivers ask for delayed status
  285. * @gen2cp: compatible with USB3 Gen2 IP
  286. * @ep0_req: dummy request used while handling standard USB requests
  287. * for GET_STATUS and SET_SEL
  288. * @setup_buf: ep0 response buffer for GET_STATUS and SET_SEL requests
  289. * @u3_capable: is capable of supporting USB3
  290. */
  291. struct mtu3 {
  292. spinlock_t lock;
  293. struct ssusb_mtk *ssusb;
  294. struct device *dev;
  295. void __iomem *mac_base;
  296. void __iomem *ippc_base;
  297. int irq;
  298. struct mtu3_fifo_info tx_fifo;
  299. struct mtu3_fifo_info rx_fifo;
  300. struct mtu3_ep *ep_array;
  301. struct mtu3_ep *in_eps;
  302. struct mtu3_ep *out_eps;
  303. struct mtu3_ep *ep0;
  304. int num_eps;
  305. int slot;
  306. int active_ep;
  307. struct dma_pool *qmu_gpd_pool;
  308. enum mtu3_g_ep0_state ep0_state;
  309. struct usb_gadget g; /* the gadget */
  310. struct usb_gadget_driver *gadget_driver;
  311. struct mtu3_request ep0_req;
  312. u8 setup_buf[EP0_RESPONSE_BUF];
  313. enum usb_device_speed max_speed;
  314. enum usb_device_speed speed;
  315. unsigned is_active:1;
  316. unsigned may_wakeup:1;
  317. unsigned is_self_powered:1;
  318. unsigned test_mode:1;
  319. unsigned softconnect:1;
  320. unsigned u1_enable:1;
  321. unsigned u2_enable:1;
  322. unsigned u3_capable:1;
  323. unsigned delayed_status:1;
  324. unsigned gen2cp:1;
  325. unsigned connected:1;
  326. unsigned async_callbacks:1;
  327. unsigned separate_fifo:1;
  328. u8 address;
  329. u8 test_mode_nr;
  330. u32 hw_version;
  331. };
  332. static inline struct mtu3 *gadget_to_mtu3(struct usb_gadget *g)
  333. {
  334. return container_of(g, struct mtu3, g);
  335. }
  336. static inline struct mtu3_request *to_mtu3_request(struct usb_request *req)
  337. {
  338. return req ? container_of(req, struct mtu3_request, request) : NULL;
  339. }
  340. static inline struct mtu3_ep *to_mtu3_ep(struct usb_ep *ep)
  341. {
  342. return ep ? container_of(ep, struct mtu3_ep, ep) : NULL;
  343. }
  344. static inline struct mtu3_request *next_request(struct mtu3_ep *mep)
  345. {
  346. return list_first_entry_or_null(&mep->req_list, struct mtu3_request,
  347. list);
  348. }
  349. static inline void mtu3_writel(void __iomem *base, u32 offset, u32 data)
  350. {
  351. writel(data, base + offset);
  352. }
  353. static inline u32 mtu3_readl(void __iomem *base, u32 offset)
  354. {
  355. return readl(base + offset);
  356. }
  357. static inline void mtu3_setbits(void __iomem *base, u32 offset, u32 bits)
  358. {
  359. void __iomem *addr = base + offset;
  360. u32 tmp = readl(addr);
  361. writel((tmp | (bits)), addr);
  362. }
  363. static inline void mtu3_clrbits(void __iomem *base, u32 offset, u32 bits)
  364. {
  365. void __iomem *addr = base + offset;
  366. u32 tmp = readl(addr);
  367. writel((tmp & ~(bits)), addr);
  368. }
  369. int ssusb_check_clocks(struct ssusb_mtk *ssusb, u32 ex_clks);
  370. struct usb_request *mtu3_alloc_request(struct usb_ep *ep, gfp_t gfp_flags);
  371. void mtu3_free_request(struct usb_ep *ep, struct usb_request *req);
  372. void mtu3_req_complete(struct mtu3_ep *mep,
  373. struct usb_request *req, int status);
  374. int mtu3_config_ep(struct mtu3 *mtu, struct mtu3_ep *mep,
  375. int interval, int burst, int mult);
  376. void mtu3_deconfig_ep(struct mtu3 *mtu, struct mtu3_ep *mep);
  377. void mtu3_ep_stall_set(struct mtu3_ep *mep, bool set);
  378. void mtu3_start(struct mtu3 *mtu);
  379. void mtu3_stop(struct mtu3 *mtu);
  380. void mtu3_dev_on_off(struct mtu3 *mtu, int is_on);
  381. int mtu3_gadget_setup(struct mtu3 *mtu);
  382. void mtu3_gadget_cleanup(struct mtu3 *mtu);
  383. void mtu3_gadget_reset(struct mtu3 *mtu);
  384. void mtu3_gadget_suspend(struct mtu3 *mtu);
  385. void mtu3_gadget_resume(struct mtu3 *mtu);
  386. void mtu3_gadget_disconnect(struct mtu3 *mtu);
  387. irqreturn_t mtu3_ep0_isr(struct mtu3 *mtu);
  388. extern const struct usb_ep_ops mtu3_ep0_ops;
  389. #endif