xhci.h 91 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * xHCI host controller driver
  4. *
  5. * Copyright (C) 2008 Intel Corp.
  6. *
  7. * Author: Sarah Sharp
  8. * Some code borrowed from the Linux EHCI driver.
  9. */
  10. #ifndef __LINUX_XHCI_HCD_H
  11. #define __LINUX_XHCI_HCD_H
  12. #include <linux/usb.h>
  13. #include <linux/timer.h>
  14. #include <linux/kernel.h>
  15. #include <linux/usb/hcd.h>
  16. #include <linux/io-64-nonatomic-lo-hi.h>
  17. #include <linux/android_kabi.h>
  18. /* Code sharing between pci-quirks and xhci hcd */
  19. #include "xhci-ext-caps.h"
  20. #include "pci-quirks.h"
  21. /* max buffer size for trace and debug messages */
  22. #define XHCI_MSG_MAX 500
  23. /* xHCI PCI Configuration Registers */
  24. #define XHCI_SBRN_OFFSET (0x60)
  25. /* Max number of USB devices for any host controller - limit in section 6.1 */
  26. #define MAX_HC_SLOTS 256
  27. /* Section 5.3.3 - MaxPorts */
  28. #define MAX_HC_PORTS 127
  29. /*
  30. * xHCI register interface.
  31. * This corresponds to the eXtensible Host Controller Interface (xHCI)
  32. * Revision 0.95 specification
  33. */
  34. /**
  35. * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
  36. * @hc_capbase: length of the capabilities register and HC version number
  37. * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
  38. * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
  39. * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
  40. * @hcc_params: HCCPARAMS - Capability Parameters
  41. * @db_off: DBOFF - Doorbell array offset
  42. * @run_regs_off: RTSOFF - Runtime register space offset
  43. * @hcc_params2: HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
  44. */
  45. struct xhci_cap_regs {
  46. __le32 hc_capbase;
  47. __le32 hcs_params1;
  48. __le32 hcs_params2;
  49. __le32 hcs_params3;
  50. __le32 hcc_params;
  51. __le32 db_off;
  52. __le32 run_regs_off;
  53. __le32 hcc_params2; /* xhci 1.1 */
  54. /* Reserved up to (CAPLENGTH - 0x1C) */
  55. };
  56. /* hc_capbase bitmasks */
  57. /* bits 7:0 - how long is the Capabilities register */
  58. #define HC_LENGTH(p) XHCI_HC_LENGTH(p)
  59. /* bits 31:16 */
  60. #define HC_VERSION(p) (((p) >> 16) & 0xffff)
  61. /* HCSPARAMS1 - hcs_params1 - bitmasks */
  62. /* bits 0:7, Max Device Slots */
  63. #define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
  64. #define HCS_SLOTS_MASK 0xff
  65. /* bits 8:18, Max Interrupters */
  66. #define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
  67. /* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
  68. #define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
  69. /* HCSPARAMS2 - hcs_params2 - bitmasks */
  70. /* bits 0:3, frames or uframes that SW needs to queue transactions
  71. * ahead of the HW to meet periodic deadlines */
  72. #define HCS_IST(p) (((p) >> 0) & 0xf)
  73. /* bits 4:7, max number of Event Ring segments */
  74. #define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
  75. /* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
  76. /* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
  77. /* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
  78. #define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
  79. /* HCSPARAMS3 - hcs_params3 - bitmasks */
  80. /* bits 0:7, Max U1 to U0 latency for the roothub ports */
  81. #define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
  82. /* bits 16:31, Max U2 to U0 latency for the roothub ports */
  83. #define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
  84. /* HCCPARAMS - hcc_params - bitmasks */
  85. /* true: HC can use 64-bit address pointers */
  86. #define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
  87. /* true: HC can do bandwidth negotiation */
  88. #define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
  89. /* true: HC uses 64-byte Device Context structures
  90. * FIXME 64-byte context structures aren't supported yet.
  91. */
  92. #define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
  93. /* true: HC has port power switches */
  94. #define HCC_PPC(p) ((p) & (1 << 3))
  95. /* true: HC has port indicators */
  96. #define HCS_INDICATOR(p) ((p) & (1 << 4))
  97. /* true: HC has Light HC Reset Capability */
  98. #define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
  99. /* true: HC supports latency tolerance messaging */
  100. #define HCC_LTC(p) ((p) & (1 << 6))
  101. /* true: no secondary Stream ID Support */
  102. #define HCC_NSS(p) ((p) & (1 << 7))
  103. /* true: HC supports Stopped - Short Packet */
  104. #define HCC_SPC(p) ((p) & (1 << 9))
  105. /* true: HC has Contiguous Frame ID Capability */
  106. #define HCC_CFC(p) ((p) & (1 << 11))
  107. /* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
  108. #define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
  109. /* Extended Capabilities pointer from PCI base - section 5.3.6 */
  110. #define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
  111. #define CTX_SIZE(_hcc) (HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
  112. /* db_off bitmask - bits 0:1 reserved */
  113. #define DBOFF_MASK (~0x3)
  114. /* run_regs_off bitmask - bits 0:4 reserved */
  115. #define RTSOFF_MASK (~0x1f)
  116. /* HCCPARAMS2 - hcc_params2 - bitmasks */
  117. /* true: HC supports U3 entry Capability */
  118. #define HCC2_U3C(p) ((p) & (1 << 0))
  119. /* true: HC supports Configure endpoint command Max exit latency too large */
  120. #define HCC2_CMC(p) ((p) & (1 << 1))
  121. /* true: HC supports Force Save context Capability */
  122. #define HCC2_FSC(p) ((p) & (1 << 2))
  123. /* true: HC supports Compliance Transition Capability */
  124. #define HCC2_CTC(p) ((p) & (1 << 3))
  125. /* true: HC support Large ESIT payload Capability > 48k */
  126. #define HCC2_LEC(p) ((p) & (1 << 4))
  127. /* true: HC support Configuration Information Capability */
  128. #define HCC2_CIC(p) ((p) & (1 << 5))
  129. /* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
  130. #define HCC2_ETC(p) ((p) & (1 << 6))
  131. /* Number of registers per port */
  132. #define NUM_PORT_REGS 4
  133. #define PORTSC 0
  134. #define PORTPMSC 1
  135. #define PORTLI 2
  136. #define PORTHLPMC 3
  137. /**
  138. * struct xhci_op_regs - xHCI Host Controller Operational Registers.
  139. * @command: USBCMD - xHC command register
  140. * @status: USBSTS - xHC status register
  141. * @page_size: This indicates the page size that the host controller
  142. * supports. If bit n is set, the HC supports a page size
  143. * of 2^(n+12), up to a 128MB page size.
  144. * 4K is the minimum page size.
  145. * @cmd_ring: CRP - 64-bit Command Ring Pointer
  146. * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
  147. * @config_reg: CONFIG - Configure Register
  148. * @port_status_base: PORTSCn - base address for Port Status and Control
  149. * Each port has a Port Status and Control register,
  150. * followed by a Port Power Management Status and Control
  151. * register, a Port Link Info register, and a reserved
  152. * register.
  153. * @port_power_base: PORTPMSCn - base address for
  154. * Port Power Management Status and Control
  155. * @port_link_base: PORTLIn - base address for Port Link Info (current
  156. * Link PM state and control) for USB 2.1 and USB 3.0
  157. * devices.
  158. */
  159. struct xhci_op_regs {
  160. __le32 command;
  161. __le32 status;
  162. __le32 page_size;
  163. __le32 reserved1;
  164. __le32 reserved2;
  165. __le32 dev_notification;
  166. __le64 cmd_ring;
  167. /* rsvd: offset 0x20-2F */
  168. __le32 reserved3[4];
  169. __le64 dcbaa_ptr;
  170. __le32 config_reg;
  171. /* rsvd: offset 0x3C-3FF */
  172. __le32 reserved4[241];
  173. /* port 1 registers, which serve as a base address for other ports */
  174. __le32 port_status_base;
  175. __le32 port_power_base;
  176. __le32 port_link_base;
  177. __le32 reserved5;
  178. /* registers for ports 2-255 */
  179. __le32 reserved6[NUM_PORT_REGS*254];
  180. };
  181. /* USBCMD - USB command - command bitmasks */
  182. /* start/stop HC execution - do not write unless HC is halted*/
  183. #define CMD_RUN XHCI_CMD_RUN
  184. /* Reset HC - resets internal HC state machine and all registers (except
  185. * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
  186. * The xHCI driver must reinitialize the xHC after setting this bit.
  187. */
  188. #define CMD_RESET (1 << 1)
  189. /* Event Interrupt Enable - a '1' allows interrupts from the host controller */
  190. #define CMD_EIE XHCI_CMD_EIE
  191. /* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
  192. #define CMD_HSEIE XHCI_CMD_HSEIE
  193. /* bits 4:6 are reserved (and should be preserved on writes). */
  194. /* light reset (port status stays unchanged) - reset completed when this is 0 */
  195. #define CMD_LRESET (1 << 7)
  196. /* host controller save/restore state. */
  197. #define CMD_CSS (1 << 8)
  198. #define CMD_CRS (1 << 9)
  199. /* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
  200. #define CMD_EWE XHCI_CMD_EWE
  201. /* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
  202. * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
  203. * '0' means the xHC can power it off if all ports are in the disconnect,
  204. * disabled, or powered-off state.
  205. */
  206. #define CMD_PM_INDEX (1 << 11)
  207. /* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */
  208. #define CMD_ETE (1 << 14)
  209. /* bits 15:31 are reserved (and should be preserved on writes). */
  210. #define XHCI_RESET_LONG_USEC (10 * 1000 * 1000)
  211. #define XHCI_RESET_SHORT_USEC (250 * 1000)
  212. /* IMAN - Interrupt Management Register */
  213. #define IMAN_IE (1 << 1)
  214. #define IMAN_IP (1 << 0)
  215. /* USBSTS - USB status - status bitmasks */
  216. /* HC not running - set to 1 when run/stop bit is cleared. */
  217. #define STS_HALT XHCI_STS_HALT
  218. /* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
  219. #define STS_FATAL (1 << 2)
  220. /* event interrupt - clear this prior to clearing any IP flags in IR set*/
  221. #define STS_EINT (1 << 3)
  222. /* port change detect */
  223. #define STS_PORT (1 << 4)
  224. /* bits 5:7 reserved and zeroed */
  225. /* save state status - '1' means xHC is saving state */
  226. #define STS_SAVE (1 << 8)
  227. /* restore state status - '1' means xHC is restoring state */
  228. #define STS_RESTORE (1 << 9)
  229. /* true: save or restore error */
  230. #define STS_SRE (1 << 10)
  231. /* true: Controller Not Ready to accept doorbell or op reg writes after reset */
  232. #define STS_CNR XHCI_STS_CNR
  233. /* true: internal Host Controller Error - SW needs to reset and reinitialize */
  234. #define STS_HCE (1 << 12)
  235. /* bits 13:31 reserved and should be preserved */
  236. /*
  237. * DNCTRL - Device Notification Control Register - dev_notification bitmasks
  238. * Generate a device notification event when the HC sees a transaction with a
  239. * notification type that matches a bit set in this bit field.
  240. */
  241. #define DEV_NOTE_MASK (0xffff)
  242. #define ENABLE_DEV_NOTE(x) (1 << (x))
  243. /* Most of the device notification types should only be used for debug.
  244. * SW does need to pay attention to function wake notifications.
  245. */
  246. #define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
  247. /* CRCR - Command Ring Control Register - cmd_ring bitmasks */
  248. /* bit 0 is the command ring cycle state */
  249. /* stop ring operation after completion of the currently executing command */
  250. #define CMD_RING_PAUSE (1 << 1)
  251. /* stop ring immediately - abort the currently executing command */
  252. #define CMD_RING_ABORT (1 << 2)
  253. /* true: command ring is running */
  254. #define CMD_RING_RUNNING (1 << 3)
  255. /* bits 4:5 reserved and should be preserved */
  256. /* Command Ring pointer - bit mask for the lower 32 bits. */
  257. #define CMD_RING_RSVD_BITS (0x3f)
  258. /* CONFIG - Configure Register - config_reg bitmasks */
  259. /* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
  260. #define MAX_DEVS(p) ((p) & 0xff)
  261. /* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
  262. #define CONFIG_U3E (1 << 8)
  263. /* bit 9: Configuration Information Enable, xhci 1.1 */
  264. #define CONFIG_CIE (1 << 9)
  265. /* bits 10:31 - reserved and should be preserved */
  266. /* PORTSC - Port Status and Control Register - port_status_base bitmasks */
  267. /* true: device connected */
  268. #define PORT_CONNECT (1 << 0)
  269. /* true: port enabled */
  270. #define PORT_PE (1 << 1)
  271. /* bit 2 reserved and zeroed */
  272. /* true: port has an over-current condition */
  273. #define PORT_OC (1 << 3)
  274. /* true: port reset signaling asserted */
  275. #define PORT_RESET (1 << 4)
  276. /* Port Link State - bits 5:8
  277. * A read gives the current link PM state of the port,
  278. * a write with Link State Write Strobe set sets the link state.
  279. */
  280. #define PORT_PLS_MASK (0xf << 5)
  281. #define XDEV_U0 (0x0 << 5)
  282. #define XDEV_U1 (0x1 << 5)
  283. #define XDEV_U2 (0x2 << 5)
  284. #define XDEV_U3 (0x3 << 5)
  285. #define XDEV_DISABLED (0x4 << 5)
  286. #define XDEV_RXDETECT (0x5 << 5)
  287. #define XDEV_INACTIVE (0x6 << 5)
  288. #define XDEV_POLLING (0x7 << 5)
  289. #define XDEV_RECOVERY (0x8 << 5)
  290. #define XDEV_HOT_RESET (0x9 << 5)
  291. #define XDEV_COMP_MODE (0xa << 5)
  292. #define XDEV_TEST_MODE (0xb << 5)
  293. #define XDEV_RESUME (0xf << 5)
  294. /* true: port has power (see HCC_PPC) */
  295. #define PORT_POWER (1 << 9)
  296. /* bits 10:13 indicate device speed:
  297. * 0 - undefined speed - port hasn't be initialized by a reset yet
  298. * 1 - full speed
  299. * 2 - low speed
  300. * 3 - high speed
  301. * 4 - super speed
  302. * 5-15 reserved
  303. */
  304. #define DEV_SPEED_MASK (0xf << 10)
  305. #define XDEV_FS (0x1 << 10)
  306. #define XDEV_LS (0x2 << 10)
  307. #define XDEV_HS (0x3 << 10)
  308. #define XDEV_SS (0x4 << 10)
  309. #define XDEV_SSP (0x5 << 10)
  310. #define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
  311. #define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
  312. #define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
  313. #define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
  314. #define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
  315. #define DEV_SUPERSPEEDPLUS(p) (((p) & DEV_SPEED_MASK) == XDEV_SSP)
  316. #define DEV_SUPERSPEED_ANY(p) (((p) & DEV_SPEED_MASK) >= XDEV_SS)
  317. #define DEV_PORT_SPEED(p) (((p) >> 10) & 0x0f)
  318. /* Bits 20:23 in the Slot Context are the speed for the device */
  319. #define SLOT_SPEED_FS (XDEV_FS << 10)
  320. #define SLOT_SPEED_LS (XDEV_LS << 10)
  321. #define SLOT_SPEED_HS (XDEV_HS << 10)
  322. #define SLOT_SPEED_SS (XDEV_SS << 10)
  323. #define SLOT_SPEED_SSP (XDEV_SSP << 10)
  324. /* Port Indicator Control */
  325. #define PORT_LED_OFF (0 << 14)
  326. #define PORT_LED_AMBER (1 << 14)
  327. #define PORT_LED_GREEN (2 << 14)
  328. #define PORT_LED_MASK (3 << 14)
  329. /* Port Link State Write Strobe - set this when changing link state */
  330. #define PORT_LINK_STROBE (1 << 16)
  331. /* true: connect status change */
  332. #define PORT_CSC (1 << 17)
  333. /* true: port enable change */
  334. #define PORT_PEC (1 << 18)
  335. /* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
  336. * into an enabled state, and the device into the default state. A "warm" reset
  337. * also resets the link, forcing the device through the link training sequence.
  338. * SW can also look at the Port Reset register to see when warm reset is done.
  339. */
  340. #define PORT_WRC (1 << 19)
  341. /* true: over-current change */
  342. #define PORT_OCC (1 << 20)
  343. /* true: reset change - 1 to 0 transition of PORT_RESET */
  344. #define PORT_RC (1 << 21)
  345. /* port link status change - set on some port link state transitions:
  346. * Transition Reason
  347. * ------------------------------------------------------------------------------
  348. * - U3 to Resume Wakeup signaling from a device
  349. * - Resume to Recovery to U0 USB 3.0 device resume
  350. * - Resume to U0 USB 2.0 device resume
  351. * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
  352. * - U3 to U0 Software resume of USB 2.0 device complete
  353. * - U2 to U0 L1 resume of USB 2.1 device complete
  354. * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
  355. * - U0 to disabled L1 entry error with USB 2.1 device
  356. * - Any state to inactive Error on USB 3.0 port
  357. */
  358. #define PORT_PLC (1 << 22)
  359. /* port configure error change - port failed to configure its link partner */
  360. #define PORT_CEC (1 << 23)
  361. #define PORT_CHANGE_MASK (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
  362. PORT_RC | PORT_PLC | PORT_CEC)
  363. /* Cold Attach Status - xHC can set this bit to report device attached during
  364. * Sx state. Warm port reset should be perfomed to clear this bit and move port
  365. * to connected state.
  366. */
  367. #define PORT_CAS (1 << 24)
  368. /* wake on connect (enable) */
  369. #define PORT_WKCONN_E (1 << 25)
  370. /* wake on disconnect (enable) */
  371. #define PORT_WKDISC_E (1 << 26)
  372. /* wake on over-current (enable) */
  373. #define PORT_WKOC_E (1 << 27)
  374. /* bits 28:29 reserved */
  375. /* true: device is non-removable - for USB 3.0 roothub emulation */
  376. #define PORT_DEV_REMOVE (1 << 30)
  377. /* Initiate a warm port reset - complete when PORT_WRC is '1' */
  378. #define PORT_WR (1 << 31)
  379. /* We mark duplicate entries with -1 */
  380. #define DUPLICATE_ENTRY ((u8)(-1))
  381. /* Port Power Management Status and Control - port_power_base bitmasks */
  382. /* Inactivity timer value for transitions into U1, in microseconds.
  383. * Timeout can be up to 127us. 0xFF means an infinite timeout.
  384. */
  385. #define PORT_U1_TIMEOUT(p) ((p) & 0xff)
  386. #define PORT_U1_TIMEOUT_MASK 0xff
  387. /* Inactivity timer value for transitions into U2 */
  388. #define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
  389. #define PORT_U2_TIMEOUT_MASK (0xff << 8)
  390. /* Bits 24:31 for port testing */
  391. /* USB2 Protocol PORTSPMSC */
  392. #define PORT_L1S_MASK 7
  393. #define PORT_L1S_SUCCESS 1
  394. #define PORT_RWE (1 << 3)
  395. #define PORT_HIRD(p) (((p) & 0xf) << 4)
  396. #define PORT_HIRD_MASK (0xf << 4)
  397. #define PORT_L1DS_MASK (0xff << 8)
  398. #define PORT_L1DS(p) (((p) & 0xff) << 8)
  399. #define PORT_HLE (1 << 16)
  400. #define PORT_TEST_MODE_SHIFT 28
  401. /* USB3 Protocol PORTLI Port Link Information */
  402. #define PORT_RX_LANES(p) (((p) >> 16) & 0xf)
  403. #define PORT_TX_LANES(p) (((p) >> 20) & 0xf)
  404. /* USB2 Protocol PORTHLPMC */
  405. #define PORT_HIRDM(p)((p) & 3)
  406. #define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
  407. #define PORT_BESLD(p)(((p) & 0xf) << 10)
  408. /* use 512 microseconds as USB2 LPM L1 default timeout. */
  409. #define XHCI_L1_TIMEOUT 512
  410. /* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
  411. * Safe to use with mixed HIRD and BESL systems (host and device) and is used
  412. * by other operating systems.
  413. *
  414. * XHCI 1.0 errata 8/14/12 Table 13 notes:
  415. * "Software should choose xHC BESL/BESLD field values that do not violate a
  416. * device's resume latency requirements,
  417. * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
  418. * or not program values < '4' if BLC = '0' and a BESL device is attached.
  419. */
  420. #define XHCI_DEFAULT_BESL 4
  421. /*
  422. * USB3 specification define a 360ms tPollingLFPSTiemout for USB3 ports
  423. * to complete link training. usually link trainig completes much faster
  424. * so check status 10 times with 36ms sleep in places we need to wait for
  425. * polling to complete.
  426. */
  427. #define XHCI_PORT_POLLING_LFPS_TIME 36
  428. /**
  429. * struct xhci_intr_reg - Interrupt Register Set
  430. * @irq_pending: IMAN - Interrupt Management Register. Used to enable
  431. * interrupts and check for pending interrupts.
  432. * @irq_control: IMOD - Interrupt Moderation Register.
  433. * Used to throttle interrupts.
  434. * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
  435. * @erst_base: ERST base address.
  436. * @erst_dequeue: Event ring dequeue pointer.
  437. *
  438. * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
  439. * Ring Segment Table (ERST) associated with it. The event ring is comprised of
  440. * multiple segments of the same size. The HC places events on the ring and
  441. * "updates the Cycle bit in the TRBs to indicate to software the current
  442. * position of the Enqueue Pointer." The HCD (Linux) processes those events and
  443. * updates the dequeue pointer.
  444. */
  445. struct xhci_intr_reg {
  446. __le32 irq_pending;
  447. __le32 irq_control;
  448. __le32 erst_size;
  449. __le32 rsvd;
  450. __le64 erst_base;
  451. __le64 erst_dequeue;
  452. };
  453. /* irq_pending bitmasks */
  454. #define ER_IRQ_PENDING(p) ((p) & 0x1)
  455. /* bits 2:31 need to be preserved */
  456. /* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
  457. #define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
  458. #define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
  459. #define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
  460. /* irq_control bitmasks */
  461. /* Minimum interval between interrupts (in 250ns intervals). The interval
  462. * between interrupts will be longer if there are no events on the event ring.
  463. * Default is 4000 (1 ms).
  464. */
  465. #define ER_IRQ_INTERVAL_MASK (0xffff)
  466. /* Counter used to count down the time to the next interrupt - HW use only */
  467. #define ER_IRQ_COUNTER_MASK (0xffff << 16)
  468. /* erst_size bitmasks */
  469. /* Preserve bits 16:31 of erst_size */
  470. #define ERST_SIZE_MASK (0xffff << 16)
  471. /* erst_dequeue bitmasks */
  472. /* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
  473. * where the current dequeue pointer lies. This is an optional HW hint.
  474. */
  475. #define ERST_DESI_MASK (0x7)
  476. /* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
  477. * a work queue (or delayed service routine)?
  478. */
  479. #define ERST_EHB (1 << 3)
  480. #define ERST_PTR_MASK (0xf)
  481. /**
  482. * struct xhci_run_regs
  483. * @microframe_index:
  484. * MFINDEX - current microframe number
  485. *
  486. * Section 5.5 Host Controller Runtime Registers:
  487. * "Software should read and write these registers using only Dword (32 bit)
  488. * or larger accesses"
  489. */
  490. struct xhci_run_regs {
  491. __le32 microframe_index;
  492. __le32 rsvd[7];
  493. struct xhci_intr_reg ir_set[128];
  494. };
  495. /**
  496. * struct doorbell_array
  497. *
  498. * Bits 0 - 7: Endpoint target
  499. * Bits 8 - 15: RsvdZ
  500. * Bits 16 - 31: Stream ID
  501. *
  502. * Section 5.6
  503. */
  504. struct xhci_doorbell_array {
  505. __le32 doorbell[256];
  506. };
  507. #define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
  508. #define DB_VALUE_HOST 0x00000000
  509. /**
  510. * struct xhci_protocol_caps
  511. * @revision: major revision, minor revision, capability ID,
  512. * and next capability pointer.
  513. * @name_string: Four ASCII characters to say which spec this xHC
  514. * follows, typically "USB ".
  515. * @port_info: Port offset, count, and protocol-defined information.
  516. */
  517. struct xhci_protocol_caps {
  518. u32 revision;
  519. u32 name_string;
  520. u32 port_info;
  521. };
  522. #define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
  523. #define XHCI_EXT_PORT_MINOR(x) (((x) >> 16) & 0xff)
  524. #define XHCI_EXT_PORT_PSIC(x) (((x) >> 28) & 0x0f)
  525. #define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
  526. #define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
  527. #define XHCI_EXT_PORT_PSIV(x) (((x) >> 0) & 0x0f)
  528. #define XHCI_EXT_PORT_PSIE(x) (((x) >> 4) & 0x03)
  529. #define XHCI_EXT_PORT_PLT(x) (((x) >> 6) & 0x03)
  530. #define XHCI_EXT_PORT_PFD(x) (((x) >> 8) & 0x01)
  531. #define XHCI_EXT_PORT_LP(x) (((x) >> 14) & 0x03)
  532. #define XHCI_EXT_PORT_PSIM(x) (((x) >> 16) & 0xffff)
  533. #define PLT_MASK (0x03 << 6)
  534. #define PLT_SYM (0x00 << 6)
  535. #define PLT_ASYM_RX (0x02 << 6)
  536. #define PLT_ASYM_TX (0x03 << 6)
  537. /**
  538. * struct xhci_container_ctx
  539. * @type: Type of context. Used to calculated offsets to contained contexts.
  540. * @size: Size of the context data
  541. * @bytes: The raw context data given to HW
  542. * @dma: dma address of the bytes
  543. *
  544. * Represents either a Device or Input context. Holds a pointer to the raw
  545. * memory used for the context (bytes) and dma address of it (dma).
  546. */
  547. struct xhci_container_ctx {
  548. unsigned type;
  549. #define XHCI_CTX_TYPE_DEVICE 0x1
  550. #define XHCI_CTX_TYPE_INPUT 0x2
  551. int size;
  552. u8 *bytes;
  553. dma_addr_t dma;
  554. };
  555. /**
  556. * struct xhci_slot_ctx
  557. * @dev_info: Route string, device speed, hub info, and last valid endpoint
  558. * @dev_info2: Max exit latency for device number, root hub port number
  559. * @tt_info: tt_info is used to construct split transaction tokens
  560. * @dev_state: slot state and device address
  561. *
  562. * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
  563. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  564. * reserved at the end of the slot context for HC internal use.
  565. */
  566. struct xhci_slot_ctx {
  567. __le32 dev_info;
  568. __le32 dev_info2;
  569. __le32 tt_info;
  570. __le32 dev_state;
  571. /* offset 0x10 to 0x1f reserved for HC internal use */
  572. __le32 reserved[4];
  573. };
  574. /* dev_info bitmasks */
  575. /* Route String - 0:19 */
  576. #define ROUTE_STRING_MASK (0xfffff)
  577. /* Device speed - values defined by PORTSC Device Speed field - 20:23 */
  578. #define DEV_SPEED (0xf << 20)
  579. #define GET_DEV_SPEED(n) (((n) & DEV_SPEED) >> 20)
  580. /* bit 24 reserved */
  581. /* Is this LS/FS device connected through a HS hub? - bit 25 */
  582. #define DEV_MTT (0x1 << 25)
  583. /* Set if the device is a hub - bit 26 */
  584. #define DEV_HUB (0x1 << 26)
  585. /* Index of the last valid endpoint context in this device context - 27:31 */
  586. #define LAST_CTX_MASK (0x1f << 27)
  587. #define LAST_CTX(p) ((p) << 27)
  588. #define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
  589. #define SLOT_FLAG (1 << 0)
  590. #define EP0_FLAG (1 << 1)
  591. /* dev_info2 bitmasks */
  592. /* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
  593. #define MAX_EXIT (0xffff)
  594. /* Root hub port number that is needed to access the USB device */
  595. #define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
  596. #define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
  597. /* Maximum number of ports under a hub device */
  598. #define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
  599. #define DEVINFO_TO_MAX_PORTS(p) (((p) & (0xff << 24)) >> 24)
  600. /* tt_info bitmasks */
  601. /*
  602. * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
  603. * The Slot ID of the hub that isolates the high speed signaling from
  604. * this low or full-speed device. '0' if attached to root hub port.
  605. */
  606. #define TT_SLOT (0xff)
  607. /*
  608. * The number of the downstream facing port of the high-speed hub
  609. * '0' if the device is not low or full speed.
  610. */
  611. #define TT_PORT (0xff << 8)
  612. #define TT_THINK_TIME(p) (((p) & 0x3) << 16)
  613. #define GET_TT_THINK_TIME(p) (((p) & (0x3 << 16)) >> 16)
  614. /* dev_state bitmasks */
  615. /* USB device address - assigned by the HC */
  616. #define DEV_ADDR_MASK (0xff)
  617. /* bits 8:26 reserved */
  618. /* Slot state */
  619. #define SLOT_STATE (0x1f << 27)
  620. #define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
  621. #define SLOT_STATE_DISABLED 0
  622. #define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
  623. #define SLOT_STATE_DEFAULT 1
  624. #define SLOT_STATE_ADDRESSED 2
  625. #define SLOT_STATE_CONFIGURED 3
  626. /**
  627. * struct xhci_ep_ctx
  628. * @ep_info: endpoint state, streams, mult, and interval information.
  629. * @ep_info2: information on endpoint type, max packet size, max burst size,
  630. * error count, and whether the HC will force an event for all
  631. * transactions.
  632. * @deq: 64-bit ring dequeue pointer address. If the endpoint only
  633. * defines one stream, this points to the endpoint transfer ring.
  634. * Otherwise, it points to a stream context array, which has a
  635. * ring pointer for each flow.
  636. * @tx_info:
  637. * Average TRB lengths for the endpoint ring and
  638. * max payload within an Endpoint Service Interval Time (ESIT).
  639. *
  640. * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
  641. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  642. * reserved at the end of the endpoint context for HC internal use.
  643. */
  644. struct xhci_ep_ctx {
  645. __le32 ep_info;
  646. __le32 ep_info2;
  647. __le64 deq;
  648. __le32 tx_info;
  649. /* offset 0x14 - 0x1f reserved for HC internal use */
  650. __le32 reserved[3];
  651. };
  652. /* ep_info bitmasks */
  653. /*
  654. * Endpoint State - bits 0:2
  655. * 0 - disabled
  656. * 1 - running
  657. * 2 - halted due to halt condition - ok to manipulate endpoint ring
  658. * 3 - stopped
  659. * 4 - TRB error
  660. * 5-7 - reserved
  661. */
  662. #define EP_STATE_MASK (0x7)
  663. #define EP_STATE_DISABLED 0
  664. #define EP_STATE_RUNNING 1
  665. #define EP_STATE_HALTED 2
  666. #define EP_STATE_STOPPED 3
  667. #define EP_STATE_ERROR 4
  668. #define GET_EP_CTX_STATE(ctx) (le32_to_cpu((ctx)->ep_info) & EP_STATE_MASK)
  669. /* Mult - Max number of burtst within an interval, in EP companion desc. */
  670. #define EP_MULT(p) (((p) & 0x3) << 8)
  671. #define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
  672. /* bits 10:14 are Max Primary Streams */
  673. /* bit 15 is Linear Stream Array */
  674. /* Interval - period between requests to an endpoint - 125u increments. */
  675. #define EP_INTERVAL(p) (((p) & 0xff) << 16)
  676. #define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
  677. #define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
  678. #define EP_MAXPSTREAMS_MASK (0x1f << 10)
  679. #define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
  680. #define CTX_TO_EP_MAXPSTREAMS(p) (((p) & EP_MAXPSTREAMS_MASK) >> 10)
  681. /* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
  682. #define EP_HAS_LSA (1 << 15)
  683. /* hosts with LEC=1 use bits 31:24 as ESIT high bits. */
  684. #define CTX_TO_MAX_ESIT_PAYLOAD_HI(p) (((p) >> 24) & 0xff)
  685. /* ep_info2 bitmasks */
  686. /*
  687. * Force Event - generate transfer events for all TRBs for this endpoint
  688. * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
  689. */
  690. #define FORCE_EVENT (0x1)
  691. #define ERROR_COUNT(p) (((p) & 0x3) << 1)
  692. #define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
  693. #define EP_TYPE(p) ((p) << 3)
  694. #define ISOC_OUT_EP 1
  695. #define BULK_OUT_EP 2
  696. #define INT_OUT_EP 3
  697. #define CTRL_EP 4
  698. #define ISOC_IN_EP 5
  699. #define BULK_IN_EP 6
  700. #define INT_IN_EP 7
  701. /* bit 6 reserved */
  702. /* bit 7 is Host Initiate Disable - for disabling stream selection */
  703. #define MAX_BURST(p) (((p)&0xff) << 8)
  704. #define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
  705. #define MAX_PACKET(p) (((p)&0xffff) << 16)
  706. #define MAX_PACKET_MASK (0xffff << 16)
  707. #define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
  708. /* tx_info bitmasks */
  709. #define EP_AVG_TRB_LENGTH(p) ((p) & 0xffff)
  710. #define EP_MAX_ESIT_PAYLOAD_LO(p) (((p) & 0xffff) << 16)
  711. #define EP_MAX_ESIT_PAYLOAD_HI(p) ((((p) >> 16) & 0xff) << 24)
  712. #define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
  713. /* deq bitmasks */
  714. #define EP_CTX_CYCLE_MASK (1 << 0)
  715. #define SCTX_DEQ_MASK (~0xfL)
  716. /**
  717. * struct xhci_input_control_context
  718. * Input control context; see section 6.2.5.
  719. *
  720. * @drop_context: set the bit of the endpoint context you want to disable
  721. * @add_context: set the bit of the endpoint context you want to enable
  722. */
  723. struct xhci_input_control_ctx {
  724. __le32 drop_flags;
  725. __le32 add_flags;
  726. __le32 rsvd2[6];
  727. };
  728. #define EP_IS_ADDED(ctrl_ctx, i) \
  729. (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
  730. #define EP_IS_DROPPED(ctrl_ctx, i) \
  731. (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
  732. /* Represents everything that is needed to issue a command on the command ring.
  733. * It's useful to pre-allocate these for commands that cannot fail due to
  734. * out-of-memory errors, like freeing streams.
  735. */
  736. struct xhci_command {
  737. /* Input context for changing device state */
  738. struct xhci_container_ctx *in_ctx;
  739. u32 status;
  740. int slot_id;
  741. /* If completion is null, no one is waiting on this command
  742. * and the structure can be freed after the command completes.
  743. */
  744. struct completion *completion;
  745. union xhci_trb *command_trb;
  746. struct list_head cmd_list;
  747. ANDROID_KABI_RESERVE(1);
  748. ANDROID_KABI_RESERVE(2);
  749. };
  750. /* drop context bitmasks */
  751. #define DROP_EP(x) (0x1 << x)
  752. /* add context bitmasks */
  753. #define ADD_EP(x) (0x1 << x)
  754. struct xhci_stream_ctx {
  755. /* 64-bit stream ring address, cycle state, and stream type */
  756. __le64 stream_ring;
  757. /* offset 0x14 - 0x1f reserved for HC internal use */
  758. __le32 reserved[2];
  759. };
  760. /* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
  761. #define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
  762. /* Secondary stream array type, dequeue pointer is to a transfer ring */
  763. #define SCT_SEC_TR 0
  764. /* Primary stream array type, dequeue pointer is to a transfer ring */
  765. #define SCT_PRI_TR 1
  766. /* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
  767. #define SCT_SSA_8 2
  768. #define SCT_SSA_16 3
  769. #define SCT_SSA_32 4
  770. #define SCT_SSA_64 5
  771. #define SCT_SSA_128 6
  772. #define SCT_SSA_256 7
  773. /* Assume no secondary streams for now */
  774. struct xhci_stream_info {
  775. struct xhci_ring **stream_rings;
  776. /* Number of streams, including stream 0 (which drivers can't use) */
  777. unsigned int num_streams;
  778. /* The stream context array may be bigger than
  779. * the number of streams the driver asked for
  780. */
  781. struct xhci_stream_ctx *stream_ctx_array;
  782. unsigned int num_stream_ctxs;
  783. dma_addr_t ctx_array_dma;
  784. /* For mapping physical TRB addresses to segments in stream rings */
  785. struct radix_tree_root trb_address_map;
  786. struct xhci_command *free_streams_command;
  787. };
  788. #define SMALL_STREAM_ARRAY_SIZE 256
  789. #define MEDIUM_STREAM_ARRAY_SIZE 1024
  790. /* Some Intel xHCI host controllers need software to keep track of the bus
  791. * bandwidth. Keep track of endpoint info here. Each root port is allocated
  792. * the full bus bandwidth. We must also treat TTs (including each port under a
  793. * multi-TT hub) as a separate bandwidth domain. The direct memory interface
  794. * (DMI) also limits the total bandwidth (across all domains) that can be used.
  795. */
  796. struct xhci_bw_info {
  797. /* ep_interval is zero-based */
  798. unsigned int ep_interval;
  799. /* mult and num_packets are one-based */
  800. unsigned int mult;
  801. unsigned int num_packets;
  802. unsigned int max_packet_size;
  803. unsigned int max_esit_payload;
  804. unsigned int type;
  805. };
  806. /* "Block" sizes in bytes the hardware uses for different device speeds.
  807. * The logic in this part of the hardware limits the number of bits the hardware
  808. * can use, so must represent bandwidth in a less precise manner to mimic what
  809. * the scheduler hardware computes.
  810. */
  811. #define FS_BLOCK 1
  812. #define HS_BLOCK 4
  813. #define SS_BLOCK 16
  814. #define DMI_BLOCK 32
  815. /* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
  816. * with each byte transferred. SuperSpeed devices have an initial overhead to
  817. * set up bursts. These are in blocks, see above. LS overhead has already been
  818. * translated into FS blocks.
  819. */
  820. #define DMI_OVERHEAD 8
  821. #define DMI_OVERHEAD_BURST 4
  822. #define SS_OVERHEAD 8
  823. #define SS_OVERHEAD_BURST 32
  824. #define HS_OVERHEAD 26
  825. #define FS_OVERHEAD 20
  826. #define LS_OVERHEAD 128
  827. /* The TTs need to claim roughly twice as much bandwidth (94 bytes per
  828. * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
  829. * of overhead associated with split transfers crossing microframe boundaries.
  830. * 31 blocks is pure protocol overhead.
  831. */
  832. #define TT_HS_OVERHEAD (31 + 94)
  833. #define TT_DMI_OVERHEAD (25 + 12)
  834. /* Bandwidth limits in blocks */
  835. #define FS_BW_LIMIT 1285
  836. #define TT_BW_LIMIT 1320
  837. #define HS_BW_LIMIT 1607
  838. #define SS_BW_LIMIT_IN 3906
  839. #define DMI_BW_LIMIT_IN 3906
  840. #define SS_BW_LIMIT_OUT 3906
  841. #define DMI_BW_LIMIT_OUT 3906
  842. /* Percentage of bus bandwidth reserved for non-periodic transfers */
  843. #define FS_BW_RESERVED 10
  844. #define HS_BW_RESERVED 20
  845. #define SS_BW_RESERVED 10
  846. struct xhci_virt_ep {
  847. struct xhci_virt_device *vdev; /* parent */
  848. unsigned int ep_index;
  849. struct xhci_ring *ring;
  850. /* Related to endpoints that are configured to use stream IDs only */
  851. struct xhci_stream_info *stream_info;
  852. /* Temporary storage in case the configure endpoint command fails and we
  853. * have to restore the device state to the previous state
  854. */
  855. struct xhci_ring *new_ring;
  856. unsigned int err_count;
  857. unsigned int ep_state;
  858. #define SET_DEQ_PENDING (1 << 0)
  859. #define EP_HALTED (1 << 1) /* For stall handling */
  860. #define EP_STOP_CMD_PENDING (1 << 2) /* For URB cancellation */
  861. /* Transitioning the endpoint to using streams, don't enqueue URBs */
  862. #define EP_GETTING_STREAMS (1 << 3)
  863. #define EP_HAS_STREAMS (1 << 4)
  864. /* Transitioning the endpoint to not using streams, don't enqueue URBs */
  865. #define EP_GETTING_NO_STREAMS (1 << 5)
  866. #define EP_HARD_CLEAR_TOGGLE (1 << 6)
  867. #define EP_SOFT_CLEAR_TOGGLE (1 << 7)
  868. /* usb_hub_clear_tt_buffer is in progress */
  869. #define EP_CLEARING_TT (1 << 8)
  870. /* ---- Related to URB cancellation ---- */
  871. struct list_head cancelled_td_list;
  872. struct xhci_hcd *xhci;
  873. /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
  874. * command. We'll need to update the ring's dequeue segment and dequeue
  875. * pointer after the command completes.
  876. */
  877. struct xhci_segment *queued_deq_seg;
  878. union xhci_trb *queued_deq_ptr;
  879. /*
  880. * Sometimes the xHC can not process isochronous endpoint ring quickly
  881. * enough, and it will miss some isoc tds on the ring and generate
  882. * a Missed Service Error Event.
  883. * Set skip flag when receive a Missed Service Error Event and
  884. * process the missed tds on the endpoint ring.
  885. */
  886. bool skip;
  887. /* Bandwidth checking storage */
  888. struct xhci_bw_info bw_info;
  889. struct list_head bw_endpoint_list;
  890. /* Isoch Frame ID checking storage */
  891. int next_frame_id;
  892. /* Use new Isoch TRB layout needed for extended TBC support */
  893. bool use_extended_tbc;
  894. };
  895. enum xhci_overhead_type {
  896. LS_OVERHEAD_TYPE = 0,
  897. FS_OVERHEAD_TYPE,
  898. HS_OVERHEAD_TYPE,
  899. };
  900. struct xhci_interval_bw {
  901. unsigned int num_packets;
  902. /* Sorted by max packet size.
  903. * Head of the list is the greatest max packet size.
  904. */
  905. struct list_head endpoints;
  906. /* How many endpoints of each speed are present. */
  907. unsigned int overhead[3];
  908. };
  909. #define XHCI_MAX_INTERVAL 16
  910. struct xhci_interval_bw_table {
  911. unsigned int interval0_esit_payload;
  912. struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
  913. /* Includes reserved bandwidth for async endpoints */
  914. unsigned int bw_used;
  915. unsigned int ss_bw_in;
  916. unsigned int ss_bw_out;
  917. };
  918. #define EP_CTX_PER_DEV 31
  919. struct xhci_virt_device {
  920. int slot_id;
  921. struct usb_device *udev;
  922. /*
  923. * Commands to the hardware are passed an "input context" that
  924. * tells the hardware what to change in its data structures.
  925. * The hardware will return changes in an "output context" that
  926. * software must allocate for the hardware. We need to keep
  927. * track of input and output contexts separately because
  928. * these commands might fail and we don't trust the hardware.
  929. */
  930. struct xhci_container_ctx *out_ctx;
  931. /* Used for addressing devices and configuration changes */
  932. struct xhci_container_ctx *in_ctx;
  933. struct xhci_virt_ep eps[EP_CTX_PER_DEV];
  934. u8 fake_port;
  935. u8 real_port;
  936. struct xhci_interval_bw_table *bw_table;
  937. struct xhci_tt_bw_info *tt_info;
  938. /*
  939. * flags for state tracking based on events and issued commands.
  940. * Software can not rely on states from output contexts because of
  941. * latency between events and xHC updating output context values.
  942. * See xhci 1.1 section 4.8.3 for more details
  943. */
  944. unsigned long flags;
  945. #define VDEV_PORT_ERROR BIT(0) /* Port error, link inactive */
  946. /* The current max exit latency for the enabled USB3 link states. */
  947. u16 current_mel;
  948. /* Used for the debugfs interfaces. */
  949. void *debugfs_private;
  950. };
  951. /*
  952. * For each roothub, keep track of the bandwidth information for each periodic
  953. * interval.
  954. *
  955. * If a high speed hub is attached to the roothub, each TT associated with that
  956. * hub is a separate bandwidth domain. The interval information for the
  957. * endpoints on the devices under that TT will appear in the TT structure.
  958. */
  959. struct xhci_root_port_bw_info {
  960. struct list_head tts;
  961. unsigned int num_active_tts;
  962. struct xhci_interval_bw_table bw_table;
  963. };
  964. struct xhci_tt_bw_info {
  965. struct list_head tt_list;
  966. int slot_id;
  967. int ttport;
  968. struct xhci_interval_bw_table bw_table;
  969. int active_eps;
  970. };
  971. /**
  972. * struct xhci_device_context_array
  973. * @dev_context_ptr array of 64-bit DMA addresses for device contexts
  974. */
  975. struct xhci_device_context_array {
  976. /* 64-bit device addresses; we only write 32-bit addresses */
  977. __le64 dev_context_ptrs[MAX_HC_SLOTS];
  978. /* private xHCD pointers */
  979. dma_addr_t dma;
  980. };
  981. /* TODO: write function to set the 64-bit device DMA address */
  982. /*
  983. * TODO: change this to be dynamically sized at HC mem init time since the HC
  984. * might not be able to handle the maximum number of devices possible.
  985. */
  986. struct xhci_transfer_event {
  987. /* 64-bit buffer address, or immediate data */
  988. __le64 buffer;
  989. __le32 transfer_len;
  990. /* This field is interpreted differently based on the type of TRB */
  991. __le32 flags;
  992. };
  993. /* Transfer event TRB length bit mask */
  994. /* bits 0:23 */
  995. #define EVENT_TRB_LEN(p) ((p) & 0xffffff)
  996. /** Transfer Event bit fields **/
  997. #define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
  998. /* Completion Code - only applicable for some types of TRBs */
  999. #define COMP_CODE_MASK (0xff << 24)
  1000. #define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
  1001. #define COMP_INVALID 0
  1002. #define COMP_SUCCESS 1
  1003. #define COMP_DATA_BUFFER_ERROR 2
  1004. #define COMP_BABBLE_DETECTED_ERROR 3
  1005. #define COMP_USB_TRANSACTION_ERROR 4
  1006. #define COMP_TRB_ERROR 5
  1007. #define COMP_STALL_ERROR 6
  1008. #define COMP_RESOURCE_ERROR 7
  1009. #define COMP_BANDWIDTH_ERROR 8
  1010. #define COMP_NO_SLOTS_AVAILABLE_ERROR 9
  1011. #define COMP_INVALID_STREAM_TYPE_ERROR 10
  1012. #define COMP_SLOT_NOT_ENABLED_ERROR 11
  1013. #define COMP_ENDPOINT_NOT_ENABLED_ERROR 12
  1014. #define COMP_SHORT_PACKET 13
  1015. #define COMP_RING_UNDERRUN 14
  1016. #define COMP_RING_OVERRUN 15
  1017. #define COMP_VF_EVENT_RING_FULL_ERROR 16
  1018. #define COMP_PARAMETER_ERROR 17
  1019. #define COMP_BANDWIDTH_OVERRUN_ERROR 18
  1020. #define COMP_CONTEXT_STATE_ERROR 19
  1021. #define COMP_NO_PING_RESPONSE_ERROR 20
  1022. #define COMP_EVENT_RING_FULL_ERROR 21
  1023. #define COMP_INCOMPATIBLE_DEVICE_ERROR 22
  1024. #define COMP_MISSED_SERVICE_ERROR 23
  1025. #define COMP_COMMAND_RING_STOPPED 24
  1026. #define COMP_COMMAND_ABORTED 25
  1027. #define COMP_STOPPED 26
  1028. #define COMP_STOPPED_LENGTH_INVALID 27
  1029. #define COMP_STOPPED_SHORT_PACKET 28
  1030. #define COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR 29
  1031. #define COMP_ISOCH_BUFFER_OVERRUN 31
  1032. #define COMP_EVENT_LOST_ERROR 32
  1033. #define COMP_UNDEFINED_ERROR 33
  1034. #define COMP_INVALID_STREAM_ID_ERROR 34
  1035. #define COMP_SECONDARY_BANDWIDTH_ERROR 35
  1036. #define COMP_SPLIT_TRANSACTION_ERROR 36
  1037. static inline const char *xhci_trb_comp_code_string(u8 status)
  1038. {
  1039. switch (status) {
  1040. case COMP_INVALID:
  1041. return "Invalid";
  1042. case COMP_SUCCESS:
  1043. return "Success";
  1044. case COMP_DATA_BUFFER_ERROR:
  1045. return "Data Buffer Error";
  1046. case COMP_BABBLE_DETECTED_ERROR:
  1047. return "Babble Detected";
  1048. case COMP_USB_TRANSACTION_ERROR:
  1049. return "USB Transaction Error";
  1050. case COMP_TRB_ERROR:
  1051. return "TRB Error";
  1052. case COMP_STALL_ERROR:
  1053. return "Stall Error";
  1054. case COMP_RESOURCE_ERROR:
  1055. return "Resource Error";
  1056. case COMP_BANDWIDTH_ERROR:
  1057. return "Bandwidth Error";
  1058. case COMP_NO_SLOTS_AVAILABLE_ERROR:
  1059. return "No Slots Available Error";
  1060. case COMP_INVALID_STREAM_TYPE_ERROR:
  1061. return "Invalid Stream Type Error";
  1062. case COMP_SLOT_NOT_ENABLED_ERROR:
  1063. return "Slot Not Enabled Error";
  1064. case COMP_ENDPOINT_NOT_ENABLED_ERROR:
  1065. return "Endpoint Not Enabled Error";
  1066. case COMP_SHORT_PACKET:
  1067. return "Short Packet";
  1068. case COMP_RING_UNDERRUN:
  1069. return "Ring Underrun";
  1070. case COMP_RING_OVERRUN:
  1071. return "Ring Overrun";
  1072. case COMP_VF_EVENT_RING_FULL_ERROR:
  1073. return "VF Event Ring Full Error";
  1074. case COMP_PARAMETER_ERROR:
  1075. return "Parameter Error";
  1076. case COMP_BANDWIDTH_OVERRUN_ERROR:
  1077. return "Bandwidth Overrun Error";
  1078. case COMP_CONTEXT_STATE_ERROR:
  1079. return "Context State Error";
  1080. case COMP_NO_PING_RESPONSE_ERROR:
  1081. return "No Ping Response Error";
  1082. case COMP_EVENT_RING_FULL_ERROR:
  1083. return "Event Ring Full Error";
  1084. case COMP_INCOMPATIBLE_DEVICE_ERROR:
  1085. return "Incompatible Device Error";
  1086. case COMP_MISSED_SERVICE_ERROR:
  1087. return "Missed Service Error";
  1088. case COMP_COMMAND_RING_STOPPED:
  1089. return "Command Ring Stopped";
  1090. case COMP_COMMAND_ABORTED:
  1091. return "Command Aborted";
  1092. case COMP_STOPPED:
  1093. return "Stopped";
  1094. case COMP_STOPPED_LENGTH_INVALID:
  1095. return "Stopped - Length Invalid";
  1096. case COMP_STOPPED_SHORT_PACKET:
  1097. return "Stopped - Short Packet";
  1098. case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
  1099. return "Max Exit Latency Too Large Error";
  1100. case COMP_ISOCH_BUFFER_OVERRUN:
  1101. return "Isoch Buffer Overrun";
  1102. case COMP_EVENT_LOST_ERROR:
  1103. return "Event Lost Error";
  1104. case COMP_UNDEFINED_ERROR:
  1105. return "Undefined Error";
  1106. case COMP_INVALID_STREAM_ID_ERROR:
  1107. return "Invalid Stream ID Error";
  1108. case COMP_SECONDARY_BANDWIDTH_ERROR:
  1109. return "Secondary Bandwidth Error";
  1110. case COMP_SPLIT_TRANSACTION_ERROR:
  1111. return "Split Transaction Error";
  1112. default:
  1113. return "Unknown!!";
  1114. }
  1115. }
  1116. struct xhci_link_trb {
  1117. /* 64-bit segment pointer*/
  1118. __le64 segment_ptr;
  1119. __le32 intr_target;
  1120. __le32 control;
  1121. };
  1122. /* control bitfields */
  1123. #define LINK_TOGGLE (0x1<<1)
  1124. /* Command completion event TRB */
  1125. struct xhci_event_cmd {
  1126. /* Pointer to command TRB, or the value passed by the event data trb */
  1127. __le64 cmd_trb;
  1128. __le32 status;
  1129. __le32 flags;
  1130. };
  1131. /* flags bitmasks */
  1132. /* Address device - disable SetAddress */
  1133. #define TRB_BSR (1<<9)
  1134. /* Configure Endpoint - Deconfigure */
  1135. #define TRB_DC (1<<9)
  1136. /* Stop Ring - Transfer State Preserve */
  1137. #define TRB_TSP (1<<9)
  1138. enum xhci_ep_reset_type {
  1139. EP_HARD_RESET,
  1140. EP_SOFT_RESET,
  1141. };
  1142. /* Force Event */
  1143. #define TRB_TO_VF_INTR_TARGET(p) (((p) & (0x3ff << 22)) >> 22)
  1144. #define TRB_TO_VF_ID(p) (((p) & (0xff << 16)) >> 16)
  1145. /* Set Latency Tolerance Value */
  1146. #define TRB_TO_BELT(p) (((p) & (0xfff << 16)) >> 16)
  1147. /* Get Port Bandwidth */
  1148. #define TRB_TO_DEV_SPEED(p) (((p) & (0xf << 16)) >> 16)
  1149. /* Force Header */
  1150. #define TRB_TO_PACKET_TYPE(p) ((p) & 0x1f)
  1151. #define TRB_TO_ROOTHUB_PORT(p) (((p) & (0xff << 24)) >> 24)
  1152. enum xhci_setup_dev {
  1153. SETUP_CONTEXT_ONLY,
  1154. SETUP_CONTEXT_ADDRESS,
  1155. };
  1156. /* bits 16:23 are the virtual function ID */
  1157. /* bits 24:31 are the slot ID */
  1158. #define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
  1159. #define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
  1160. /* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
  1161. #define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
  1162. #define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
  1163. #define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
  1164. #define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
  1165. #define LAST_EP_INDEX 30
  1166. /* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
  1167. #define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
  1168. #define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
  1169. #define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
  1170. /* Link TRB specific fields */
  1171. #define TRB_TC (1<<1)
  1172. /* Port Status Change Event TRB fields */
  1173. /* Port ID - bits 31:24 */
  1174. #define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
  1175. #define EVENT_DATA (1 << 2)
  1176. /* Normal TRB fields */
  1177. /* transfer_len bitmasks - bits 0:16 */
  1178. #define TRB_LEN(p) ((p) & 0x1ffff)
  1179. /* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
  1180. #define TRB_TD_SIZE(p) (min((p), (u32)31) << 17)
  1181. #define GET_TD_SIZE(p) (((p) & 0x3e0000) >> 17)
  1182. /* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */
  1183. #define TRB_TD_SIZE_TBC(p) (min((p), (u32)31) << 17)
  1184. /* Interrupter Target - which MSI-X vector to target the completion event at */
  1185. #define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
  1186. #define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
  1187. /* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */
  1188. #define TRB_TBC(p) (((p) & 0x3) << 7)
  1189. #define TRB_TLBPC(p) (((p) & 0xf) << 16)
  1190. /* Cycle bit - indicates TRB ownership by HC or HCD */
  1191. #define TRB_CYCLE (1<<0)
  1192. /*
  1193. * Force next event data TRB to be evaluated before task switch.
  1194. * Used to pass OS data back after a TD completes.
  1195. */
  1196. #define TRB_ENT (1<<1)
  1197. /* Interrupt on short packet */
  1198. #define TRB_ISP (1<<2)
  1199. /* Set PCIe no snoop attribute */
  1200. #define TRB_NO_SNOOP (1<<3)
  1201. /* Chain multiple TRBs into a TD */
  1202. #define TRB_CHAIN (1<<4)
  1203. /* Interrupt on completion */
  1204. #define TRB_IOC (1<<5)
  1205. /* The buffer pointer contains immediate data */
  1206. #define TRB_IDT (1<<6)
  1207. /* TDs smaller than this might use IDT */
  1208. #define TRB_IDT_MAX_SIZE 8
  1209. /* Block Event Interrupt */
  1210. #define TRB_BEI (1<<9)
  1211. /* Control transfer TRB specific fields */
  1212. #define TRB_DIR_IN (1<<16)
  1213. #define TRB_TX_TYPE(p) ((p) << 16)
  1214. #define TRB_DATA_OUT 2
  1215. #define TRB_DATA_IN 3
  1216. /* Isochronous TRB specific fields */
  1217. #define TRB_SIA (1<<31)
  1218. #define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20)
  1219. /* TRB cache size for xHC with TRB cache */
  1220. #define TRB_CACHE_SIZE_HS 8
  1221. #define TRB_CACHE_SIZE_SS 16
  1222. struct xhci_generic_trb {
  1223. __le32 field[4];
  1224. };
  1225. union xhci_trb {
  1226. struct xhci_link_trb link;
  1227. struct xhci_transfer_event trans_event;
  1228. struct xhci_event_cmd event_cmd;
  1229. struct xhci_generic_trb generic;
  1230. };
  1231. /* TRB bit mask */
  1232. #define TRB_TYPE_BITMASK (0xfc00)
  1233. #define TRB_TYPE(p) ((p) << 10)
  1234. #define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
  1235. /* TRB type IDs */
  1236. /* bulk, interrupt, isoc scatter/gather, and control data stage */
  1237. #define TRB_NORMAL 1
  1238. /* setup stage for control transfers */
  1239. #define TRB_SETUP 2
  1240. /* data stage for control transfers */
  1241. #define TRB_DATA 3
  1242. /* status stage for control transfers */
  1243. #define TRB_STATUS 4
  1244. /* isoc transfers */
  1245. #define TRB_ISOC 5
  1246. /* TRB for linking ring segments */
  1247. #define TRB_LINK 6
  1248. #define TRB_EVENT_DATA 7
  1249. /* Transfer Ring No-op (not for the command ring) */
  1250. #define TRB_TR_NOOP 8
  1251. /* Command TRBs */
  1252. /* Enable Slot Command */
  1253. #define TRB_ENABLE_SLOT 9
  1254. /* Disable Slot Command */
  1255. #define TRB_DISABLE_SLOT 10
  1256. /* Address Device Command */
  1257. #define TRB_ADDR_DEV 11
  1258. /* Configure Endpoint Command */
  1259. #define TRB_CONFIG_EP 12
  1260. /* Evaluate Context Command */
  1261. #define TRB_EVAL_CONTEXT 13
  1262. /* Reset Endpoint Command */
  1263. #define TRB_RESET_EP 14
  1264. /* Stop Transfer Ring Command */
  1265. #define TRB_STOP_RING 15
  1266. /* Set Transfer Ring Dequeue Pointer Command */
  1267. #define TRB_SET_DEQ 16
  1268. /* Reset Device Command */
  1269. #define TRB_RESET_DEV 17
  1270. /* Force Event Command (opt) */
  1271. #define TRB_FORCE_EVENT 18
  1272. /* Negotiate Bandwidth Command (opt) */
  1273. #define TRB_NEG_BANDWIDTH 19
  1274. /* Set Latency Tolerance Value Command (opt) */
  1275. #define TRB_SET_LT 20
  1276. /* Get port bandwidth Command */
  1277. #define TRB_GET_BW 21
  1278. /* Force Header Command - generate a transaction or link management packet */
  1279. #define TRB_FORCE_HEADER 22
  1280. /* No-op Command - not for transfer rings */
  1281. #define TRB_CMD_NOOP 23
  1282. /* TRB IDs 24-31 reserved */
  1283. /* Event TRBS */
  1284. /* Transfer Event */
  1285. #define TRB_TRANSFER 32
  1286. /* Command Completion Event */
  1287. #define TRB_COMPLETION 33
  1288. /* Port Status Change Event */
  1289. #define TRB_PORT_STATUS 34
  1290. /* Bandwidth Request Event (opt) */
  1291. #define TRB_BANDWIDTH_EVENT 35
  1292. /* Doorbell Event (opt) */
  1293. #define TRB_DOORBELL 36
  1294. /* Host Controller Event */
  1295. #define TRB_HC_EVENT 37
  1296. /* Device Notification Event - device sent function wake notification */
  1297. #define TRB_DEV_NOTE 38
  1298. /* MFINDEX Wrap Event - microframe counter wrapped */
  1299. #define TRB_MFINDEX_WRAP 39
  1300. /* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
  1301. #define TRB_VENDOR_DEFINED_LOW 48
  1302. /* Nec vendor-specific command completion event. */
  1303. #define TRB_NEC_CMD_COMP 48
  1304. /* Get NEC firmware revision. */
  1305. #define TRB_NEC_GET_FW 49
  1306. static inline const char *xhci_trb_type_string(u8 type)
  1307. {
  1308. switch (type) {
  1309. case TRB_NORMAL:
  1310. return "Normal";
  1311. case TRB_SETUP:
  1312. return "Setup Stage";
  1313. case TRB_DATA:
  1314. return "Data Stage";
  1315. case TRB_STATUS:
  1316. return "Status Stage";
  1317. case TRB_ISOC:
  1318. return "Isoch";
  1319. case TRB_LINK:
  1320. return "Link";
  1321. case TRB_EVENT_DATA:
  1322. return "Event Data";
  1323. case TRB_TR_NOOP:
  1324. return "No-Op";
  1325. case TRB_ENABLE_SLOT:
  1326. return "Enable Slot Command";
  1327. case TRB_DISABLE_SLOT:
  1328. return "Disable Slot Command";
  1329. case TRB_ADDR_DEV:
  1330. return "Address Device Command";
  1331. case TRB_CONFIG_EP:
  1332. return "Configure Endpoint Command";
  1333. case TRB_EVAL_CONTEXT:
  1334. return "Evaluate Context Command";
  1335. case TRB_RESET_EP:
  1336. return "Reset Endpoint Command";
  1337. case TRB_STOP_RING:
  1338. return "Stop Ring Command";
  1339. case TRB_SET_DEQ:
  1340. return "Set TR Dequeue Pointer Command";
  1341. case TRB_RESET_DEV:
  1342. return "Reset Device Command";
  1343. case TRB_FORCE_EVENT:
  1344. return "Force Event Command";
  1345. case TRB_NEG_BANDWIDTH:
  1346. return "Negotiate Bandwidth Command";
  1347. case TRB_SET_LT:
  1348. return "Set Latency Tolerance Value Command";
  1349. case TRB_GET_BW:
  1350. return "Get Port Bandwidth Command";
  1351. case TRB_FORCE_HEADER:
  1352. return "Force Header Command";
  1353. case TRB_CMD_NOOP:
  1354. return "No-Op Command";
  1355. case TRB_TRANSFER:
  1356. return "Transfer Event";
  1357. case TRB_COMPLETION:
  1358. return "Command Completion Event";
  1359. case TRB_PORT_STATUS:
  1360. return "Port Status Change Event";
  1361. case TRB_BANDWIDTH_EVENT:
  1362. return "Bandwidth Request Event";
  1363. case TRB_DOORBELL:
  1364. return "Doorbell Event";
  1365. case TRB_HC_EVENT:
  1366. return "Host Controller Event";
  1367. case TRB_DEV_NOTE:
  1368. return "Device Notification Event";
  1369. case TRB_MFINDEX_WRAP:
  1370. return "MFINDEX Wrap Event";
  1371. case TRB_NEC_CMD_COMP:
  1372. return "NEC Command Completion Event";
  1373. case TRB_NEC_GET_FW:
  1374. return "NET Get Firmware Revision Command";
  1375. default:
  1376. return "UNKNOWN";
  1377. }
  1378. }
  1379. #define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
  1380. /* Above, but for __le32 types -- can avoid work by swapping constants: */
  1381. #define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
  1382. cpu_to_le32(TRB_TYPE(TRB_LINK)))
  1383. #define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
  1384. cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
  1385. #define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
  1386. #define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
  1387. /*
  1388. * TRBS_PER_SEGMENT must be a multiple of 4,
  1389. * since the command ring is 64-byte aligned.
  1390. * It must also be greater than 16.
  1391. */
  1392. #define TRBS_PER_SEGMENT 256
  1393. /* Allow two commands + a link TRB, along with any reserved command TRBs */
  1394. #define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
  1395. #define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
  1396. #define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
  1397. /* TRB buffer pointers can't cross 64KB boundaries */
  1398. #define TRB_MAX_BUFF_SHIFT 16
  1399. #define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
  1400. /* How much data is left before the 64KB boundary? */
  1401. #define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr) (TRB_MAX_BUFF_SIZE - \
  1402. (addr & (TRB_MAX_BUFF_SIZE - 1)))
  1403. #define MAX_SOFT_RETRY 3
  1404. /*
  1405. * Limits of consecutive isoc trbs that can Block Event Interrupt (BEI) if
  1406. * XHCI_AVOID_BEI quirk is in use.
  1407. */
  1408. #define AVOID_BEI_INTERVAL_MIN 8
  1409. #define AVOID_BEI_INTERVAL_MAX 32
  1410. struct xhci_segment {
  1411. union xhci_trb *trbs;
  1412. /* private to HCD */
  1413. struct xhci_segment *next;
  1414. dma_addr_t dma;
  1415. /* Max packet sized bounce buffer for td-fragmant alignment */
  1416. dma_addr_t bounce_dma;
  1417. void *bounce_buf;
  1418. unsigned int bounce_offs;
  1419. unsigned int bounce_len;
  1420. ANDROID_KABI_RESERVE(1);
  1421. };
  1422. enum xhci_cancelled_td_status {
  1423. TD_DIRTY = 0,
  1424. TD_HALTED,
  1425. TD_CLEARING_CACHE,
  1426. TD_CLEARED,
  1427. };
  1428. struct xhci_td {
  1429. struct list_head td_list;
  1430. struct list_head cancelled_td_list;
  1431. int status;
  1432. enum xhci_cancelled_td_status cancel_status;
  1433. struct urb *urb;
  1434. struct xhci_segment *start_seg;
  1435. union xhci_trb *first_trb;
  1436. union xhci_trb *last_trb;
  1437. struct xhci_segment *last_trb_seg;
  1438. struct xhci_segment *bounce_seg;
  1439. /* actual_length of the URB has already been set */
  1440. bool urb_length_set;
  1441. unsigned int num_trbs;
  1442. };
  1443. /* xHCI command default timeout value */
  1444. #define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
  1445. /* command descriptor */
  1446. struct xhci_cd {
  1447. struct xhci_command *command;
  1448. union xhci_trb *cmd_trb;
  1449. };
  1450. enum xhci_ring_type {
  1451. TYPE_CTRL = 0,
  1452. TYPE_ISOC,
  1453. TYPE_BULK,
  1454. TYPE_INTR,
  1455. TYPE_STREAM,
  1456. TYPE_COMMAND,
  1457. TYPE_EVENT,
  1458. };
  1459. static inline const char *xhci_ring_type_string(enum xhci_ring_type type)
  1460. {
  1461. switch (type) {
  1462. case TYPE_CTRL:
  1463. return "CTRL";
  1464. case TYPE_ISOC:
  1465. return "ISOC";
  1466. case TYPE_BULK:
  1467. return "BULK";
  1468. case TYPE_INTR:
  1469. return "INTR";
  1470. case TYPE_STREAM:
  1471. return "STREAM";
  1472. case TYPE_COMMAND:
  1473. return "CMD";
  1474. case TYPE_EVENT:
  1475. return "EVENT";
  1476. }
  1477. return "UNKNOWN";
  1478. }
  1479. struct xhci_ring {
  1480. struct xhci_segment *first_seg;
  1481. struct xhci_segment *last_seg;
  1482. union xhci_trb *enqueue;
  1483. struct xhci_segment *enq_seg;
  1484. union xhci_trb *dequeue;
  1485. struct xhci_segment *deq_seg;
  1486. struct list_head td_list;
  1487. /*
  1488. * Write the cycle state into the TRB cycle field to give ownership of
  1489. * the TRB to the host controller (if we are the producer), or to check
  1490. * if we own the TRB (if we are the consumer). See section 4.9.1.
  1491. */
  1492. u32 cycle_state;
  1493. unsigned int stream_id;
  1494. unsigned int num_segs;
  1495. unsigned int num_trbs_free;
  1496. unsigned int num_trbs_free_temp;
  1497. unsigned int bounce_buf_len;
  1498. enum xhci_ring_type type;
  1499. bool last_td_was_short;
  1500. struct radix_tree_root *trb_address_map;
  1501. ANDROID_KABI_RESERVE(1);
  1502. ANDROID_KABI_RESERVE(2);
  1503. };
  1504. struct xhci_erst_entry {
  1505. /* 64-bit event ring segment address */
  1506. __le64 seg_addr;
  1507. __le32 seg_size;
  1508. /* Set to zero */
  1509. __le32 rsvd;
  1510. };
  1511. struct xhci_erst {
  1512. struct xhci_erst_entry *entries;
  1513. unsigned int num_entries;
  1514. /* xhci->event_ring keeps track of segment dma addresses */
  1515. dma_addr_t erst_dma_addr;
  1516. /* Num entries the ERST can contain */
  1517. unsigned int erst_size;
  1518. ANDROID_KABI_RESERVE(1);
  1519. };
  1520. struct xhci_scratchpad {
  1521. u64 *sp_array;
  1522. dma_addr_t sp_dma;
  1523. void **sp_buffers;
  1524. };
  1525. struct urb_priv {
  1526. int num_tds;
  1527. int num_tds_done;
  1528. struct xhci_td td[];
  1529. };
  1530. /*
  1531. * Each segment table entry is 4*32bits long. 1K seems like an ok size:
  1532. * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
  1533. * meaning 64 ring segments.
  1534. * Initial allocated size of the ERST, in number of entries */
  1535. #define ERST_NUM_SEGS 1
  1536. /* Poll every 60 seconds */
  1537. #define POLL_TIMEOUT 60
  1538. /* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
  1539. #define XHCI_STOP_EP_CMD_TIMEOUT 5
  1540. /* XXX: Make these module parameters */
  1541. struct s3_save {
  1542. u32 command;
  1543. u32 dev_nt;
  1544. u64 dcbaa_ptr;
  1545. u32 config_reg;
  1546. u32 irq_pending;
  1547. u32 irq_control;
  1548. u32 erst_size;
  1549. u64 erst_base;
  1550. u64 erst_dequeue;
  1551. };
  1552. /* Use for lpm */
  1553. struct dev_info {
  1554. u32 dev_id;
  1555. struct list_head list;
  1556. };
  1557. struct xhci_bus_state {
  1558. unsigned long bus_suspended;
  1559. unsigned long next_statechange;
  1560. /* Port suspend arrays are indexed by the portnum of the fake roothub */
  1561. /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
  1562. u32 port_c_suspend;
  1563. u32 suspended_ports;
  1564. u32 port_remote_wakeup;
  1565. unsigned long resume_done[USB_MAXCHILDREN];
  1566. /* which ports have started to resume */
  1567. unsigned long resuming_ports;
  1568. /* Which ports are waiting on RExit to U0 transition. */
  1569. unsigned long rexit_ports;
  1570. struct completion rexit_done[USB_MAXCHILDREN];
  1571. struct completion u3exit_done[USB_MAXCHILDREN];
  1572. };
  1573. /*
  1574. * It can take up to 20 ms to transition from RExit to U0 on the
  1575. * Intel Lynx Point LP xHCI host.
  1576. */
  1577. #define XHCI_MAX_REXIT_TIMEOUT_MS 20
  1578. struct xhci_port_cap {
  1579. u32 *psi; /* array of protocol speed ID entries */
  1580. u8 psi_count;
  1581. u8 psi_uid_count;
  1582. u8 maj_rev;
  1583. u8 min_rev;
  1584. };
  1585. struct xhci_port {
  1586. __le32 __iomem *addr;
  1587. int hw_portnum;
  1588. int hcd_portnum;
  1589. struct xhci_hub *rhub;
  1590. struct xhci_port_cap *port_cap;
  1591. unsigned int lpm_incapable:1;
  1592. };
  1593. struct xhci_hub {
  1594. struct xhci_port **ports;
  1595. unsigned int num_ports;
  1596. struct usb_hcd *hcd;
  1597. /* keep track of bus suspend info */
  1598. struct xhci_bus_state bus_state;
  1599. /* supported prococol extended capabiliy values */
  1600. u8 maj_rev;
  1601. u8 min_rev;
  1602. };
  1603. /* There is one xhci_hcd structure per controller */
  1604. struct xhci_hcd {
  1605. struct usb_hcd *main_hcd;
  1606. struct usb_hcd *shared_hcd;
  1607. /* glue to PCI and HCD framework */
  1608. struct xhci_cap_regs __iomem *cap_regs;
  1609. struct xhci_op_regs __iomem *op_regs;
  1610. struct xhci_run_regs __iomem *run_regs;
  1611. struct xhci_doorbell_array __iomem *dba;
  1612. /* Our HCD's current interrupter register set */
  1613. struct xhci_intr_reg __iomem *ir_set;
  1614. /* Cached register copies of read-only HC data */
  1615. __u32 hcs_params1;
  1616. __u32 hcs_params2;
  1617. __u32 hcs_params3;
  1618. __u32 hcc_params;
  1619. __u32 hcc_params2;
  1620. spinlock_t lock;
  1621. /* packed release number */
  1622. u8 sbrn;
  1623. u16 hci_version;
  1624. u8 max_slots;
  1625. u8 max_interrupters;
  1626. u8 max_ports;
  1627. u8 isoc_threshold;
  1628. /* imod_interval in ns (I * 250ns) */
  1629. u32 imod_interval;
  1630. u32 isoc_bei_interval;
  1631. int event_ring_max;
  1632. /* 4KB min, 128MB max */
  1633. int page_size;
  1634. /* Valid values are 12 to 20, inclusive */
  1635. int page_shift;
  1636. /* msi-x vectors */
  1637. int msix_count;
  1638. /* optional clocks */
  1639. struct clk *clk;
  1640. struct clk *reg_clk;
  1641. /* optional reset controller */
  1642. struct reset_control *reset;
  1643. /* data structures */
  1644. struct xhci_device_context_array *dcbaa;
  1645. struct xhci_ring *cmd_ring;
  1646. unsigned int cmd_ring_state;
  1647. #define CMD_RING_STATE_RUNNING (1 << 0)
  1648. #define CMD_RING_STATE_ABORTED (1 << 1)
  1649. #define CMD_RING_STATE_STOPPED (1 << 2)
  1650. struct list_head cmd_list;
  1651. unsigned int cmd_ring_reserved_trbs;
  1652. struct delayed_work cmd_timer;
  1653. struct completion cmd_ring_stop_completion;
  1654. struct xhci_command *current_cmd;
  1655. struct xhci_ring *event_ring;
  1656. struct xhci_erst erst;
  1657. /* Scratchpad */
  1658. struct xhci_scratchpad *scratchpad;
  1659. /* slot enabling and address device helpers */
  1660. /* these are not thread safe so use mutex */
  1661. struct mutex mutex;
  1662. /* Internal mirror of the HW's dcbaa */
  1663. struct xhci_virt_device *devs[MAX_HC_SLOTS];
  1664. /* For keeping track of bandwidth domains per roothub. */
  1665. struct xhci_root_port_bw_info *rh_bw;
  1666. /* DMA pools */
  1667. struct dma_pool *device_pool;
  1668. struct dma_pool *segment_pool;
  1669. struct dma_pool *small_streams_pool;
  1670. struct dma_pool *medium_streams_pool;
  1671. /* Host controller watchdog timer structures */
  1672. unsigned int xhc_state;
  1673. unsigned long run_graceperiod;
  1674. struct s3_save s3;
  1675. /* Host controller is dying - not responding to commands. "I'm not dead yet!"
  1676. *
  1677. * xHC interrupts have been disabled and a watchdog timer will (or has already)
  1678. * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
  1679. * that sees this status (other than the timer that set it) should stop touching
  1680. * hardware immediately. Interrupt handlers should return immediately when
  1681. * they see this status (any time they drop and re-acquire xhci->lock).
  1682. * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
  1683. * putting the TD on the canceled list, etc.
  1684. *
  1685. * There are no reports of xHCI host controllers that display this issue.
  1686. */
  1687. #define XHCI_STATE_DYING (1 << 0)
  1688. #define XHCI_STATE_HALTED (1 << 1)
  1689. #define XHCI_STATE_REMOVING (1 << 2)
  1690. unsigned long long quirks;
  1691. #define XHCI_LINK_TRB_QUIRK BIT_ULL(0)
  1692. #define XHCI_RESET_EP_QUIRK BIT_ULL(1) /* Deprecated */
  1693. #define XHCI_NEC_HOST BIT_ULL(2)
  1694. #define XHCI_AMD_PLL_FIX BIT_ULL(3)
  1695. #define XHCI_SPURIOUS_SUCCESS BIT_ULL(4)
  1696. /*
  1697. * Certain Intel host controllers have a limit to the number of endpoint
  1698. * contexts they can handle. Ideally, they would signal that they can't handle
  1699. * anymore endpoint contexts by returning a Resource Error for the Configure
  1700. * Endpoint command, but they don't. Instead they expect software to keep track
  1701. * of the number of active endpoints for them, across configure endpoint
  1702. * commands, reset device commands, disable slot commands, and address device
  1703. * commands.
  1704. */
  1705. #define XHCI_EP_LIMIT_QUIRK BIT_ULL(5)
  1706. #define XHCI_BROKEN_MSI BIT_ULL(6)
  1707. #define XHCI_RESET_ON_RESUME BIT_ULL(7)
  1708. #define XHCI_SW_BW_CHECKING BIT_ULL(8)
  1709. #define XHCI_AMD_0x96_HOST BIT_ULL(9)
  1710. #define XHCI_TRUST_TX_LENGTH BIT_ULL(10)
  1711. #define XHCI_LPM_SUPPORT BIT_ULL(11)
  1712. #define XHCI_INTEL_HOST BIT_ULL(12)
  1713. #define XHCI_SPURIOUS_REBOOT BIT_ULL(13)
  1714. #define XHCI_COMP_MODE_QUIRK BIT_ULL(14)
  1715. #define XHCI_AVOID_BEI BIT_ULL(15)
  1716. #define XHCI_PLAT BIT_ULL(16)
  1717. #define XHCI_SLOW_SUSPEND BIT_ULL(17)
  1718. #define XHCI_SPURIOUS_WAKEUP BIT_ULL(18)
  1719. /* For controllers with a broken beyond repair streams implementation */
  1720. #define XHCI_BROKEN_STREAMS BIT_ULL(19)
  1721. #define XHCI_PME_STUCK_QUIRK BIT_ULL(20)
  1722. #define XHCI_MTK_HOST BIT_ULL(21)
  1723. #define XHCI_SSIC_PORT_UNUSED BIT_ULL(22)
  1724. #define XHCI_NO_64BIT_SUPPORT BIT_ULL(23)
  1725. #define XHCI_MISSING_CAS BIT_ULL(24)
  1726. /* For controller with a broken Port Disable implementation */
  1727. #define XHCI_BROKEN_PORT_PED BIT_ULL(25)
  1728. #define XHCI_LIMIT_ENDPOINT_INTERVAL_7 BIT_ULL(26)
  1729. #define XHCI_U2_DISABLE_WAKE BIT_ULL(27)
  1730. #define XHCI_ASMEDIA_MODIFY_FLOWCONTROL BIT_ULL(28)
  1731. #define XHCI_HW_LPM_DISABLE BIT_ULL(29)
  1732. #define XHCI_SUSPEND_DELAY BIT_ULL(30)
  1733. #define XHCI_INTEL_USB_ROLE_SW BIT_ULL(31)
  1734. #define XHCI_ZERO_64B_REGS BIT_ULL(32)
  1735. #define XHCI_DEFAULT_PM_RUNTIME_ALLOW BIT_ULL(33)
  1736. #define XHCI_RESET_PLL_ON_DISCONNECT BIT_ULL(34)
  1737. #define XHCI_SNPS_BROKEN_SUSPEND BIT_ULL(35)
  1738. #define XHCI_RENESAS_FW_QUIRK BIT_ULL(36)
  1739. #define XHCI_SKIP_PHY_INIT BIT_ULL(37)
  1740. #define XHCI_DISABLE_SPARSE BIT_ULL(38)
  1741. #define XHCI_SG_TRB_CACHE_SIZE_QUIRK BIT_ULL(39)
  1742. #define XHCI_NO_SOFT_RETRY BIT_ULL(40)
  1743. #define XHCI_BROKEN_D3COLD_S2I BIT_ULL(41)
  1744. #define XHCI_EP_CTX_BROKEN_DCS BIT_ULL(42)
  1745. #define XHCI_SUSPEND_RESUME_CLKS BIT_ULL(43)
  1746. #define XHCI_RESET_TO_DEFAULT BIT_ULL(44)
  1747. #define XHCI_ZHAOXIN_TRB_FETCH BIT_ULL(45)
  1748. #define XHCI_ZHAOXIN_HOST BIT_ULL(46)
  1749. unsigned int num_active_eps;
  1750. unsigned int limit_active_eps;
  1751. struct xhci_port *hw_ports;
  1752. struct xhci_hub usb2_rhub;
  1753. struct xhci_hub usb3_rhub;
  1754. /* support xHCI 1.0 spec USB2 hardware LPM */
  1755. unsigned hw_lpm_support:1;
  1756. /* Broken Suspend flag for SNPS Suspend resume issue */
  1757. unsigned broken_suspend:1;
  1758. /* Indicates that omitting hcd is supported if root hub has no ports */
  1759. unsigned allow_single_roothub:1;
  1760. /* cached usb2 extened protocol capabilites */
  1761. u32 *ext_caps;
  1762. unsigned int num_ext_caps;
  1763. /* cached extended protocol port capabilities */
  1764. struct xhci_port_cap *port_caps;
  1765. unsigned int num_port_caps;
  1766. /* Compliance Mode Recovery Data */
  1767. struct timer_list comp_mode_recovery_timer;
  1768. u32 port_status_u0;
  1769. u16 test_mode;
  1770. /* Compliance Mode Timer Triggered every 2 seconds */
  1771. #define COMP_MODE_RCVRY_MSECS 2000
  1772. struct dentry *debugfs_root;
  1773. struct dentry *debugfs_slots;
  1774. struct list_head regset_list;
  1775. void *dbc;
  1776. /* Used for bug 194461020 */
  1777. ANDROID_KABI_USE(1, struct xhci_vendor_ops *vendor_ops);
  1778. ANDROID_KABI_RESERVE(2);
  1779. ANDROID_KABI_RESERVE(3);
  1780. ANDROID_KABI_RESERVE(4);
  1781. /* platform-specific data -- must come last */
  1782. unsigned long priv[] __aligned(sizeof(s64));
  1783. };
  1784. /* Platform specific overrides to generic XHCI hc_driver ops */
  1785. struct xhci_driver_overrides {
  1786. size_t extra_priv_size;
  1787. int (*reset)(struct usb_hcd *hcd);
  1788. int (*start)(struct usb_hcd *hcd);
  1789. int (*add_endpoint)(struct usb_hcd *hcd, struct usb_device *udev,
  1790. struct usb_host_endpoint *ep);
  1791. int (*drop_endpoint)(struct usb_hcd *hcd, struct usb_device *udev,
  1792. struct usb_host_endpoint *ep);
  1793. int (*check_bandwidth)(struct usb_hcd *, struct usb_device *);
  1794. void (*reset_bandwidth)(struct usb_hcd *, struct usb_device *);
  1795. int (*update_hub_device)(struct usb_hcd *hcd, struct usb_device *hdev,
  1796. struct usb_tt *tt, gfp_t mem_flags);
  1797. int (*address_device)(struct usb_hcd *hcd, struct usb_device *udev);
  1798. int (*bus_suspend)(struct usb_hcd *hcd);
  1799. int (*bus_resume)(struct usb_hcd *hcd);
  1800. ANDROID_KABI_RESERVE(1);
  1801. ANDROID_KABI_RESERVE(2);
  1802. ANDROID_KABI_RESERVE(3);
  1803. ANDROID_KABI_RESERVE(4);
  1804. };
  1805. #define XHCI_CFC_DELAY 10
  1806. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  1807. static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
  1808. {
  1809. struct usb_hcd *primary_hcd;
  1810. if (usb_hcd_is_primary_hcd(hcd))
  1811. primary_hcd = hcd;
  1812. else
  1813. primary_hcd = hcd->primary_hcd;
  1814. return (struct xhci_hcd *) (primary_hcd->hcd_priv);
  1815. }
  1816. static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
  1817. {
  1818. return xhci->main_hcd;
  1819. }
  1820. static inline struct usb_hcd *xhci_get_usb3_hcd(struct xhci_hcd *xhci)
  1821. {
  1822. if (xhci->shared_hcd)
  1823. return xhci->shared_hcd;
  1824. if (!xhci->usb2_rhub.num_ports)
  1825. return xhci->main_hcd;
  1826. return NULL;
  1827. }
  1828. static inline bool xhci_hcd_is_usb3(struct usb_hcd *hcd)
  1829. {
  1830. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  1831. return hcd == xhci_get_usb3_hcd(xhci);
  1832. }
  1833. static inline bool xhci_has_one_roothub(struct xhci_hcd *xhci)
  1834. {
  1835. return xhci->allow_single_roothub &&
  1836. (!xhci->usb2_rhub.num_ports || !xhci->usb3_rhub.num_ports);
  1837. }
  1838. #define xhci_dbg(xhci, fmt, args...) \
  1839. dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1840. #define xhci_err(xhci, fmt, args...) \
  1841. dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1842. #define xhci_warn(xhci, fmt, args...) \
  1843. dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1844. #define xhci_warn_ratelimited(xhci, fmt, args...) \
  1845. dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1846. #define xhci_info(xhci, fmt, args...) \
  1847. dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1848. /*
  1849. * Registers should always be accessed with double word or quad word accesses.
  1850. *
  1851. * Some xHCI implementations may support 64-bit address pointers. Registers
  1852. * with 64-bit address pointers should be written to with dword accesses by
  1853. * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
  1854. * xHCI implementations that do not support 64-bit address pointers will ignore
  1855. * the high dword, and write order is irrelevant.
  1856. */
  1857. static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
  1858. __le64 __iomem *regs)
  1859. {
  1860. return lo_hi_readq(regs);
  1861. }
  1862. static inline void xhci_write_64(struct xhci_hcd *xhci,
  1863. const u64 val, __le64 __iomem *regs)
  1864. {
  1865. lo_hi_writeq(val, regs);
  1866. }
  1867. static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
  1868. {
  1869. return xhci->quirks & XHCI_LINK_TRB_QUIRK;
  1870. }
  1871. /* xHCI debugging */
  1872. char *xhci_get_slot_state(struct xhci_hcd *xhci,
  1873. struct xhci_container_ctx *ctx);
  1874. void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
  1875. const char *fmt, ...);
  1876. /* xHCI memory management */
  1877. void xhci_mem_cleanup(struct xhci_hcd *xhci);
  1878. int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
  1879. void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
  1880. int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
  1881. int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
  1882. void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
  1883. struct usb_device *udev);
  1884. unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
  1885. unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
  1886. void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
  1887. void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
  1888. struct xhci_virt_device *virt_dev,
  1889. int old_active_eps);
  1890. void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
  1891. void xhci_update_bw_info(struct xhci_hcd *xhci,
  1892. struct xhci_container_ctx *in_ctx,
  1893. struct xhci_input_control_ctx *ctrl_ctx,
  1894. struct xhci_virt_device *virt_dev);
  1895. void xhci_endpoint_copy(struct xhci_hcd *xhci,
  1896. struct xhci_container_ctx *in_ctx,
  1897. struct xhci_container_ctx *out_ctx,
  1898. unsigned int ep_index);
  1899. void xhci_slot_copy(struct xhci_hcd *xhci,
  1900. struct xhci_container_ctx *in_ctx,
  1901. struct xhci_container_ctx *out_ctx);
  1902. int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
  1903. struct usb_device *udev, struct usb_host_endpoint *ep,
  1904. gfp_t mem_flags);
  1905. struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
  1906. unsigned int num_segs, unsigned int cycle_state,
  1907. enum xhci_ring_type type, unsigned int max_packet, gfp_t flags);
  1908. void xhci_remove_stream_mapping(struct xhci_ring *ring);
  1909. void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1910. int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
  1911. unsigned int num_trbs, gfp_t flags);
  1912. int xhci_alloc_erst(struct xhci_hcd *xhci,
  1913. struct xhci_ring *evt_ring,
  1914. struct xhci_erst *erst,
  1915. gfp_t flags);
  1916. void xhci_initialize_ring_info(struct xhci_ring *ring,
  1917. unsigned int cycle_state);
  1918. void xhci_free_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
  1919. void xhci_free_endpoint_ring(struct xhci_hcd *xhci,
  1920. struct xhci_virt_device *virt_dev,
  1921. unsigned int ep_index);
  1922. struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
  1923. unsigned int num_stream_ctxs,
  1924. unsigned int num_streams,
  1925. unsigned int max_packet, gfp_t flags);
  1926. void xhci_free_stream_info(struct xhci_hcd *xhci,
  1927. struct xhci_stream_info *stream_info);
  1928. void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
  1929. struct xhci_ep_ctx *ep_ctx,
  1930. struct xhci_stream_info *stream_info);
  1931. void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
  1932. struct xhci_virt_ep *ep);
  1933. void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
  1934. struct xhci_virt_device *virt_dev, bool drop_control_ep);
  1935. struct xhci_ring *xhci_dma_to_transfer_ring(
  1936. struct xhci_virt_ep *ep,
  1937. u64 address);
  1938. struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
  1939. bool allocate_completion, gfp_t mem_flags);
  1940. struct xhci_command *xhci_alloc_command_with_ctx(struct xhci_hcd *xhci,
  1941. bool allocate_completion, gfp_t mem_flags);
  1942. void xhci_urb_free_priv(struct urb_priv *urb_priv);
  1943. void xhci_free_command(struct xhci_hcd *xhci,
  1944. struct xhci_command *command);
  1945. struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
  1946. int type, gfp_t flags);
  1947. void xhci_free_container_ctx(struct xhci_hcd *xhci,
  1948. struct xhci_container_ctx *ctx);
  1949. /* xHCI host controller glue */
  1950. typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
  1951. int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, u64 timeout_us);
  1952. void xhci_quiesce(struct xhci_hcd *xhci);
  1953. int xhci_halt(struct xhci_hcd *xhci);
  1954. int xhci_start(struct xhci_hcd *xhci);
  1955. int xhci_reset(struct xhci_hcd *xhci, u64 timeout_us);
  1956. int xhci_run(struct usb_hcd *hcd);
  1957. int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
  1958. void xhci_shutdown(struct usb_hcd *hcd);
  1959. void xhci_init_driver(struct hc_driver *drv,
  1960. const struct xhci_driver_overrides *over);
  1961. int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
  1962. struct usb_host_endpoint *ep);
  1963. int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
  1964. struct usb_host_endpoint *ep);
  1965. int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
  1966. void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
  1967. int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
  1968. struct usb_tt *tt, gfp_t mem_flags);
  1969. int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
  1970. int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id);
  1971. int xhci_ext_cap_init(struct xhci_hcd *xhci);
  1972. int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
  1973. int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
  1974. irqreturn_t xhci_irq(struct usb_hcd *hcd);
  1975. irqreturn_t xhci_msi_irq(int irq, void *hcd);
  1976. int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
  1977. int xhci_alloc_tt_info(struct xhci_hcd *xhci,
  1978. struct xhci_virt_device *virt_dev,
  1979. struct usb_device *hdev,
  1980. struct usb_tt *tt, gfp_t mem_flags);
  1981. /* xHCI ring, segment, TRB, and TD functions */
  1982. dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
  1983. struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
  1984. struct xhci_segment *start_seg, union xhci_trb *start_trb,
  1985. union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
  1986. int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
  1987. void xhci_ring_cmd_db(struct xhci_hcd *xhci);
  1988. int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1989. u32 trb_type, u32 slot_id);
  1990. int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1991. dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
  1992. int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1993. u32 field1, u32 field2, u32 field3, u32 field4);
  1994. int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1995. int slot_id, unsigned int ep_index, int suspend);
  1996. int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1997. int slot_id, unsigned int ep_index);
  1998. int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1999. int slot_id, unsigned int ep_index);
  2000. int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  2001. int slot_id, unsigned int ep_index);
  2002. int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
  2003. struct urb *urb, int slot_id, unsigned int ep_index);
  2004. int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
  2005. struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
  2006. bool command_must_succeed);
  2007. int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
  2008. dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
  2009. int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
  2010. int slot_id, unsigned int ep_index,
  2011. enum xhci_ep_reset_type reset_type);
  2012. int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
  2013. u32 slot_id);
  2014. void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int slot_id,
  2015. unsigned int ep_index, unsigned int stream_id,
  2016. struct xhci_td *td);
  2017. void xhci_stop_endpoint_command_watchdog(struct timer_list *t);
  2018. void xhci_handle_command_timeout(struct work_struct *work);
  2019. void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
  2020. unsigned int ep_index, unsigned int stream_id);
  2021. void xhci_ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
  2022. unsigned int slot_id,
  2023. unsigned int ep_index);
  2024. void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
  2025. void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring);
  2026. unsigned int count_trbs(u64 addr, u64 len);
  2027. /* xHCI roothub code */
  2028. void xhci_set_link_state(struct xhci_hcd *xhci, struct xhci_port *port,
  2029. u32 link_state);
  2030. void xhci_test_and_clear_bit(struct xhci_hcd *xhci, struct xhci_port *port,
  2031. u32 port_bit);
  2032. int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
  2033. char *buf, u16 wLength);
  2034. int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
  2035. int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
  2036. struct xhci_hub *xhci_get_rhub(struct usb_hcd *hcd);
  2037. void xhci_hc_died(struct xhci_hcd *xhci);
  2038. #ifdef CONFIG_PM
  2039. int xhci_bus_suspend(struct usb_hcd *hcd);
  2040. int xhci_bus_resume(struct usb_hcd *hcd);
  2041. unsigned long xhci_get_resuming_ports(struct usb_hcd *hcd);
  2042. #else
  2043. #define xhci_bus_suspend NULL
  2044. #define xhci_bus_resume NULL
  2045. #define xhci_get_resuming_ports NULL
  2046. #endif /* CONFIG_PM */
  2047. u32 xhci_port_state_to_neutral(u32 state);
  2048. int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  2049. u16 port);
  2050. void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
  2051. /* xHCI contexts */
  2052. struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
  2053. struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
  2054. struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
  2055. struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
  2056. unsigned int slot_id, unsigned int ep_index,
  2057. unsigned int stream_id);
  2058. static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
  2059. struct urb *urb)
  2060. {
  2061. return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
  2062. xhci_get_endpoint_index(&urb->ep->desc),
  2063. urb->stream_id);
  2064. }
  2065. /**
  2066. * struct xhci_vendor_ops - function callbacks for vendor specific operations
  2067. * @vendor_init: called for vendor init process
  2068. * @vendor_cleanup: called for vendor cleanup process
  2069. * @is_usb_offload_enabled: called to check if usb offload enabled
  2070. * @alloc_dcbaa: called when allocating vendor specific dcbaa
  2071. * @free_dcbaa: called to free vendor specific dcbaa
  2072. * @alloc_transfer_ring: called when remote transfer ring allocation is required
  2073. * @free_transfer_ring: called to free vendor specific transfer ring
  2074. * @sync_dev_ctx: called when synchronization for device context is required
  2075. * @usb_offload_skip_urb: skip urb control for offloading
  2076. * @alloc_container_ctx: called when allocating vendor specific container context
  2077. * @free_container_ctx: called to free vendor specific container context
  2078. */
  2079. struct xhci_vendor_ops {
  2080. int (*vendor_init)(struct xhci_hcd *xhci);
  2081. void (*vendor_cleanup)(struct xhci_hcd *xhci);
  2082. bool (*is_usb_offload_enabled)(struct xhci_hcd *xhci,
  2083. struct xhci_virt_device *vdev,
  2084. unsigned int ep_index);
  2085. struct xhci_device_context_array *(*alloc_dcbaa)(struct xhci_hcd *xhci,
  2086. gfp_t flags);
  2087. void (*free_dcbaa)(struct xhci_hcd *xhci);
  2088. struct xhci_ring *(*alloc_transfer_ring)(struct xhci_hcd *xhci,
  2089. u32 endpoint_type, enum xhci_ring_type ring_type,
  2090. unsigned int max_packet, gfp_t mem_flags);
  2091. void (*free_transfer_ring)(struct xhci_hcd *xhci,
  2092. struct xhci_virt_device *virt_dev, unsigned int ep_index);
  2093. int (*sync_dev_ctx)(struct xhci_hcd *xhci, unsigned int slot_id);
  2094. bool (*usb_offload_skip_urb)(struct xhci_hcd *xhci, struct urb *urb);
  2095. void (*alloc_container_ctx)(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx,
  2096. int type, gfp_t flags);
  2097. void (*free_container_ctx)(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
  2098. ANDROID_KABI_RESERVE(1);
  2099. ANDROID_KABI_RESERVE(2);
  2100. ANDROID_KABI_RESERVE(3);
  2101. ANDROID_KABI_RESERVE(4);
  2102. };
  2103. struct xhci_vendor_ops *xhci_vendor_get_ops(struct xhci_hcd *xhci);
  2104. int xhci_vendor_sync_dev_ctx(struct xhci_hcd *xhci, unsigned int slot_id);
  2105. bool xhci_vendor_usb_offload_skip_urb(struct xhci_hcd *xhci, struct urb *urb);
  2106. void xhci_vendor_free_transfer_ring(struct xhci_hcd *xhci,
  2107. struct xhci_virt_device *virt_dev, unsigned int ep_index);
  2108. bool xhci_vendor_is_usb_offload_enabled(struct xhci_hcd *xhci,
  2109. struct xhci_virt_device *virt_dev, unsigned int ep_index);
  2110. /*
  2111. * TODO: As per spec Isochronous IDT transmissions are supported. We bypass
  2112. * them anyways as we where unable to find a device that matches the
  2113. * constraints.
  2114. */
  2115. static inline bool xhci_urb_suitable_for_idt(struct urb *urb)
  2116. {
  2117. if (!usb_endpoint_xfer_isoc(&urb->ep->desc) && usb_urb_dir_out(urb) &&
  2118. usb_endpoint_maxp(&urb->ep->desc) >= TRB_IDT_MAX_SIZE &&
  2119. urb->transfer_buffer_length <= TRB_IDT_MAX_SIZE &&
  2120. !(urb->transfer_flags & URB_NO_TRANSFER_DMA_MAP) &&
  2121. !urb->num_sgs)
  2122. return true;
  2123. return false;
  2124. }
  2125. static inline char *xhci_slot_state_string(u32 state)
  2126. {
  2127. switch (state) {
  2128. case SLOT_STATE_ENABLED:
  2129. return "enabled/disabled";
  2130. case SLOT_STATE_DEFAULT:
  2131. return "default";
  2132. case SLOT_STATE_ADDRESSED:
  2133. return "addressed";
  2134. case SLOT_STATE_CONFIGURED:
  2135. return "configured";
  2136. default:
  2137. return "reserved";
  2138. }
  2139. }
  2140. static inline const char *xhci_decode_trb(char *str, size_t size,
  2141. u32 field0, u32 field1, u32 field2, u32 field3)
  2142. {
  2143. int type = TRB_FIELD_TO_TYPE(field3);
  2144. switch (type) {
  2145. case TRB_LINK:
  2146. snprintf(str, size,
  2147. "LINK %08x%08x intr %d type '%s' flags %c:%c:%c:%c",
  2148. field1, field0, GET_INTR_TARGET(field2),
  2149. xhci_trb_type_string(type),
  2150. field3 & TRB_IOC ? 'I' : 'i',
  2151. field3 & TRB_CHAIN ? 'C' : 'c',
  2152. field3 & TRB_TC ? 'T' : 't',
  2153. field3 & TRB_CYCLE ? 'C' : 'c');
  2154. break;
  2155. case TRB_TRANSFER:
  2156. case TRB_COMPLETION:
  2157. case TRB_PORT_STATUS:
  2158. case TRB_BANDWIDTH_EVENT:
  2159. case TRB_DOORBELL:
  2160. case TRB_HC_EVENT:
  2161. case TRB_DEV_NOTE:
  2162. case TRB_MFINDEX_WRAP:
  2163. snprintf(str, size,
  2164. "TRB %08x%08x status '%s' len %d slot %d ep %d type '%s' flags %c:%c",
  2165. field1, field0,
  2166. xhci_trb_comp_code_string(GET_COMP_CODE(field2)),
  2167. EVENT_TRB_LEN(field2), TRB_TO_SLOT_ID(field3),
  2168. /* Macro decrements 1, maybe it shouldn't?!? */
  2169. TRB_TO_EP_INDEX(field3) + 1,
  2170. xhci_trb_type_string(type),
  2171. field3 & EVENT_DATA ? 'E' : 'e',
  2172. field3 & TRB_CYCLE ? 'C' : 'c');
  2173. break;
  2174. case TRB_SETUP:
  2175. snprintf(str, size,
  2176. "bRequestType %02x bRequest %02x wValue %02x%02x wIndex %02x%02x wLength %d length %d TD size %d intr %d type '%s' flags %c:%c:%c",
  2177. field0 & 0xff,
  2178. (field0 & 0xff00) >> 8,
  2179. (field0 & 0xff000000) >> 24,
  2180. (field0 & 0xff0000) >> 16,
  2181. (field1 & 0xff00) >> 8,
  2182. field1 & 0xff,
  2183. (field1 & 0xff000000) >> 16 |
  2184. (field1 & 0xff0000) >> 16,
  2185. TRB_LEN(field2), GET_TD_SIZE(field2),
  2186. GET_INTR_TARGET(field2),
  2187. xhci_trb_type_string(type),
  2188. field3 & TRB_IDT ? 'I' : 'i',
  2189. field3 & TRB_IOC ? 'I' : 'i',
  2190. field3 & TRB_CYCLE ? 'C' : 'c');
  2191. break;
  2192. case TRB_DATA:
  2193. snprintf(str, size,
  2194. "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c",
  2195. field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
  2196. GET_INTR_TARGET(field2),
  2197. xhci_trb_type_string(type),
  2198. field3 & TRB_IDT ? 'I' : 'i',
  2199. field3 & TRB_IOC ? 'I' : 'i',
  2200. field3 & TRB_CHAIN ? 'C' : 'c',
  2201. field3 & TRB_NO_SNOOP ? 'S' : 's',
  2202. field3 & TRB_ISP ? 'I' : 'i',
  2203. field3 & TRB_ENT ? 'E' : 'e',
  2204. field3 & TRB_CYCLE ? 'C' : 'c');
  2205. break;
  2206. case TRB_STATUS:
  2207. snprintf(str, size,
  2208. "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c",
  2209. field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
  2210. GET_INTR_TARGET(field2),
  2211. xhci_trb_type_string(type),
  2212. field3 & TRB_IOC ? 'I' : 'i',
  2213. field3 & TRB_CHAIN ? 'C' : 'c',
  2214. field3 & TRB_ENT ? 'E' : 'e',
  2215. field3 & TRB_CYCLE ? 'C' : 'c');
  2216. break;
  2217. case TRB_NORMAL:
  2218. case TRB_ISOC:
  2219. case TRB_EVENT_DATA:
  2220. case TRB_TR_NOOP:
  2221. snprintf(str, size,
  2222. "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c:%c",
  2223. field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
  2224. GET_INTR_TARGET(field2),
  2225. xhci_trb_type_string(type),
  2226. field3 & TRB_BEI ? 'B' : 'b',
  2227. field3 & TRB_IDT ? 'I' : 'i',
  2228. field3 & TRB_IOC ? 'I' : 'i',
  2229. field3 & TRB_CHAIN ? 'C' : 'c',
  2230. field3 & TRB_NO_SNOOP ? 'S' : 's',
  2231. field3 & TRB_ISP ? 'I' : 'i',
  2232. field3 & TRB_ENT ? 'E' : 'e',
  2233. field3 & TRB_CYCLE ? 'C' : 'c');
  2234. break;
  2235. case TRB_CMD_NOOP:
  2236. case TRB_ENABLE_SLOT:
  2237. snprintf(str, size,
  2238. "%s: flags %c",
  2239. xhci_trb_type_string(type),
  2240. field3 & TRB_CYCLE ? 'C' : 'c');
  2241. break;
  2242. case TRB_DISABLE_SLOT:
  2243. case TRB_NEG_BANDWIDTH:
  2244. snprintf(str, size,
  2245. "%s: slot %d flags %c",
  2246. xhci_trb_type_string(type),
  2247. TRB_TO_SLOT_ID(field3),
  2248. field3 & TRB_CYCLE ? 'C' : 'c');
  2249. break;
  2250. case TRB_ADDR_DEV:
  2251. snprintf(str, size,
  2252. "%s: ctx %08x%08x slot %d flags %c:%c",
  2253. xhci_trb_type_string(type),
  2254. field1, field0,
  2255. TRB_TO_SLOT_ID(field3),
  2256. field3 & TRB_BSR ? 'B' : 'b',
  2257. field3 & TRB_CYCLE ? 'C' : 'c');
  2258. break;
  2259. case TRB_CONFIG_EP:
  2260. snprintf(str, size,
  2261. "%s: ctx %08x%08x slot %d flags %c:%c",
  2262. xhci_trb_type_string(type),
  2263. field1, field0,
  2264. TRB_TO_SLOT_ID(field3),
  2265. field3 & TRB_DC ? 'D' : 'd',
  2266. field3 & TRB_CYCLE ? 'C' : 'c');
  2267. break;
  2268. case TRB_EVAL_CONTEXT:
  2269. snprintf(str, size,
  2270. "%s: ctx %08x%08x slot %d flags %c",
  2271. xhci_trb_type_string(type),
  2272. field1, field0,
  2273. TRB_TO_SLOT_ID(field3),
  2274. field3 & TRB_CYCLE ? 'C' : 'c');
  2275. break;
  2276. case TRB_RESET_EP:
  2277. snprintf(str, size,
  2278. "%s: ctx %08x%08x slot %d ep %d flags %c:%c",
  2279. xhci_trb_type_string(type),
  2280. field1, field0,
  2281. TRB_TO_SLOT_ID(field3),
  2282. /* Macro decrements 1, maybe it shouldn't?!? */
  2283. TRB_TO_EP_INDEX(field3) + 1,
  2284. field3 & TRB_TSP ? 'T' : 't',
  2285. field3 & TRB_CYCLE ? 'C' : 'c');
  2286. break;
  2287. case TRB_STOP_RING:
  2288. snprintf(str, size,
  2289. "%s: slot %d sp %d ep %d flags %c",
  2290. xhci_trb_type_string(type),
  2291. TRB_TO_SLOT_ID(field3),
  2292. TRB_TO_SUSPEND_PORT(field3),
  2293. /* Macro decrements 1, maybe it shouldn't?!? */
  2294. TRB_TO_EP_INDEX(field3) + 1,
  2295. field3 & TRB_CYCLE ? 'C' : 'c');
  2296. break;
  2297. case TRB_SET_DEQ:
  2298. snprintf(str, size,
  2299. "%s: deq %08x%08x stream %d slot %d ep %d flags %c",
  2300. xhci_trb_type_string(type),
  2301. field1, field0,
  2302. TRB_TO_STREAM_ID(field2),
  2303. TRB_TO_SLOT_ID(field3),
  2304. /* Macro decrements 1, maybe it shouldn't?!? */
  2305. TRB_TO_EP_INDEX(field3) + 1,
  2306. field3 & TRB_CYCLE ? 'C' : 'c');
  2307. break;
  2308. case TRB_RESET_DEV:
  2309. snprintf(str, size,
  2310. "%s: slot %d flags %c",
  2311. xhci_trb_type_string(type),
  2312. TRB_TO_SLOT_ID(field3),
  2313. field3 & TRB_CYCLE ? 'C' : 'c');
  2314. break;
  2315. case TRB_FORCE_EVENT:
  2316. snprintf(str, size,
  2317. "%s: event %08x%08x vf intr %d vf id %d flags %c",
  2318. xhci_trb_type_string(type),
  2319. field1, field0,
  2320. TRB_TO_VF_INTR_TARGET(field2),
  2321. TRB_TO_VF_ID(field3),
  2322. field3 & TRB_CYCLE ? 'C' : 'c');
  2323. break;
  2324. case TRB_SET_LT:
  2325. snprintf(str, size,
  2326. "%s: belt %d flags %c",
  2327. xhci_trb_type_string(type),
  2328. TRB_TO_BELT(field3),
  2329. field3 & TRB_CYCLE ? 'C' : 'c');
  2330. break;
  2331. case TRB_GET_BW:
  2332. snprintf(str, size,
  2333. "%s: ctx %08x%08x slot %d speed %d flags %c",
  2334. xhci_trb_type_string(type),
  2335. field1, field0,
  2336. TRB_TO_SLOT_ID(field3),
  2337. TRB_TO_DEV_SPEED(field3),
  2338. field3 & TRB_CYCLE ? 'C' : 'c');
  2339. break;
  2340. case TRB_FORCE_HEADER:
  2341. snprintf(str, size,
  2342. "%s: info %08x%08x%08x pkt type %d roothub port %d flags %c",
  2343. xhci_trb_type_string(type),
  2344. field2, field1, field0 & 0xffffffe0,
  2345. TRB_TO_PACKET_TYPE(field0),
  2346. TRB_TO_ROOTHUB_PORT(field3),
  2347. field3 & TRB_CYCLE ? 'C' : 'c');
  2348. break;
  2349. default:
  2350. snprintf(str, size,
  2351. "type '%s' -> raw %08x %08x %08x %08x",
  2352. xhci_trb_type_string(type),
  2353. field0, field1, field2, field3);
  2354. }
  2355. return str;
  2356. }
  2357. static inline const char *xhci_decode_ctrl_ctx(char *str,
  2358. unsigned long drop, unsigned long add)
  2359. {
  2360. unsigned int bit;
  2361. int ret = 0;
  2362. str[0] = '\0';
  2363. if (drop) {
  2364. ret = sprintf(str, "Drop:");
  2365. for_each_set_bit(bit, &drop, 32)
  2366. ret += sprintf(str + ret, " %d%s",
  2367. bit / 2,
  2368. bit % 2 ? "in":"out");
  2369. ret += sprintf(str + ret, ", ");
  2370. }
  2371. if (add) {
  2372. ret += sprintf(str + ret, "Add:%s%s",
  2373. (add & SLOT_FLAG) ? " slot":"",
  2374. (add & EP0_FLAG) ? " ep0":"");
  2375. add &= ~(SLOT_FLAG | EP0_FLAG);
  2376. for_each_set_bit(bit, &add, 32)
  2377. ret += sprintf(str + ret, " %d%s",
  2378. bit / 2,
  2379. bit % 2 ? "in":"out");
  2380. }
  2381. return str;
  2382. }
  2383. static inline const char *xhci_decode_slot_context(char *str,
  2384. u32 info, u32 info2, u32 tt_info, u32 state)
  2385. {
  2386. u32 speed;
  2387. u32 hub;
  2388. u32 mtt;
  2389. int ret = 0;
  2390. speed = info & DEV_SPEED;
  2391. hub = info & DEV_HUB;
  2392. mtt = info & DEV_MTT;
  2393. ret = sprintf(str, "RS %05x %s%s%s Ctx Entries %d MEL %d us Port# %d/%d",
  2394. info & ROUTE_STRING_MASK,
  2395. ({ char *s;
  2396. switch (speed) {
  2397. case SLOT_SPEED_FS:
  2398. s = "full-speed";
  2399. break;
  2400. case SLOT_SPEED_LS:
  2401. s = "low-speed";
  2402. break;
  2403. case SLOT_SPEED_HS:
  2404. s = "high-speed";
  2405. break;
  2406. case SLOT_SPEED_SS:
  2407. s = "super-speed";
  2408. break;
  2409. case SLOT_SPEED_SSP:
  2410. s = "super-speed plus";
  2411. break;
  2412. default:
  2413. s = "UNKNOWN speed";
  2414. } s; }),
  2415. mtt ? " multi-TT" : "",
  2416. hub ? " Hub" : "",
  2417. (info & LAST_CTX_MASK) >> 27,
  2418. info2 & MAX_EXIT,
  2419. DEVINFO_TO_ROOT_HUB_PORT(info2),
  2420. DEVINFO_TO_MAX_PORTS(info2));
  2421. ret += sprintf(str + ret, " [TT Slot %d Port# %d TTT %d Intr %d] Addr %d State %s",
  2422. tt_info & TT_SLOT, (tt_info & TT_PORT) >> 8,
  2423. GET_TT_THINK_TIME(tt_info), GET_INTR_TARGET(tt_info),
  2424. state & DEV_ADDR_MASK,
  2425. xhci_slot_state_string(GET_SLOT_STATE(state)));
  2426. return str;
  2427. }
  2428. static inline const char *xhci_portsc_link_state_string(u32 portsc)
  2429. {
  2430. switch (portsc & PORT_PLS_MASK) {
  2431. case XDEV_U0:
  2432. return "U0";
  2433. case XDEV_U1:
  2434. return "U1";
  2435. case XDEV_U2:
  2436. return "U2";
  2437. case XDEV_U3:
  2438. return "U3";
  2439. case XDEV_DISABLED:
  2440. return "Disabled";
  2441. case XDEV_RXDETECT:
  2442. return "RxDetect";
  2443. case XDEV_INACTIVE:
  2444. return "Inactive";
  2445. case XDEV_POLLING:
  2446. return "Polling";
  2447. case XDEV_RECOVERY:
  2448. return "Recovery";
  2449. case XDEV_HOT_RESET:
  2450. return "Hot Reset";
  2451. case XDEV_COMP_MODE:
  2452. return "Compliance mode";
  2453. case XDEV_TEST_MODE:
  2454. return "Test mode";
  2455. case XDEV_RESUME:
  2456. return "Resume";
  2457. default:
  2458. break;
  2459. }
  2460. return "Unknown";
  2461. }
  2462. static inline const char *xhci_decode_portsc(char *str, u32 portsc)
  2463. {
  2464. int ret;
  2465. ret = sprintf(str, "%s %s %s Link:%s PortSpeed:%d ",
  2466. portsc & PORT_POWER ? "Powered" : "Powered-off",
  2467. portsc & PORT_CONNECT ? "Connected" : "Not-connected",
  2468. portsc & PORT_PE ? "Enabled" : "Disabled",
  2469. xhci_portsc_link_state_string(portsc),
  2470. DEV_PORT_SPEED(portsc));
  2471. if (portsc & PORT_OC)
  2472. ret += sprintf(str + ret, "OverCurrent ");
  2473. if (portsc & PORT_RESET)
  2474. ret += sprintf(str + ret, "In-Reset ");
  2475. ret += sprintf(str + ret, "Change: ");
  2476. if (portsc & PORT_CSC)
  2477. ret += sprintf(str + ret, "CSC ");
  2478. if (portsc & PORT_PEC)
  2479. ret += sprintf(str + ret, "PEC ");
  2480. if (portsc & PORT_WRC)
  2481. ret += sprintf(str + ret, "WRC ");
  2482. if (portsc & PORT_OCC)
  2483. ret += sprintf(str + ret, "OCC ");
  2484. if (portsc & PORT_RC)
  2485. ret += sprintf(str + ret, "PRC ");
  2486. if (portsc & PORT_PLC)
  2487. ret += sprintf(str + ret, "PLC ");
  2488. if (portsc & PORT_CEC)
  2489. ret += sprintf(str + ret, "CEC ");
  2490. if (portsc & PORT_CAS)
  2491. ret += sprintf(str + ret, "CAS ");
  2492. ret += sprintf(str + ret, "Wake: ");
  2493. if (portsc & PORT_WKCONN_E)
  2494. ret += sprintf(str + ret, "WCE ");
  2495. if (portsc & PORT_WKDISC_E)
  2496. ret += sprintf(str + ret, "WDE ");
  2497. if (portsc & PORT_WKOC_E)
  2498. ret += sprintf(str + ret, "WOE ");
  2499. return str;
  2500. }
  2501. static inline const char *xhci_decode_usbsts(char *str, u32 usbsts)
  2502. {
  2503. int ret = 0;
  2504. ret = sprintf(str, " 0x%08x", usbsts);
  2505. if (usbsts == ~(u32)0)
  2506. return str;
  2507. if (usbsts & STS_HALT)
  2508. ret += sprintf(str + ret, " HCHalted");
  2509. if (usbsts & STS_FATAL)
  2510. ret += sprintf(str + ret, " HSE");
  2511. if (usbsts & STS_EINT)
  2512. ret += sprintf(str + ret, " EINT");
  2513. if (usbsts & STS_PORT)
  2514. ret += sprintf(str + ret, " PCD");
  2515. if (usbsts & STS_SAVE)
  2516. ret += sprintf(str + ret, " SSS");
  2517. if (usbsts & STS_RESTORE)
  2518. ret += sprintf(str + ret, " RSS");
  2519. if (usbsts & STS_SRE)
  2520. ret += sprintf(str + ret, " SRE");
  2521. if (usbsts & STS_CNR)
  2522. ret += sprintf(str + ret, " CNR");
  2523. if (usbsts & STS_HCE)
  2524. ret += sprintf(str + ret, " HCE");
  2525. return str;
  2526. }
  2527. static inline const char *xhci_decode_doorbell(char *str, u32 slot, u32 doorbell)
  2528. {
  2529. u8 ep;
  2530. u16 stream;
  2531. int ret;
  2532. ep = (doorbell & 0xff);
  2533. stream = doorbell >> 16;
  2534. if (slot == 0) {
  2535. sprintf(str, "Command Ring %d", doorbell);
  2536. return str;
  2537. }
  2538. ret = sprintf(str, "Slot %d ", slot);
  2539. if (ep > 0 && ep < 32)
  2540. ret = sprintf(str + ret, "ep%d%s",
  2541. ep / 2,
  2542. ep % 2 ? "in" : "out");
  2543. else if (ep == 0 || ep < 248)
  2544. ret = sprintf(str + ret, "Reserved %d", ep);
  2545. else
  2546. ret = sprintf(str + ret, "Vendor Defined %d", ep);
  2547. if (stream)
  2548. ret = sprintf(str + ret, " Stream %d", stream);
  2549. return str;
  2550. }
  2551. static inline const char *xhci_ep_state_string(u8 state)
  2552. {
  2553. switch (state) {
  2554. case EP_STATE_DISABLED:
  2555. return "disabled";
  2556. case EP_STATE_RUNNING:
  2557. return "running";
  2558. case EP_STATE_HALTED:
  2559. return "halted";
  2560. case EP_STATE_STOPPED:
  2561. return "stopped";
  2562. case EP_STATE_ERROR:
  2563. return "error";
  2564. default:
  2565. return "INVALID";
  2566. }
  2567. }
  2568. static inline const char *xhci_ep_type_string(u8 type)
  2569. {
  2570. switch (type) {
  2571. case ISOC_OUT_EP:
  2572. return "Isoc OUT";
  2573. case BULK_OUT_EP:
  2574. return "Bulk OUT";
  2575. case INT_OUT_EP:
  2576. return "Int OUT";
  2577. case CTRL_EP:
  2578. return "Ctrl";
  2579. case ISOC_IN_EP:
  2580. return "Isoc IN";
  2581. case BULK_IN_EP:
  2582. return "Bulk IN";
  2583. case INT_IN_EP:
  2584. return "Int IN";
  2585. default:
  2586. return "INVALID";
  2587. }
  2588. }
  2589. static inline const char *xhci_decode_ep_context(char *str, u32 info,
  2590. u32 info2, u64 deq, u32 tx_info)
  2591. {
  2592. int ret;
  2593. u32 esit;
  2594. u16 maxp;
  2595. u16 avg;
  2596. u8 max_pstr;
  2597. u8 ep_state;
  2598. u8 interval;
  2599. u8 ep_type;
  2600. u8 burst;
  2601. u8 cerr;
  2602. u8 mult;
  2603. bool lsa;
  2604. bool hid;
  2605. esit = CTX_TO_MAX_ESIT_PAYLOAD_HI(info) << 16 |
  2606. CTX_TO_MAX_ESIT_PAYLOAD(tx_info);
  2607. ep_state = info & EP_STATE_MASK;
  2608. max_pstr = CTX_TO_EP_MAXPSTREAMS(info);
  2609. interval = CTX_TO_EP_INTERVAL(info);
  2610. mult = CTX_TO_EP_MULT(info) + 1;
  2611. lsa = !!(info & EP_HAS_LSA);
  2612. cerr = (info2 & (3 << 1)) >> 1;
  2613. ep_type = CTX_TO_EP_TYPE(info2);
  2614. hid = !!(info2 & (1 << 7));
  2615. burst = CTX_TO_MAX_BURST(info2);
  2616. maxp = MAX_PACKET_DECODED(info2);
  2617. avg = EP_AVG_TRB_LENGTH(tx_info);
  2618. ret = sprintf(str, "State %s mult %d max P. Streams %d %s",
  2619. xhci_ep_state_string(ep_state), mult,
  2620. max_pstr, lsa ? "LSA " : "");
  2621. ret += sprintf(str + ret, "interval %d us max ESIT payload %d CErr %d ",
  2622. (1 << interval) * 125, esit, cerr);
  2623. ret += sprintf(str + ret, "Type %s %sburst %d maxp %d deq %016llx ",
  2624. xhci_ep_type_string(ep_type), hid ? "HID" : "",
  2625. burst, maxp, deq);
  2626. ret += sprintf(str + ret, "avg trb len %d", avg);
  2627. return str;
  2628. }
  2629. #endif /* __LINUX_XHCI_HCD_H */