isp1362.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * ISP1362 HCD (Host Controller Driver) for USB.
  4. *
  5. * COPYRIGHT (C) by L. Wassmann <[email protected]>
  6. */
  7. /* ------------------------------------------------------------------------- */
  8. #define MAX_ROOT_PORTS 2
  9. #define USE_32BIT 0
  10. /* These options are mutually exclusive */
  11. #define USE_PLATFORM_DELAY 0
  12. #define USE_NDELAY 0
  13. #define DUMMY_DELAY_ACCESS do {} while (0)
  14. /* ------------------------------------------------------------------------- */
  15. #define USB_RESET_WIDTH 50
  16. #define MAX_XFER_SIZE 1023
  17. /* Buffer sizes */
  18. #define ISP1362_BUF_SIZE 4096
  19. #define ISP1362_ISTL_BUFSIZE 512
  20. #define ISP1362_INTL_BLKSIZE 64
  21. #define ISP1362_INTL_BUFFERS 16
  22. #define ISP1362_ATL_BLKSIZE 64
  23. #define ISP1362_REG_WRITE_OFFSET 0x80
  24. #define REG_WIDTH_16 0x000
  25. #define REG_WIDTH_32 0x100
  26. #define REG_WIDTH_MASK 0x100
  27. #define REG_NO_MASK 0x0ff
  28. #ifdef ISP1362_DEBUG
  29. typedef const unsigned int isp1362_reg_t;
  30. #define REG_ACCESS_R 0x200
  31. #define REG_ACCESS_W 0x400
  32. #define REG_ACCESS_RW 0x600
  33. #define REG_ACCESS_MASK 0x600
  34. #define ISP1362_REG_NO(r) ((r) & REG_NO_MASK)
  35. #define ISP1362_REG(name, addr, width, rw) \
  36. static isp1362_reg_t ISP1362_REG_##name = ((addr) | (width) | (rw))
  37. #define REG_ACCESS_TEST(r) BUG_ON(((r) & ISP1362_REG_WRITE_OFFSET) && !((r) & REG_ACCESS_W))
  38. #define REG_WIDTH_TEST(r, w) BUG_ON(((r) & REG_WIDTH_MASK) != (w))
  39. #else
  40. typedef const unsigned char isp1362_reg_t;
  41. #define ISP1362_REG_NO(r) (r)
  42. #define ISP1362_REG(name, addr, width, rw) \
  43. static isp1362_reg_t __maybe_unused ISP1362_REG_##name = addr
  44. #define REG_ACCESS_TEST(r) do {} while (0)
  45. #define REG_WIDTH_TEST(r, w) do {} while (0)
  46. #endif
  47. /* OHCI compatible registers */
  48. /*
  49. * Note: Some of the ISP1362 'OHCI' registers implement only
  50. * a subset of the bits defined in the OHCI spec.
  51. *
  52. * Bitmasks for the individual bits of these registers are defined in "ohci.h"
  53. */
  54. ISP1362_REG(HCREVISION, 0x00, REG_WIDTH_32, REG_ACCESS_R);
  55. ISP1362_REG(HCCONTROL, 0x01, REG_WIDTH_32, REG_ACCESS_RW);
  56. ISP1362_REG(HCCMDSTAT, 0x02, REG_WIDTH_32, REG_ACCESS_RW);
  57. ISP1362_REG(HCINTSTAT, 0x03, REG_WIDTH_32, REG_ACCESS_RW);
  58. ISP1362_REG(HCINTENB, 0x04, REG_WIDTH_32, REG_ACCESS_RW);
  59. ISP1362_REG(HCINTDIS, 0x05, REG_WIDTH_32, REG_ACCESS_RW);
  60. ISP1362_REG(HCFMINTVL, 0x0d, REG_WIDTH_32, REG_ACCESS_RW);
  61. ISP1362_REG(HCFMREM, 0x0e, REG_WIDTH_32, REG_ACCESS_RW);
  62. ISP1362_REG(HCFMNUM, 0x0f, REG_WIDTH_32, REG_ACCESS_RW);
  63. ISP1362_REG(HCLSTHRESH, 0x11, REG_WIDTH_32, REG_ACCESS_RW);
  64. ISP1362_REG(HCRHDESCA, 0x12, REG_WIDTH_32, REG_ACCESS_RW);
  65. ISP1362_REG(HCRHDESCB, 0x13, REG_WIDTH_32, REG_ACCESS_RW);
  66. ISP1362_REG(HCRHSTATUS, 0x14, REG_WIDTH_32, REG_ACCESS_RW);
  67. ISP1362_REG(HCRHPORT1, 0x15, REG_WIDTH_32, REG_ACCESS_RW);
  68. ISP1362_REG(HCRHPORT2, 0x16, REG_WIDTH_32, REG_ACCESS_RW);
  69. /* Philips ISP1362 specific registers */
  70. ISP1362_REG(HCHWCFG, 0x20, REG_WIDTH_16, REG_ACCESS_RW);
  71. #define HCHWCFG_DISABLE_SUSPEND (1 << 15)
  72. #define HCHWCFG_GLOBAL_PWRDOWN (1 << 14)
  73. #define HCHWCFG_PULLDOWN_DS2 (1 << 13)
  74. #define HCHWCFG_PULLDOWN_DS1 (1 << 12)
  75. #define HCHWCFG_CLKNOTSTOP (1 << 11)
  76. #define HCHWCFG_ANALOG_OC (1 << 10)
  77. #define HCHWCFG_ONEINT (1 << 9)
  78. #define HCHWCFG_DACK_MODE (1 << 8)
  79. #define HCHWCFG_ONEDMA (1 << 7)
  80. #define HCHWCFG_DACK_POL (1 << 6)
  81. #define HCHWCFG_DREQ_POL (1 << 5)
  82. #define HCHWCFG_DBWIDTH_MASK (0x03 << 3)
  83. #define HCHWCFG_DBWIDTH(n) (((n) << 3) & HCHWCFG_DBWIDTH_MASK)
  84. #define HCHWCFG_INT_POL (1 << 2)
  85. #define HCHWCFG_INT_TRIGGER (1 << 1)
  86. #define HCHWCFG_INT_ENABLE (1 << 0)
  87. ISP1362_REG(HCDMACFG, 0x21, REG_WIDTH_16, REG_ACCESS_RW);
  88. #define HCDMACFG_CTR_ENABLE (1 << 7)
  89. #define HCDMACFG_BURST_LEN_MASK (0x03 << 5)
  90. #define HCDMACFG_BURST_LEN(n) (((n) << 5) & HCDMACFG_BURST_LEN_MASK)
  91. #define HCDMACFG_BURST_LEN_1 HCDMACFG_BURST_LEN(0)
  92. #define HCDMACFG_BURST_LEN_4 HCDMACFG_BURST_LEN(1)
  93. #define HCDMACFG_BURST_LEN_8 HCDMACFG_BURST_LEN(2)
  94. #define HCDMACFG_DMA_ENABLE (1 << 4)
  95. #define HCDMACFG_BUF_TYPE_MASK (0x07 << 1)
  96. #define HCDMACFG_BUF_TYPE(n) (((n) << 1) & HCDMACFG_BUF_TYPE_MASK)
  97. #define HCDMACFG_BUF_ISTL0 HCDMACFG_BUF_TYPE(0)
  98. #define HCDMACFG_BUF_ISTL1 HCDMACFG_BUF_TYPE(1)
  99. #define HCDMACFG_BUF_INTL HCDMACFG_BUF_TYPE(2)
  100. #define HCDMACFG_BUF_ATL HCDMACFG_BUF_TYPE(3)
  101. #define HCDMACFG_BUF_DIRECT HCDMACFG_BUF_TYPE(4)
  102. #define HCDMACFG_DMA_RW_SELECT (1 << 0)
  103. ISP1362_REG(HCXFERCTR, 0x22, REG_WIDTH_16, REG_ACCESS_RW);
  104. ISP1362_REG(HCuPINT, 0x24, REG_WIDTH_16, REG_ACCESS_RW);
  105. #define HCuPINT_SOF (1 << 0)
  106. #define HCuPINT_ISTL0 (1 << 1)
  107. #define HCuPINT_ISTL1 (1 << 2)
  108. #define HCuPINT_EOT (1 << 3)
  109. #define HCuPINT_OPR (1 << 4)
  110. #define HCuPINT_SUSP (1 << 5)
  111. #define HCuPINT_CLKRDY (1 << 6)
  112. #define HCuPINT_INTL (1 << 7)
  113. #define HCuPINT_ATL (1 << 8)
  114. #define HCuPINT_OTG (1 << 9)
  115. ISP1362_REG(HCuPINTENB, 0x25, REG_WIDTH_16, REG_ACCESS_RW);
  116. /* same bit definitions apply as for HCuPINT */
  117. ISP1362_REG(HCCHIPID, 0x27, REG_WIDTH_16, REG_ACCESS_R);
  118. #define HCCHIPID_MASK 0xff00
  119. #define HCCHIPID_MAGIC 0x3600
  120. ISP1362_REG(HCSCRATCH, 0x28, REG_WIDTH_16, REG_ACCESS_RW);
  121. ISP1362_REG(HCSWRES, 0x29, REG_WIDTH_16, REG_ACCESS_W);
  122. #define HCSWRES_MAGIC 0x00f6
  123. ISP1362_REG(HCBUFSTAT, 0x2c, REG_WIDTH_16, REG_ACCESS_RW);
  124. #define HCBUFSTAT_ISTL0_FULL (1 << 0)
  125. #define HCBUFSTAT_ISTL1_FULL (1 << 1)
  126. #define HCBUFSTAT_INTL_ACTIVE (1 << 2)
  127. #define HCBUFSTAT_ATL_ACTIVE (1 << 3)
  128. #define HCBUFSTAT_RESET_HWPP (1 << 4)
  129. #define HCBUFSTAT_ISTL0_ACTIVE (1 << 5)
  130. #define HCBUFSTAT_ISTL1_ACTIVE (1 << 6)
  131. #define HCBUFSTAT_ISTL0_DONE (1 << 8)
  132. #define HCBUFSTAT_ISTL1_DONE (1 << 9)
  133. #define HCBUFSTAT_PAIRED_PTDPP (1 << 10)
  134. ISP1362_REG(HCDIRADDR, 0x32, REG_WIDTH_32, REG_ACCESS_RW);
  135. #define HCDIRADDR_ADDR_MASK 0x0000ffff
  136. #define HCDIRADDR_ADDR(n) (((n) << 0) & HCDIRADDR_ADDR_MASK)
  137. #define HCDIRADDR_COUNT_MASK 0xffff0000
  138. #define HCDIRADDR_COUNT(n) (((n) << 16) & HCDIRADDR_COUNT_MASK)
  139. ISP1362_REG(HCDIRDATA, 0x45, REG_WIDTH_16, REG_ACCESS_RW);
  140. ISP1362_REG(HCISTLBUFSZ, 0x30, REG_WIDTH_16, REG_ACCESS_RW);
  141. ISP1362_REG(HCISTL0PORT, 0x40, REG_WIDTH_16, REG_ACCESS_RW);
  142. ISP1362_REG(HCISTL1PORT, 0x42, REG_WIDTH_16, REG_ACCESS_RW);
  143. ISP1362_REG(HCISTLRATE, 0x47, REG_WIDTH_16, REG_ACCESS_RW);
  144. ISP1362_REG(HCINTLBUFSZ, 0x33, REG_WIDTH_16, REG_ACCESS_RW);
  145. ISP1362_REG(HCINTLPORT, 0x43, REG_WIDTH_16, REG_ACCESS_RW);
  146. ISP1362_REG(HCINTLBLKSZ, 0x53, REG_WIDTH_16, REG_ACCESS_RW);
  147. ISP1362_REG(HCINTLDONE, 0x17, REG_WIDTH_32, REG_ACCESS_R);
  148. ISP1362_REG(HCINTLSKIP, 0x18, REG_WIDTH_32, REG_ACCESS_RW);
  149. ISP1362_REG(HCINTLLAST, 0x19, REG_WIDTH_32, REG_ACCESS_RW);
  150. ISP1362_REG(HCINTLCURR, 0x1a, REG_WIDTH_16, REG_ACCESS_R);
  151. ISP1362_REG(HCATLBUFSZ, 0x34, REG_WIDTH_16, REG_ACCESS_RW);
  152. ISP1362_REG(HCATLPORT, 0x44, REG_WIDTH_16, REG_ACCESS_RW);
  153. ISP1362_REG(HCATLBLKSZ, 0x54, REG_WIDTH_16, REG_ACCESS_RW);
  154. ISP1362_REG(HCATLDONE, 0x1b, REG_WIDTH_32, REG_ACCESS_R);
  155. ISP1362_REG(HCATLSKIP, 0x1c, REG_WIDTH_32, REG_ACCESS_RW);
  156. ISP1362_REG(HCATLLAST, 0x1d, REG_WIDTH_32, REG_ACCESS_RW);
  157. ISP1362_REG(HCATLCURR, 0x1e, REG_WIDTH_16, REG_ACCESS_R);
  158. ISP1362_REG(HCATLDTC, 0x51, REG_WIDTH_16, REG_ACCESS_RW);
  159. ISP1362_REG(HCATLDTCTO, 0x52, REG_WIDTH_16, REG_ACCESS_RW);
  160. ISP1362_REG(OTGCONTROL, 0x62, REG_WIDTH_16, REG_ACCESS_RW);
  161. ISP1362_REG(OTGSTATUS, 0x67, REG_WIDTH_16, REG_ACCESS_R);
  162. ISP1362_REG(OTGINT, 0x68, REG_WIDTH_16, REG_ACCESS_RW);
  163. ISP1362_REG(OTGINTENB, 0x69, REG_WIDTH_16, REG_ACCESS_RW);
  164. ISP1362_REG(OTGTIMER, 0x6A, REG_WIDTH_16, REG_ACCESS_RW);
  165. ISP1362_REG(OTGALTTMR, 0x6C, REG_WIDTH_16, REG_ACCESS_RW);
  166. /* Philips transfer descriptor, cpu-endian */
  167. struct ptd {
  168. u16 count;
  169. #define PTD_COUNT_MSK (0x3ff << 0)
  170. #define PTD_TOGGLE_MSK (1 << 10)
  171. #define PTD_ACTIVE_MSK (1 << 11)
  172. #define PTD_CC_MSK (0xf << 12)
  173. u16 mps;
  174. #define PTD_MPS_MSK (0x3ff << 0)
  175. #define PTD_SPD_MSK (1 << 10)
  176. #define PTD_LAST_MSK (1 << 11)
  177. #define PTD_EP_MSK (0xf << 12)
  178. u16 len;
  179. #define PTD_LEN_MSK (0x3ff << 0)
  180. #define PTD_DIR_MSK (3 << 10)
  181. #define PTD_DIR_SETUP (0)
  182. #define PTD_DIR_OUT (1)
  183. #define PTD_DIR_IN (2)
  184. u16 faddr;
  185. #define PTD_FA_MSK (0x7f << 0)
  186. /* PTD Byte 7: [StartingFrame (if ISO PTD) | StartingFrame[0..4], PollingRate[0..2] (if INT PTD)] */
  187. #define PTD_SF_ISO_MSK (0xff << 8)
  188. #define PTD_SF_INT_MSK (0x1f << 8)
  189. #define PTD_PR_MSK (0x07 << 13)
  190. } __attribute__ ((packed, aligned(2)));
  191. #define PTD_HEADER_SIZE sizeof(struct ptd)
  192. /* ------------------------------------------------------------------------- */
  193. /* Copied from ohci.h: */
  194. /*
  195. * Hardware transfer status codes -- CC from PTD
  196. */
  197. #define PTD_CC_NOERROR 0x00
  198. #define PTD_CC_CRC 0x01
  199. #define PTD_CC_BITSTUFFING 0x02
  200. #define PTD_CC_DATATOGGLEM 0x03
  201. #define PTD_CC_STALL 0x04
  202. #define PTD_DEVNOTRESP 0x05
  203. #define PTD_PIDCHECKFAIL 0x06
  204. #define PTD_UNEXPECTEDPID 0x07
  205. #define PTD_DATAOVERRUN 0x08
  206. #define PTD_DATAUNDERRUN 0x09
  207. /* 0x0A, 0x0B reserved for hardware */
  208. #define PTD_BUFFEROVERRUN 0x0C
  209. #define PTD_BUFFERUNDERRUN 0x0D
  210. /* 0x0E, 0x0F reserved for HCD */
  211. #define PTD_NOTACCESSED 0x0F
  212. /* map OHCI TD status codes (CC) to errno values */
  213. static const int cc_to_error[16] = {
  214. /* No Error */ 0,
  215. /* CRC Error */ -EILSEQ,
  216. /* Bit Stuff */ -EPROTO,
  217. /* Data Togg */ -EILSEQ,
  218. /* Stall */ -EPIPE,
  219. /* DevNotResp */ -ETIMEDOUT,
  220. /* PIDCheck */ -EPROTO,
  221. /* UnExpPID */ -EPROTO,
  222. /* DataOver */ -EOVERFLOW,
  223. /* DataUnder */ -EREMOTEIO,
  224. /* (for hw) */ -EIO,
  225. /* (for hw) */ -EIO,
  226. /* BufferOver */ -ECOMM,
  227. /* BuffUnder */ -ENOSR,
  228. /* (for HCD) */ -EALREADY,
  229. /* (for HCD) */ -EALREADY
  230. };
  231. /*
  232. * HcControl (control) register masks
  233. */
  234. #define OHCI_CTRL_HCFS (3 << 6) /* host controller functional state */
  235. #define OHCI_CTRL_RWC (1 << 9) /* remote wakeup connected */
  236. #define OHCI_CTRL_RWE (1 << 10) /* remote wakeup enable */
  237. /* pre-shifted values for HCFS */
  238. # define OHCI_USB_RESET (0 << 6)
  239. # define OHCI_USB_RESUME (1 << 6)
  240. # define OHCI_USB_OPER (2 << 6)
  241. # define OHCI_USB_SUSPEND (3 << 6)
  242. /*
  243. * HcCommandStatus (cmdstatus) register masks
  244. */
  245. #define OHCI_HCR (1 << 0) /* host controller reset */
  246. #define OHCI_SOC (3 << 16) /* scheduling overrun count */
  247. /*
  248. * masks used with interrupt registers:
  249. * HcInterruptStatus (intrstatus)
  250. * HcInterruptEnable (intrenable)
  251. * HcInterruptDisable (intrdisable)
  252. */
  253. #define OHCI_INTR_SO (1 << 0) /* scheduling overrun */
  254. #define OHCI_INTR_WDH (1 << 1) /* writeback of done_head */
  255. #define OHCI_INTR_SF (1 << 2) /* start frame */
  256. #define OHCI_INTR_RD (1 << 3) /* resume detect */
  257. #define OHCI_INTR_UE (1 << 4) /* unrecoverable error */
  258. #define OHCI_INTR_FNO (1 << 5) /* frame number overflow */
  259. #define OHCI_INTR_RHSC (1 << 6) /* root hub status change */
  260. #define OHCI_INTR_OC (1 << 30) /* ownership change */
  261. #define OHCI_INTR_MIE (1 << 31) /* master interrupt enable */
  262. /* roothub.portstatus [i] bits */
  263. #define RH_PS_CCS 0x00000001 /* current connect status */
  264. #define RH_PS_PES 0x00000002 /* port enable status*/
  265. #define RH_PS_PSS 0x00000004 /* port suspend status */
  266. #define RH_PS_POCI 0x00000008 /* port over current indicator */
  267. #define RH_PS_PRS 0x00000010 /* port reset status */
  268. #define RH_PS_PPS 0x00000100 /* port power status */
  269. #define RH_PS_LSDA 0x00000200 /* low speed device attached */
  270. #define RH_PS_CSC 0x00010000 /* connect status change */
  271. #define RH_PS_PESC 0x00020000 /* port enable status change */
  272. #define RH_PS_PSSC 0x00040000 /* port suspend status change */
  273. #define RH_PS_OCIC 0x00080000 /* over current indicator change */
  274. #define RH_PS_PRSC 0x00100000 /* port reset status change */
  275. /* roothub.status bits */
  276. #define RH_HS_LPS 0x00000001 /* local power status */
  277. #define RH_HS_OCI 0x00000002 /* over current indicator */
  278. #define RH_HS_DRWE 0x00008000 /* device remote wakeup enable */
  279. #define RH_HS_LPSC 0x00010000 /* local power status change */
  280. #define RH_HS_OCIC 0x00020000 /* over current indicator change */
  281. #define RH_HS_CRWE 0x80000000 /* clear remote wakeup enable */
  282. /* roothub.b masks */
  283. #define RH_B_DR 0x0000ffff /* device removable flags */
  284. #define RH_B_PPCM 0xffff0000 /* port power control mask */
  285. /* roothub.a masks */
  286. #define RH_A_NDP (0xff << 0) /* number of downstream ports */
  287. #define RH_A_PSM (1 << 8) /* power switching mode */
  288. #define RH_A_NPS (1 << 9) /* no power switching */
  289. #define RH_A_DT (1 << 10) /* device type (mbz) */
  290. #define RH_A_OCPM (1 << 11) /* over current protection mode */
  291. #define RH_A_NOCP (1 << 12) /* no over current protection */
  292. #define RH_A_POTPGT (0xff << 24) /* power on to power good time */
  293. #define FI 0x2edf /* 12000 bits per frame (-1) */
  294. #define FSMP(fi) (0x7fff & ((6 * ((fi) - 210)) / 7))
  295. #define LSTHRESH 0x628 /* lowspeed bit threshold */
  296. /* ------------------------------------------------------------------------- */
  297. /* PTD accessor macros. */
  298. #define PTD_GET_COUNT(p) (((p)->count & PTD_COUNT_MSK) >> 0)
  299. #define PTD_COUNT(v) (((v) << 0) & PTD_COUNT_MSK)
  300. #define PTD_GET_TOGGLE(p) (((p)->count & PTD_TOGGLE_MSK) >> 10)
  301. #define PTD_TOGGLE(v) (((v) << 10) & PTD_TOGGLE_MSK)
  302. #define PTD_GET_ACTIVE(p) (((p)->count & PTD_ACTIVE_MSK) >> 11)
  303. #define PTD_ACTIVE(v) (((v) << 11) & PTD_ACTIVE_MSK)
  304. #define PTD_GET_CC(p) (((p)->count & PTD_CC_MSK) >> 12)
  305. #define PTD_CC(v) (((v) << 12) & PTD_CC_MSK)
  306. #define PTD_GET_MPS(p) (((p)->mps & PTD_MPS_MSK) >> 0)
  307. #define PTD_MPS(v) (((v) << 0) & PTD_MPS_MSK)
  308. #define PTD_GET_SPD(p) (((p)->mps & PTD_SPD_MSK) >> 10)
  309. #define PTD_SPD(v) (((v) << 10) & PTD_SPD_MSK)
  310. #define PTD_GET_LAST(p) (((p)->mps & PTD_LAST_MSK) >> 11)
  311. #define PTD_LAST(v) (((v) << 11) & PTD_LAST_MSK)
  312. #define PTD_GET_EP(p) (((p)->mps & PTD_EP_MSK) >> 12)
  313. #define PTD_EP(v) (((v) << 12) & PTD_EP_MSK)
  314. #define PTD_GET_LEN(p) (((p)->len & PTD_LEN_MSK) >> 0)
  315. #define PTD_LEN(v) (((v) << 0) & PTD_LEN_MSK)
  316. #define PTD_GET_DIR(p) (((p)->len & PTD_DIR_MSK) >> 10)
  317. #define PTD_DIR(v) (((v) << 10) & PTD_DIR_MSK)
  318. #define PTD_GET_FA(p) (((p)->faddr & PTD_FA_MSK) >> 0)
  319. #define PTD_FA(v) (((v) << 0) & PTD_FA_MSK)
  320. #define PTD_GET_SF_INT(p) (((p)->faddr & PTD_SF_INT_MSK) >> 8)
  321. #define PTD_SF_INT(v) (((v) << 8) & PTD_SF_INT_MSK)
  322. #define PTD_GET_SF_ISO(p) (((p)->faddr & PTD_SF_ISO_MSK) >> 8)
  323. #define PTD_SF_ISO(v) (((v) << 8) & PTD_SF_ISO_MSK)
  324. #define PTD_GET_PR(p) (((p)->faddr & PTD_PR_MSK) >> 13)
  325. #define PTD_PR(v) (((v) << 13) & PTD_PR_MSK)
  326. #define LOG2_PERIODIC_SIZE 5 /* arbitrary; this matches OHCI */
  327. #define PERIODIC_SIZE (1 << LOG2_PERIODIC_SIZE)
  328. struct isp1362_ep {
  329. struct usb_host_endpoint *hep;
  330. struct usb_device *udev;
  331. /* philips transfer descriptor */
  332. struct ptd ptd;
  333. u8 maxpacket;
  334. u8 epnum;
  335. u8 nextpid;
  336. u16 error_count;
  337. u16 length; /* of current packet */
  338. s16 ptd_offset; /* buffer offset in ISP1362 where
  339. PTD has been stored
  340. (for access thru HCDIRDATA) */
  341. int ptd_index;
  342. int num_ptds;
  343. void *data; /* to databuf */
  344. /* queue of active EPs (the ones transmitted to the chip) */
  345. struct list_head active;
  346. /* periodic schedule */
  347. u8 branch;
  348. u16 interval;
  349. u16 load;
  350. u16 last_iso;
  351. /* async schedule */
  352. struct list_head schedule; /* list of all EPs that need processing */
  353. struct list_head remove_list;
  354. int num_req;
  355. };
  356. struct isp1362_ep_queue {
  357. struct list_head active; /* list of PTDs currently processed by HC */
  358. atomic_t finishing;
  359. unsigned long buf_map;
  360. unsigned long skip_map;
  361. int free_ptd;
  362. u16 buf_start;
  363. u16 buf_size;
  364. u16 blk_size; /* PTD buffer block size for ATL and INTL */
  365. u8 buf_count;
  366. u8 buf_avail;
  367. char name[16];
  368. /* for statistical tracking */
  369. u8 stat_maxptds; /* Max # of ptds seen simultaneously in fifo */
  370. u8 ptd_count; /* number of ptds submitted to this queue */
  371. };
  372. struct isp1362_hcd {
  373. spinlock_t lock;
  374. void __iomem *addr_reg;
  375. void __iomem *data_reg;
  376. struct isp1362_platform_data *board;
  377. unsigned long stat1, stat2, stat4, stat8, stat16;
  378. /* HC registers */
  379. u32 intenb; /* "OHCI" interrupts */
  380. u16 irqenb; /* uP interrupts */
  381. /* Root hub registers */
  382. u32 rhdesca;
  383. u32 rhdescb;
  384. u32 rhstatus;
  385. u32 rhport[MAX_ROOT_PORTS];
  386. unsigned long next_statechange;
  387. /* HC control reg shadow copy */
  388. u32 hc_control;
  389. /* async schedule: control, bulk */
  390. struct list_head async;
  391. /* periodic schedule: int */
  392. u16 load[PERIODIC_SIZE];
  393. struct list_head periodic;
  394. u16 fmindex;
  395. /* periodic schedule: isochronous */
  396. struct list_head isoc;
  397. unsigned int istl_flip:1;
  398. unsigned int irq_active:1;
  399. /* Schedules for the current frame */
  400. struct isp1362_ep_queue atl_queue;
  401. struct isp1362_ep_queue intl_queue;
  402. struct isp1362_ep_queue istl_queue[2];
  403. /* list of PTDs retrieved from HC */
  404. struct list_head remove_list;
  405. enum {
  406. ISP1362_INT_SOF,
  407. ISP1362_INT_ISTL0,
  408. ISP1362_INT_ISTL1,
  409. ISP1362_INT_EOT,
  410. ISP1362_INT_OPR,
  411. ISP1362_INT_SUSP,
  412. ISP1362_INT_CLKRDY,
  413. ISP1362_INT_INTL,
  414. ISP1362_INT_ATL,
  415. ISP1362_INT_OTG,
  416. NUM_ISP1362_IRQS
  417. } IRQ_NAMES;
  418. unsigned int irq_stat[NUM_ISP1362_IRQS];
  419. int req_serial;
  420. };
  421. static inline const char *ISP1362_INT_NAME(int n)
  422. {
  423. switch (n) {
  424. case ISP1362_INT_SOF: return "SOF";
  425. case ISP1362_INT_ISTL0: return "ISTL0";
  426. case ISP1362_INT_ISTL1: return "ISTL1";
  427. case ISP1362_INT_EOT: return "EOT";
  428. case ISP1362_INT_OPR: return "OPR";
  429. case ISP1362_INT_SUSP: return "SUSP";
  430. case ISP1362_INT_CLKRDY: return "CLKRDY";
  431. case ISP1362_INT_INTL: return "INTL";
  432. case ISP1362_INT_ATL: return "ATL";
  433. case ISP1362_INT_OTG: return "OTG";
  434. default: return "unknown";
  435. }
  436. }
  437. static inline void ALIGNSTAT(struct isp1362_hcd *isp1362_hcd, void *ptr)
  438. {
  439. unsigned long p = (unsigned long)ptr;
  440. if (!(p & 0xf))
  441. isp1362_hcd->stat16++;
  442. else if (!(p & 0x7))
  443. isp1362_hcd->stat8++;
  444. else if (!(p & 0x3))
  445. isp1362_hcd->stat4++;
  446. else if (!(p & 0x1))
  447. isp1362_hcd->stat2++;
  448. else
  449. isp1362_hcd->stat1++;
  450. }
  451. static inline struct isp1362_hcd *hcd_to_isp1362_hcd(struct usb_hcd *hcd)
  452. {
  453. return (struct isp1362_hcd *) (hcd->hcd_priv);
  454. }
  455. static inline struct usb_hcd *isp1362_hcd_to_hcd(struct isp1362_hcd *isp1362_hcd)
  456. {
  457. return container_of((void *)isp1362_hcd, struct usb_hcd, hcd_priv);
  458. }
  459. #define frame_before(f1, f2) ((s16)((u16)f1 - (u16)f2) < 0)
  460. /*
  461. * ISP1362 HW Interface
  462. */
  463. #define DBG(level, fmt...) \
  464. do { \
  465. if (dbg_level > level) \
  466. pr_debug(fmt); \
  467. } while (0)
  468. #ifdef VERBOSE
  469. # define VDBG(fmt...) DBG(3, fmt)
  470. #else
  471. # define VDBG(fmt...) do {} while (0)
  472. #endif
  473. #ifdef REGISTERS
  474. # define RDBG(fmt...) DBG(1, fmt)
  475. #else
  476. # define RDBG(fmt...) do {} while (0)
  477. #endif
  478. #ifdef URB_TRACE
  479. #define URB_DBG(fmt...) DBG(0, fmt)
  480. #else
  481. #define URB_DBG(fmt...) do {} while (0)
  482. #endif
  483. #if USE_PLATFORM_DELAY
  484. #if USE_NDELAY
  485. #error USE_PLATFORM_DELAY and USE_NDELAY defined simultaneously.
  486. #endif
  487. #define isp1362_delay(h, d) (h)->board->delay(isp1362_hcd_to_hcd(h)->self.controller, d)
  488. #elif USE_NDELAY
  489. #define isp1362_delay(h, d) ndelay(d)
  490. #else
  491. #define isp1362_delay(h, d) do {} while (0)
  492. #endif
  493. #define get_urb(ep) ({ \
  494. BUG_ON(list_empty(&ep->hep->urb_list)); \
  495. container_of(ep->hep->urb_list.next, struct urb, urb_list); \
  496. })
  497. /* basic access functions for ISP1362 chip registers */
  498. /* NOTE: The contents of the address pointer register cannot be read back! The driver must ensure,
  499. * that all register accesses are performed with interrupts disabled, since the interrupt
  500. * handler has no way of restoring the previous state.
  501. */
  502. static void isp1362_write_addr(struct isp1362_hcd *isp1362_hcd, isp1362_reg_t reg)
  503. {
  504. REG_ACCESS_TEST(reg);
  505. DUMMY_DELAY_ACCESS;
  506. writew(ISP1362_REG_NO(reg), isp1362_hcd->addr_reg);
  507. DUMMY_DELAY_ACCESS;
  508. isp1362_delay(isp1362_hcd, 1);
  509. }
  510. static void isp1362_write_data16(struct isp1362_hcd *isp1362_hcd, u16 val)
  511. {
  512. DUMMY_DELAY_ACCESS;
  513. writew(val, isp1362_hcd->data_reg);
  514. }
  515. static u16 isp1362_read_data16(struct isp1362_hcd *isp1362_hcd)
  516. {
  517. u16 val;
  518. DUMMY_DELAY_ACCESS;
  519. val = readw(isp1362_hcd->data_reg);
  520. return val;
  521. }
  522. static void isp1362_write_data32(struct isp1362_hcd *isp1362_hcd, u32 val)
  523. {
  524. #if USE_32BIT
  525. DUMMY_DELAY_ACCESS;
  526. writel(val, isp1362_hcd->data_reg);
  527. #else
  528. DUMMY_DELAY_ACCESS;
  529. writew((u16)val, isp1362_hcd->data_reg);
  530. DUMMY_DELAY_ACCESS;
  531. writew(val >> 16, isp1362_hcd->data_reg);
  532. #endif
  533. }
  534. static u32 isp1362_read_data32(struct isp1362_hcd *isp1362_hcd)
  535. {
  536. u32 val;
  537. #if USE_32BIT
  538. DUMMY_DELAY_ACCESS;
  539. val = readl(isp1362_hcd->data_reg);
  540. #else
  541. DUMMY_DELAY_ACCESS;
  542. val = (u32)readw(isp1362_hcd->data_reg);
  543. DUMMY_DELAY_ACCESS;
  544. val |= (u32)readw(isp1362_hcd->data_reg) << 16;
  545. #endif
  546. return val;
  547. }
  548. /* use readsw/writesw to access the fifo whenever possible */
  549. /* assume HCDIRDATA or XFERCTR & addr_reg have been set up */
  550. static void isp1362_read_fifo(struct isp1362_hcd *isp1362_hcd, void *buf, u16 len)
  551. {
  552. u8 *dp = buf;
  553. u16 data;
  554. if (!len)
  555. return;
  556. RDBG("%s: Reading %d byte from fifo to mem @ %p\n", __func__, len, buf);
  557. #if USE_32BIT
  558. if (len >= 4) {
  559. RDBG("%s: Using readsl for %d dwords\n", __func__, len >> 2);
  560. readsl(isp1362_hcd->data_reg, dp, len >> 2);
  561. dp += len & ~3;
  562. len &= 3;
  563. }
  564. #endif
  565. if (len >= 2) {
  566. RDBG("%s: Using readsw for %d words\n", __func__, len >> 1);
  567. insw((unsigned long)isp1362_hcd->data_reg, dp, len >> 1);
  568. dp += len & ~1;
  569. len &= 1;
  570. }
  571. BUG_ON(len & ~1);
  572. if (len > 0) {
  573. data = isp1362_read_data16(isp1362_hcd);
  574. RDBG("%s: Reading trailing byte %02x to mem @ %08x\n", __func__,
  575. (u8)data, (u32)dp);
  576. *dp = (u8)data;
  577. }
  578. }
  579. static void isp1362_write_fifo(struct isp1362_hcd *isp1362_hcd, void *buf, u16 len)
  580. {
  581. u8 *dp = buf;
  582. u16 data;
  583. if (!len)
  584. return;
  585. if ((unsigned long)dp & 0x1) {
  586. /* not aligned */
  587. for (; len > 1; len -= 2) {
  588. data = *dp++;
  589. data |= *dp++ << 8;
  590. isp1362_write_data16(isp1362_hcd, data);
  591. }
  592. if (len)
  593. isp1362_write_data16(isp1362_hcd, *dp);
  594. return;
  595. }
  596. RDBG("%s: Writing %d byte to fifo from memory @%p\n", __func__, len, buf);
  597. #if USE_32BIT
  598. if (len >= 4) {
  599. RDBG("%s: Using writesl for %d dwords\n", __func__, len >> 2);
  600. writesl(isp1362_hcd->data_reg, dp, len >> 2);
  601. dp += len & ~3;
  602. len &= 3;
  603. }
  604. #endif
  605. if (len >= 2) {
  606. RDBG("%s: Using writesw for %d words\n", __func__, len >> 1);
  607. outsw((unsigned long)isp1362_hcd->data_reg, dp, len >> 1);
  608. dp += len & ~1;
  609. len &= 1;
  610. }
  611. BUG_ON(len & ~1);
  612. if (len > 0) {
  613. /* finally write any trailing byte; we don't need to care
  614. * about the high byte of the last word written
  615. */
  616. data = (u16)*dp;
  617. RDBG("%s: Sending trailing byte %02x from mem @ %08x\n", __func__,
  618. data, (u32)dp);
  619. isp1362_write_data16(isp1362_hcd, data);
  620. }
  621. }
  622. #define isp1362_read_reg16(d, r) ({ \
  623. u16 __v; \
  624. REG_WIDTH_TEST(ISP1362_REG_##r, REG_WIDTH_16); \
  625. isp1362_write_addr(d, ISP1362_REG_##r); \
  626. __v = isp1362_read_data16(d); \
  627. RDBG("%s: Read %04x from %s[%02x]\n", __func__, __v, #r, \
  628. ISP1362_REG_NO(ISP1362_REG_##r)); \
  629. __v; \
  630. })
  631. #define isp1362_read_reg32(d, r) ({ \
  632. u32 __v; \
  633. REG_WIDTH_TEST(ISP1362_REG_##r, REG_WIDTH_32); \
  634. isp1362_write_addr(d, ISP1362_REG_##r); \
  635. __v = isp1362_read_data32(d); \
  636. RDBG("%s: Read %08x from %s[%02x]\n", __func__, __v, #r, \
  637. ISP1362_REG_NO(ISP1362_REG_##r)); \
  638. __v; \
  639. })
  640. #define isp1362_write_reg16(d, r, v) { \
  641. REG_WIDTH_TEST(ISP1362_REG_##r, REG_WIDTH_16); \
  642. isp1362_write_addr(d, (ISP1362_REG_##r) | ISP1362_REG_WRITE_OFFSET); \
  643. isp1362_write_data16(d, (u16)(v)); \
  644. RDBG("%s: Wrote %04x to %s[%02x]\n", __func__, (u16)(v), #r, \
  645. ISP1362_REG_NO(ISP1362_REG_##r)); \
  646. }
  647. #define isp1362_write_reg32(d, r, v) { \
  648. REG_WIDTH_TEST(ISP1362_REG_##r, REG_WIDTH_32); \
  649. isp1362_write_addr(d, (ISP1362_REG_##r) | ISP1362_REG_WRITE_OFFSET); \
  650. isp1362_write_data32(d, (u32)(v)); \
  651. RDBG("%s: Wrote %08x to %s[%02x]\n", __func__, (u32)(v), #r, \
  652. ISP1362_REG_NO(ISP1362_REG_##r)); \
  653. }
  654. #define isp1362_set_mask16(d, r, m) { \
  655. u16 __v; \
  656. __v = isp1362_read_reg16(d, r); \
  657. if ((__v | m) != __v) \
  658. isp1362_write_reg16(d, r, __v | m); \
  659. }
  660. #define isp1362_clr_mask16(d, r, m) { \
  661. u16 __v; \
  662. __v = isp1362_read_reg16(d, r); \
  663. if ((__v & ~m) != __v) \
  664. isp1362_write_reg16(d, r, __v & ~m); \
  665. }
  666. #define isp1362_set_mask32(d, r, m) { \
  667. u32 __v; \
  668. __v = isp1362_read_reg32(d, r); \
  669. if ((__v | m) != __v) \
  670. isp1362_write_reg32(d, r, __v | m); \
  671. }
  672. #define isp1362_clr_mask32(d, r, m) { \
  673. u32 __v; \
  674. __v = isp1362_read_reg32(d, r); \
  675. if ((__v & ~m) != __v) \
  676. isp1362_write_reg32(d, r, __v & ~m); \
  677. }
  678. #define isp1362_show_reg(d, r) { \
  679. if ((ISP1362_REG_##r & REG_WIDTH_MASK) == REG_WIDTH_32) \
  680. DBG(0, "%-12s[%02x]: %08x\n", #r, \
  681. ISP1362_REG_NO(ISP1362_REG_##r), isp1362_read_reg32(d, r)); \
  682. else \
  683. DBG(0, "%-12s[%02x]: %04x\n", #r, \
  684. ISP1362_REG_NO(ISP1362_REG_##r), isp1362_read_reg16(d, r)); \
  685. }
  686. static void isp1362_write_diraddr(struct isp1362_hcd *isp1362_hcd, u16 offset, u16 len)
  687. {
  688. len = (len + 1) & ~1;
  689. isp1362_clr_mask16(isp1362_hcd, HCDMACFG, HCDMACFG_CTR_ENABLE);
  690. isp1362_write_reg32(isp1362_hcd, HCDIRADDR,
  691. HCDIRADDR_ADDR(offset) | HCDIRADDR_COUNT(len));
  692. }
  693. static void isp1362_read_buffer(struct isp1362_hcd *isp1362_hcd, void *buf, u16 offset, int len)
  694. {
  695. isp1362_write_diraddr(isp1362_hcd, offset, len);
  696. DBG(3, "%s: Reading %d byte from buffer @%04x to memory @ %p\n",
  697. __func__, len, offset, buf);
  698. isp1362_write_reg16(isp1362_hcd, HCuPINT, HCuPINT_EOT);
  699. isp1362_write_addr(isp1362_hcd, ISP1362_REG_HCDIRDATA);
  700. isp1362_read_fifo(isp1362_hcd, buf, len);
  701. isp1362_write_reg16(isp1362_hcd, HCuPINT, HCuPINT_EOT);
  702. }
  703. static void isp1362_write_buffer(struct isp1362_hcd *isp1362_hcd, void *buf, u16 offset, int len)
  704. {
  705. isp1362_write_diraddr(isp1362_hcd, offset, len);
  706. DBG(3, "%s: Writing %d byte to buffer @%04x from memory @ %p\n",
  707. __func__, len, offset, buf);
  708. isp1362_write_reg16(isp1362_hcd, HCuPINT, HCuPINT_EOT);
  709. isp1362_write_addr(isp1362_hcd, ISP1362_REG_HCDIRDATA | ISP1362_REG_WRITE_OFFSET);
  710. isp1362_write_fifo(isp1362_hcd, buf, len);
  711. isp1362_write_reg16(isp1362_hcd, HCuPINT, HCuPINT_EOT);
  712. }
  713. static void __attribute__((unused)) dump_data(char *buf, int len)
  714. {
  715. if (dbg_level > 0) {
  716. int k;
  717. int lf = 0;
  718. for (k = 0; k < len; ++k) {
  719. if (!lf)
  720. DBG(0, "%04x:", k);
  721. printk(" %02x", ((u8 *) buf)[k]);
  722. lf = 1;
  723. if (!k)
  724. continue;
  725. if (k % 16 == 15) {
  726. printk("\n");
  727. lf = 0;
  728. continue;
  729. }
  730. if (k % 8 == 7)
  731. printk(" ");
  732. if (k % 4 == 3)
  733. printk(" ");
  734. }
  735. if (lf)
  736. printk("\n");
  737. }
  738. }
  739. #if defined(PTD_TRACE)
  740. static void dump_ptd(struct ptd *ptd)
  741. {
  742. DBG(0, "EP %p: CC=%x EP=%d DIR=%x CNT=%d LEN=%d MPS=%d TGL=%x ACT=%x FA=%d SPD=%x SF=%x PR=%x LST=%x\n",
  743. container_of(ptd, struct isp1362_ep, ptd),
  744. PTD_GET_CC(ptd), PTD_GET_EP(ptd), PTD_GET_DIR(ptd),
  745. PTD_GET_COUNT(ptd), PTD_GET_LEN(ptd), PTD_GET_MPS(ptd),
  746. PTD_GET_TOGGLE(ptd), PTD_GET_ACTIVE(ptd), PTD_GET_FA(ptd),
  747. PTD_GET_SPD(ptd), PTD_GET_SF_INT(ptd), PTD_GET_PR(ptd), PTD_GET_LAST(ptd));
  748. DBG(0, " %04x %04x %04x %04x\n", ptd->count, ptd->mps, ptd->len, ptd->faddr);
  749. }
  750. static void dump_ptd_out_data(struct ptd *ptd, u8 *buf)
  751. {
  752. if (dbg_level > 0) {
  753. if (PTD_GET_DIR(ptd) != PTD_DIR_IN && PTD_GET_LEN(ptd)) {
  754. DBG(0, "--out->\n");
  755. dump_data(buf, PTD_GET_LEN(ptd));
  756. }
  757. }
  758. }
  759. static void dump_ptd_in_data(struct ptd *ptd, u8 *buf)
  760. {
  761. if (dbg_level > 0) {
  762. if (PTD_GET_DIR(ptd) == PTD_DIR_IN && PTD_GET_COUNT(ptd)) {
  763. DBG(0, "<--in--\n");
  764. dump_data(buf, PTD_GET_COUNT(ptd));
  765. }
  766. DBG(0, "-----\n");
  767. }
  768. }
  769. static void dump_ptd_queue(struct isp1362_ep_queue *epq)
  770. {
  771. struct isp1362_ep *ep;
  772. int dbg = dbg_level;
  773. dbg_level = 1;
  774. list_for_each_entry(ep, &epq->active, active) {
  775. dump_ptd(&ep->ptd);
  776. dump_data(ep->data, ep->length);
  777. }
  778. dbg_level = dbg;
  779. }
  780. #else
  781. #define dump_ptd(ptd) do {} while (0)
  782. #define dump_ptd_in_data(ptd, buf) do {} while (0)
  783. #define dump_ptd_out_data(ptd, buf) do {} while (0)
  784. #define dump_ptd_data(ptd, buf) do {} while (0)
  785. #define dump_ptd_queue(epq) do {} while (0)
  786. #endif