udc-xilinx.c 60 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Xilinx USB peripheral controller driver
  4. *
  5. * Copyright (C) 2004 by Thomas Rathbone
  6. * Copyright (C) 2005 by HP Labs
  7. * Copyright (C) 2005 by David Brownell
  8. * Copyright (C) 2010 - 2014 Xilinx, Inc.
  9. *
  10. * Some parts of this driver code is based on the driver for at91-series
  11. * USB peripheral controller (at91_udc.c).
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/delay.h>
  15. #include <linux/device.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/io.h>
  19. #include <linux/module.h>
  20. #include <linux/of_address.h>
  21. #include <linux/of_device.h>
  22. #include <linux/of_platform.h>
  23. #include <linux/of_irq.h>
  24. #include <linux/prefetch.h>
  25. #include <linux/usb/ch9.h>
  26. #include <linux/usb/gadget.h>
  27. /* Register offsets for the USB device.*/
  28. #define XUSB_EP0_CONFIG_OFFSET 0x0000 /* EP0 Config Reg Offset */
  29. #define XUSB_SETUP_PKT_ADDR_OFFSET 0x0080 /* Setup Packet Address */
  30. #define XUSB_ADDRESS_OFFSET 0x0100 /* Address Register */
  31. #define XUSB_CONTROL_OFFSET 0x0104 /* Control Register */
  32. #define XUSB_STATUS_OFFSET 0x0108 /* Status Register */
  33. #define XUSB_FRAMENUM_OFFSET 0x010C /* Frame Number Register */
  34. #define XUSB_IER_OFFSET 0x0110 /* Interrupt Enable Register */
  35. #define XUSB_BUFFREADY_OFFSET 0x0114 /* Buffer Ready Register */
  36. #define XUSB_TESTMODE_OFFSET 0x0118 /* Test Mode Register */
  37. #define XUSB_DMA_RESET_OFFSET 0x0200 /* DMA Soft Reset Register */
  38. #define XUSB_DMA_CONTROL_OFFSET 0x0204 /* DMA Control Register */
  39. #define XUSB_DMA_DSAR_ADDR_OFFSET 0x0208 /* DMA source Address Reg */
  40. #define XUSB_DMA_DDAR_ADDR_OFFSET 0x020C /* DMA destination Addr Reg */
  41. #define XUSB_DMA_LENGTH_OFFSET 0x0210 /* DMA Length Register */
  42. #define XUSB_DMA_STATUS_OFFSET 0x0214 /* DMA Status Register */
  43. /* Endpoint Configuration Space offsets */
  44. #define XUSB_EP_CFGSTATUS_OFFSET 0x00 /* Endpoint Config Status */
  45. #define XUSB_EP_BUF0COUNT_OFFSET 0x08 /* Buffer 0 Count */
  46. #define XUSB_EP_BUF1COUNT_OFFSET 0x0C /* Buffer 1 Count */
  47. #define XUSB_CONTROL_USB_READY_MASK 0x80000000 /* USB ready Mask */
  48. #define XUSB_CONTROL_USB_RMTWAKE_MASK 0x40000000 /* Remote wake up mask */
  49. /* Interrupt register related masks.*/
  50. #define XUSB_STATUS_GLOBAL_INTR_MASK 0x80000000 /* Global Intr Enable */
  51. #define XUSB_STATUS_DMADONE_MASK 0x04000000 /* DMA done Mask */
  52. #define XUSB_STATUS_DMAERR_MASK 0x02000000 /* DMA Error Mask */
  53. #define XUSB_STATUS_DMABUSY_MASK 0x80000000 /* DMA Error Mask */
  54. #define XUSB_STATUS_RESUME_MASK 0x01000000 /* USB Resume Mask */
  55. #define XUSB_STATUS_RESET_MASK 0x00800000 /* USB Reset Mask */
  56. #define XUSB_STATUS_SUSPEND_MASK 0x00400000 /* USB Suspend Mask */
  57. #define XUSB_STATUS_DISCONNECT_MASK 0x00200000 /* USB Disconnect Mask */
  58. #define XUSB_STATUS_FIFO_BUFF_RDY_MASK 0x00100000 /* FIFO Buff Ready Mask */
  59. #define XUSB_STATUS_FIFO_BUFF_FREE_MASK 0x00080000 /* FIFO Buff Free Mask */
  60. #define XUSB_STATUS_SETUP_PACKET_MASK 0x00040000 /* Setup packet received */
  61. #define XUSB_STATUS_EP1_BUFF2_COMP_MASK 0x00000200 /* EP 1 Buff 2 Processed */
  62. #define XUSB_STATUS_EP1_BUFF1_COMP_MASK 0x00000002 /* EP 1 Buff 1 Processed */
  63. #define XUSB_STATUS_EP0_BUFF2_COMP_MASK 0x00000100 /* EP 0 Buff 2 Processed */
  64. #define XUSB_STATUS_EP0_BUFF1_COMP_MASK 0x00000001 /* EP 0 Buff 1 Processed */
  65. #define XUSB_STATUS_HIGH_SPEED_MASK 0x00010000 /* USB Speed Mask */
  66. /* Suspend,Reset,Suspend and Disconnect Mask */
  67. #define XUSB_STATUS_INTR_EVENT_MASK 0x01E00000
  68. /* Buffers completion Mask */
  69. #define XUSB_STATUS_INTR_BUFF_COMP_ALL_MASK 0x0000FEFF
  70. /* Mask for buffer 0 and buffer 1 completion for all Endpoints */
  71. #define XUSB_STATUS_INTR_BUFF_COMP_SHIFT_MASK 0x00000101
  72. #define XUSB_STATUS_EP_BUFF2_SHIFT 8 /* EP buffer offset */
  73. /* Endpoint Configuration Status Register */
  74. #define XUSB_EP_CFG_VALID_MASK 0x80000000 /* Endpoint Valid bit */
  75. #define XUSB_EP_CFG_STALL_MASK 0x40000000 /* Endpoint Stall bit */
  76. #define XUSB_EP_CFG_DATA_TOGGLE_MASK 0x08000000 /* Endpoint Data toggle */
  77. /* USB device specific global configuration constants.*/
  78. #define XUSB_MAX_ENDPOINTS 8 /* Maximum End Points */
  79. #define XUSB_EP_NUMBER_ZERO 0 /* End point Zero */
  80. /* DPRAM is the source address for DMA transfer */
  81. #define XUSB_DMA_READ_FROM_DPRAM 0x80000000
  82. #define XUSB_DMA_DMASR_BUSY 0x80000000 /* DMA busy */
  83. #define XUSB_DMA_DMASR_ERROR 0x40000000 /* DMA Error */
  84. /*
  85. * When this bit is set, the DMA buffer ready bit is set by hardware upon
  86. * DMA transfer completion.
  87. */
  88. #define XUSB_DMA_BRR_CTRL 0x40000000 /* DMA bufready ctrl bit */
  89. /* Phase States */
  90. #define SETUP_PHASE 0x0000 /* Setup Phase */
  91. #define DATA_PHASE 0x0001 /* Data Phase */
  92. #define STATUS_PHASE 0x0002 /* Status Phase */
  93. #define EP0_MAX_PACKET 64 /* Endpoint 0 maximum packet length */
  94. #define STATUSBUFF_SIZE 2 /* Buffer size for GET_STATUS command */
  95. #define EPNAME_SIZE 4 /* Buffer size for endpoint name */
  96. /* container_of helper macros */
  97. #define to_udc(g) container_of((g), struct xusb_udc, gadget)
  98. #define to_xusb_ep(ep) container_of((ep), struct xusb_ep, ep_usb)
  99. #define to_xusb_req(req) container_of((req), struct xusb_req, usb_req)
  100. /**
  101. * struct xusb_req - Xilinx USB device request structure
  102. * @usb_req: Linux usb request structure
  103. * @queue: usb device request queue
  104. * @ep: pointer to xusb_endpoint structure
  105. */
  106. struct xusb_req {
  107. struct usb_request usb_req;
  108. struct list_head queue;
  109. struct xusb_ep *ep;
  110. };
  111. /**
  112. * struct xusb_ep - USB end point structure.
  113. * @ep_usb: usb endpoint instance
  114. * @queue: endpoint message queue
  115. * @udc: xilinx usb peripheral driver instance pointer
  116. * @desc: pointer to the usb endpoint descriptor
  117. * @rambase: the endpoint buffer address
  118. * @offset: the endpoint register offset value
  119. * @name: name of the endpoint
  120. * @epnumber: endpoint number
  121. * @maxpacket: maximum packet size the endpoint can store
  122. * @buffer0count: the size of the packet recieved in the first buffer
  123. * @buffer1count: the size of the packet received in the second buffer
  124. * @curbufnum: current buffer of endpoint that will be processed next
  125. * @buffer0ready: the busy state of first buffer
  126. * @buffer1ready: the busy state of second buffer
  127. * @is_in: endpoint direction (IN or OUT)
  128. * @is_iso: endpoint type(isochronous or non isochronous)
  129. */
  130. struct xusb_ep {
  131. struct usb_ep ep_usb;
  132. struct list_head queue;
  133. struct xusb_udc *udc;
  134. const struct usb_endpoint_descriptor *desc;
  135. u32 rambase;
  136. u32 offset;
  137. char name[4];
  138. u16 epnumber;
  139. u16 maxpacket;
  140. u16 buffer0count;
  141. u16 buffer1count;
  142. u8 curbufnum;
  143. bool buffer0ready;
  144. bool buffer1ready;
  145. bool is_in;
  146. bool is_iso;
  147. };
  148. /**
  149. * struct xusb_udc - USB peripheral driver structure
  150. * @gadget: USB gadget driver instance
  151. * @ep: an array of endpoint structures
  152. * @driver: pointer to the usb gadget driver instance
  153. * @setup: usb_ctrlrequest structure for control requests
  154. * @req: pointer to dummy request for get status command
  155. * @dev: pointer to device structure in gadget
  156. * @usb_state: device in suspended state or not
  157. * @remote_wkp: remote wakeup enabled by host
  158. * @setupseqtx: tx status
  159. * @setupseqrx: rx status
  160. * @addr: the usb device base address
  161. * @lock: instance of spinlock
  162. * @dma_enabled: flag indicating whether the dma is included in the system
  163. * @clk: pointer to struct clk
  164. * @read_fn: function pointer to read device registers
  165. * @write_fn: function pointer to write to device registers
  166. */
  167. struct xusb_udc {
  168. struct usb_gadget gadget;
  169. struct xusb_ep ep[8];
  170. struct usb_gadget_driver *driver;
  171. struct usb_ctrlrequest setup;
  172. struct xusb_req *req;
  173. struct device *dev;
  174. u32 usb_state;
  175. u32 remote_wkp;
  176. u32 setupseqtx;
  177. u32 setupseqrx;
  178. void __iomem *addr;
  179. spinlock_t lock;
  180. bool dma_enabled;
  181. struct clk *clk;
  182. unsigned int (*read_fn)(void __iomem *);
  183. void (*write_fn)(void __iomem *, u32, u32);
  184. };
  185. /* Endpoint buffer start addresses in the core */
  186. static u32 rambase[8] = { 0x22, 0x1000, 0x1100, 0x1200, 0x1300, 0x1400, 0x1500,
  187. 0x1600 };
  188. static const char driver_name[] = "xilinx-udc";
  189. static const char ep0name[] = "ep0";
  190. /* Control endpoint configuration.*/
  191. static const struct usb_endpoint_descriptor config_bulk_out_desc = {
  192. .bLength = USB_DT_ENDPOINT_SIZE,
  193. .bDescriptorType = USB_DT_ENDPOINT,
  194. .bEndpointAddress = USB_DIR_OUT,
  195. .bmAttributes = USB_ENDPOINT_XFER_BULK,
  196. .wMaxPacketSize = cpu_to_le16(EP0_MAX_PACKET),
  197. };
  198. /**
  199. * xudc_write32 - little endian write to device registers
  200. * @addr: base addr of device registers
  201. * @offset: register offset
  202. * @val: data to be written
  203. */
  204. static void xudc_write32(void __iomem *addr, u32 offset, u32 val)
  205. {
  206. iowrite32(val, addr + offset);
  207. }
  208. /**
  209. * xudc_read32 - little endian read from device registers
  210. * @addr: addr of device register
  211. * Return: value at addr
  212. */
  213. static unsigned int xudc_read32(void __iomem *addr)
  214. {
  215. return ioread32(addr);
  216. }
  217. /**
  218. * xudc_write32_be - big endian write to device registers
  219. * @addr: base addr of device registers
  220. * @offset: register offset
  221. * @val: data to be written
  222. */
  223. static void xudc_write32_be(void __iomem *addr, u32 offset, u32 val)
  224. {
  225. iowrite32be(val, addr + offset);
  226. }
  227. /**
  228. * xudc_read32_be - big endian read from device registers
  229. * @addr: addr of device register
  230. * Return: value at addr
  231. */
  232. static unsigned int xudc_read32_be(void __iomem *addr)
  233. {
  234. return ioread32be(addr);
  235. }
  236. /**
  237. * xudc_wrstatus - Sets up the usb device status stages.
  238. * @udc: pointer to the usb device controller structure.
  239. */
  240. static void xudc_wrstatus(struct xusb_udc *udc)
  241. {
  242. struct xusb_ep *ep0 = &udc->ep[XUSB_EP_NUMBER_ZERO];
  243. u32 epcfgreg;
  244. epcfgreg = udc->read_fn(udc->addr + ep0->offset)|
  245. XUSB_EP_CFG_DATA_TOGGLE_MASK;
  246. udc->write_fn(udc->addr, ep0->offset, epcfgreg);
  247. udc->write_fn(udc->addr, ep0->offset + XUSB_EP_BUF0COUNT_OFFSET, 0);
  248. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET, 1);
  249. }
  250. /**
  251. * xudc_epconfig - Configures the given endpoint.
  252. * @ep: pointer to the usb device endpoint structure.
  253. * @udc: pointer to the usb peripheral controller structure.
  254. *
  255. * This function configures a specific endpoint with the given configuration
  256. * data.
  257. */
  258. static void xudc_epconfig(struct xusb_ep *ep, struct xusb_udc *udc)
  259. {
  260. u32 epcfgreg;
  261. /*
  262. * Configure the end point direction, type, Max Packet Size and the
  263. * EP buffer location.
  264. */
  265. epcfgreg = ((ep->is_in << 29) | (ep->is_iso << 28) |
  266. (ep->ep_usb.maxpacket << 15) | (ep->rambase));
  267. udc->write_fn(udc->addr, ep->offset, epcfgreg);
  268. /* Set the Buffer count and the Buffer ready bits.*/
  269. udc->write_fn(udc->addr, ep->offset + XUSB_EP_BUF0COUNT_OFFSET,
  270. ep->buffer0count);
  271. udc->write_fn(udc->addr, ep->offset + XUSB_EP_BUF1COUNT_OFFSET,
  272. ep->buffer1count);
  273. if (ep->buffer0ready)
  274. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET,
  275. 1 << ep->epnumber);
  276. if (ep->buffer1ready)
  277. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET,
  278. 1 << (ep->epnumber + XUSB_STATUS_EP_BUFF2_SHIFT));
  279. }
  280. /**
  281. * xudc_start_dma - Starts DMA transfer.
  282. * @ep: pointer to the usb device endpoint structure.
  283. * @src: DMA source address.
  284. * @dst: DMA destination address.
  285. * @length: number of bytes to transfer.
  286. *
  287. * Return: 0 on success, error code on failure
  288. *
  289. * This function starts DMA transfer by writing to DMA source,
  290. * destination and lenth registers.
  291. */
  292. static int xudc_start_dma(struct xusb_ep *ep, dma_addr_t src,
  293. dma_addr_t dst, u32 length)
  294. {
  295. struct xusb_udc *udc = ep->udc;
  296. int rc = 0;
  297. u32 timeout = 500;
  298. u32 reg;
  299. /*
  300. * Set the addresses in the DMA source and
  301. * destination registers and then set the length
  302. * into the DMA length register.
  303. */
  304. udc->write_fn(udc->addr, XUSB_DMA_DSAR_ADDR_OFFSET, src);
  305. udc->write_fn(udc->addr, XUSB_DMA_DDAR_ADDR_OFFSET, dst);
  306. udc->write_fn(udc->addr, XUSB_DMA_LENGTH_OFFSET, length);
  307. /*
  308. * Wait till DMA transaction is complete and
  309. * check whether the DMA transaction was
  310. * successful.
  311. */
  312. do {
  313. reg = udc->read_fn(udc->addr + XUSB_DMA_STATUS_OFFSET);
  314. if (!(reg & XUSB_DMA_DMASR_BUSY))
  315. break;
  316. /*
  317. * We can't sleep here, because it's also called from
  318. * interrupt context.
  319. */
  320. timeout--;
  321. if (!timeout) {
  322. dev_err(udc->dev, "DMA timeout\n");
  323. return -ETIMEDOUT;
  324. }
  325. udelay(1);
  326. } while (1);
  327. if ((udc->read_fn(udc->addr + XUSB_DMA_STATUS_OFFSET) &
  328. XUSB_DMA_DMASR_ERROR) == XUSB_DMA_DMASR_ERROR){
  329. dev_err(udc->dev, "DMA Error\n");
  330. rc = -EINVAL;
  331. }
  332. return rc;
  333. }
  334. /**
  335. * xudc_dma_send - Sends IN data using DMA.
  336. * @ep: pointer to the usb device endpoint structure.
  337. * @req: pointer to the usb request structure.
  338. * @buffer: pointer to data to be sent.
  339. * @length: number of bytes to send.
  340. *
  341. * Return: 0 on success, -EAGAIN if no buffer is free and error
  342. * code on failure.
  343. *
  344. * This function sends data using DMA.
  345. */
  346. static int xudc_dma_send(struct xusb_ep *ep, struct xusb_req *req,
  347. u8 *buffer, u32 length)
  348. {
  349. u32 *eprambase;
  350. dma_addr_t src;
  351. dma_addr_t dst;
  352. struct xusb_udc *udc = ep->udc;
  353. src = req->usb_req.dma + req->usb_req.actual;
  354. if (req->usb_req.length)
  355. dma_sync_single_for_device(udc->dev, src,
  356. length, DMA_TO_DEVICE);
  357. if (!ep->curbufnum && !ep->buffer0ready) {
  358. /* Get the Buffer address and copy the transmit data.*/
  359. eprambase = (u32 __force *)(udc->addr + ep->rambase);
  360. dst = virt_to_phys(eprambase);
  361. udc->write_fn(udc->addr, ep->offset +
  362. XUSB_EP_BUF0COUNT_OFFSET, length);
  363. udc->write_fn(udc->addr, XUSB_DMA_CONTROL_OFFSET,
  364. XUSB_DMA_BRR_CTRL | (1 << ep->epnumber));
  365. ep->buffer0ready = 1;
  366. ep->curbufnum = 1;
  367. } else if (ep->curbufnum && !ep->buffer1ready) {
  368. /* Get the Buffer address and copy the transmit data.*/
  369. eprambase = (u32 __force *)(udc->addr + ep->rambase +
  370. ep->ep_usb.maxpacket);
  371. dst = virt_to_phys(eprambase);
  372. udc->write_fn(udc->addr, ep->offset +
  373. XUSB_EP_BUF1COUNT_OFFSET, length);
  374. udc->write_fn(udc->addr, XUSB_DMA_CONTROL_OFFSET,
  375. XUSB_DMA_BRR_CTRL | (1 << (ep->epnumber +
  376. XUSB_STATUS_EP_BUFF2_SHIFT)));
  377. ep->buffer1ready = 1;
  378. ep->curbufnum = 0;
  379. } else {
  380. /* None of ping pong buffers are ready currently .*/
  381. return -EAGAIN;
  382. }
  383. return xudc_start_dma(ep, src, dst, length);
  384. }
  385. /**
  386. * xudc_dma_receive - Receives OUT data using DMA.
  387. * @ep: pointer to the usb device endpoint structure.
  388. * @req: pointer to the usb request structure.
  389. * @buffer: pointer to storage buffer of received data.
  390. * @length: number of bytes to receive.
  391. *
  392. * Return: 0 on success, -EAGAIN if no buffer is free and error
  393. * code on failure.
  394. *
  395. * This function receives data using DMA.
  396. */
  397. static int xudc_dma_receive(struct xusb_ep *ep, struct xusb_req *req,
  398. u8 *buffer, u32 length)
  399. {
  400. u32 *eprambase;
  401. dma_addr_t src;
  402. dma_addr_t dst;
  403. struct xusb_udc *udc = ep->udc;
  404. dst = req->usb_req.dma + req->usb_req.actual;
  405. if (!ep->curbufnum && !ep->buffer0ready) {
  406. /* Get the Buffer address and copy the transmit data */
  407. eprambase = (u32 __force *)(udc->addr + ep->rambase);
  408. src = virt_to_phys(eprambase);
  409. udc->write_fn(udc->addr, XUSB_DMA_CONTROL_OFFSET,
  410. XUSB_DMA_BRR_CTRL | XUSB_DMA_READ_FROM_DPRAM |
  411. (1 << ep->epnumber));
  412. ep->buffer0ready = 1;
  413. ep->curbufnum = 1;
  414. } else if (ep->curbufnum && !ep->buffer1ready) {
  415. /* Get the Buffer address and copy the transmit data */
  416. eprambase = (u32 __force *)(udc->addr +
  417. ep->rambase + ep->ep_usb.maxpacket);
  418. src = virt_to_phys(eprambase);
  419. udc->write_fn(udc->addr, XUSB_DMA_CONTROL_OFFSET,
  420. XUSB_DMA_BRR_CTRL | XUSB_DMA_READ_FROM_DPRAM |
  421. (1 << (ep->epnumber +
  422. XUSB_STATUS_EP_BUFF2_SHIFT)));
  423. ep->buffer1ready = 1;
  424. ep->curbufnum = 0;
  425. } else {
  426. /* None of the ping-pong buffers are ready currently */
  427. return -EAGAIN;
  428. }
  429. return xudc_start_dma(ep, src, dst, length);
  430. }
  431. /**
  432. * xudc_eptxrx - Transmits or receives data to or from an endpoint.
  433. * @ep: pointer to the usb endpoint configuration structure.
  434. * @req: pointer to the usb request structure.
  435. * @bufferptr: pointer to buffer containing the data to be sent.
  436. * @bufferlen: The number of data bytes to be sent.
  437. *
  438. * Return: 0 on success, -EAGAIN if no buffer is free.
  439. *
  440. * This function copies the transmit/receive data to/from the end point buffer
  441. * and enables the buffer for transmission/reception.
  442. */
  443. static int xudc_eptxrx(struct xusb_ep *ep, struct xusb_req *req,
  444. u8 *bufferptr, u32 bufferlen)
  445. {
  446. u32 *eprambase;
  447. u32 bytestosend;
  448. int rc = 0;
  449. struct xusb_udc *udc = ep->udc;
  450. bytestosend = bufferlen;
  451. if (udc->dma_enabled) {
  452. if (ep->is_in)
  453. rc = xudc_dma_send(ep, req, bufferptr, bufferlen);
  454. else
  455. rc = xudc_dma_receive(ep, req, bufferptr, bufferlen);
  456. return rc;
  457. }
  458. /* Put the transmit buffer into the correct ping-pong buffer.*/
  459. if (!ep->curbufnum && !ep->buffer0ready) {
  460. /* Get the Buffer address and copy the transmit data.*/
  461. eprambase = (u32 __force *)(udc->addr + ep->rambase);
  462. if (ep->is_in) {
  463. memcpy_toio((void __iomem *)eprambase, bufferptr,
  464. bytestosend);
  465. udc->write_fn(udc->addr, ep->offset +
  466. XUSB_EP_BUF0COUNT_OFFSET, bufferlen);
  467. } else {
  468. memcpy_toio((void __iomem *)bufferptr, eprambase,
  469. bytestosend);
  470. }
  471. /*
  472. * Enable the buffer for transmission.
  473. */
  474. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET,
  475. 1 << ep->epnumber);
  476. ep->buffer0ready = 1;
  477. ep->curbufnum = 1;
  478. } else if (ep->curbufnum && !ep->buffer1ready) {
  479. /* Get the Buffer address and copy the transmit data.*/
  480. eprambase = (u32 __force *)(udc->addr + ep->rambase +
  481. ep->ep_usb.maxpacket);
  482. if (ep->is_in) {
  483. memcpy_toio((void __iomem *)eprambase, bufferptr,
  484. bytestosend);
  485. udc->write_fn(udc->addr, ep->offset +
  486. XUSB_EP_BUF1COUNT_OFFSET, bufferlen);
  487. } else {
  488. memcpy_toio((void __iomem *)bufferptr, eprambase,
  489. bytestosend);
  490. }
  491. /*
  492. * Enable the buffer for transmission.
  493. */
  494. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET,
  495. 1 << (ep->epnumber + XUSB_STATUS_EP_BUFF2_SHIFT));
  496. ep->buffer1ready = 1;
  497. ep->curbufnum = 0;
  498. } else {
  499. /* None of the ping-pong buffers are ready currently */
  500. return -EAGAIN;
  501. }
  502. return rc;
  503. }
  504. /**
  505. * xudc_done - Exeutes the endpoint data transfer completion tasks.
  506. * @ep: pointer to the usb device endpoint structure.
  507. * @req: pointer to the usb request structure.
  508. * @status: Status of the data transfer.
  509. *
  510. * Deletes the message from the queue and updates data transfer completion
  511. * status.
  512. */
  513. static void xudc_done(struct xusb_ep *ep, struct xusb_req *req, int status)
  514. {
  515. struct xusb_udc *udc = ep->udc;
  516. list_del_init(&req->queue);
  517. if (req->usb_req.status == -EINPROGRESS)
  518. req->usb_req.status = status;
  519. else
  520. status = req->usb_req.status;
  521. if (status && status != -ESHUTDOWN)
  522. dev_dbg(udc->dev, "%s done %p, status %d\n",
  523. ep->ep_usb.name, req, status);
  524. /* unmap request if DMA is present*/
  525. if (udc->dma_enabled && ep->epnumber && req->usb_req.length)
  526. usb_gadget_unmap_request(&udc->gadget, &req->usb_req,
  527. ep->is_in);
  528. if (req->usb_req.complete) {
  529. spin_unlock(&udc->lock);
  530. req->usb_req.complete(&ep->ep_usb, &req->usb_req);
  531. spin_lock(&udc->lock);
  532. }
  533. }
  534. /**
  535. * xudc_read_fifo - Reads the data from the given endpoint buffer.
  536. * @ep: pointer to the usb device endpoint structure.
  537. * @req: pointer to the usb request structure.
  538. *
  539. * Return: 0 if request is completed and -EAGAIN if not completed.
  540. *
  541. * Pulls OUT packet data from the endpoint buffer.
  542. */
  543. static int xudc_read_fifo(struct xusb_ep *ep, struct xusb_req *req)
  544. {
  545. u8 *buf;
  546. u32 is_short, count, bufferspace;
  547. u8 bufoffset;
  548. u8 two_pkts = 0;
  549. int ret;
  550. int retval = -EAGAIN;
  551. struct xusb_udc *udc = ep->udc;
  552. if (ep->buffer0ready && ep->buffer1ready) {
  553. dev_dbg(udc->dev, "Packet NOT ready!\n");
  554. return retval;
  555. }
  556. top:
  557. if (ep->curbufnum)
  558. bufoffset = XUSB_EP_BUF1COUNT_OFFSET;
  559. else
  560. bufoffset = XUSB_EP_BUF0COUNT_OFFSET;
  561. count = udc->read_fn(udc->addr + ep->offset + bufoffset);
  562. if (!ep->buffer0ready && !ep->buffer1ready)
  563. two_pkts = 1;
  564. buf = req->usb_req.buf + req->usb_req.actual;
  565. prefetchw(buf);
  566. bufferspace = req->usb_req.length - req->usb_req.actual;
  567. is_short = count < ep->ep_usb.maxpacket;
  568. if (unlikely(!bufferspace)) {
  569. /*
  570. * This happens when the driver's buffer
  571. * is smaller than what the host sent.
  572. * discard the extra data.
  573. */
  574. if (req->usb_req.status != -EOVERFLOW)
  575. dev_dbg(udc->dev, "%s overflow %d\n",
  576. ep->ep_usb.name, count);
  577. req->usb_req.status = -EOVERFLOW;
  578. xudc_done(ep, req, -EOVERFLOW);
  579. return 0;
  580. }
  581. ret = xudc_eptxrx(ep, req, buf, count);
  582. switch (ret) {
  583. case 0:
  584. req->usb_req.actual += min(count, bufferspace);
  585. dev_dbg(udc->dev, "read %s, %d bytes%s req %p %d/%d\n",
  586. ep->ep_usb.name, count, is_short ? "/S" : "", req,
  587. req->usb_req.actual, req->usb_req.length);
  588. /* Completion */
  589. if ((req->usb_req.actual == req->usb_req.length) || is_short) {
  590. if (udc->dma_enabled && req->usb_req.length)
  591. dma_sync_single_for_cpu(udc->dev,
  592. req->usb_req.dma,
  593. req->usb_req.actual,
  594. DMA_FROM_DEVICE);
  595. xudc_done(ep, req, 0);
  596. return 0;
  597. }
  598. if (two_pkts) {
  599. two_pkts = 0;
  600. goto top;
  601. }
  602. break;
  603. case -EAGAIN:
  604. dev_dbg(udc->dev, "receive busy\n");
  605. break;
  606. case -EINVAL:
  607. case -ETIMEDOUT:
  608. /* DMA error, dequeue the request */
  609. xudc_done(ep, req, -ECONNRESET);
  610. retval = 0;
  611. break;
  612. }
  613. return retval;
  614. }
  615. /**
  616. * xudc_write_fifo - Writes data into the given endpoint buffer.
  617. * @ep: pointer to the usb device endpoint structure.
  618. * @req: pointer to the usb request structure.
  619. *
  620. * Return: 0 if request is completed and -EAGAIN if not completed.
  621. *
  622. * Loads endpoint buffer for an IN packet.
  623. */
  624. static int xudc_write_fifo(struct xusb_ep *ep, struct xusb_req *req)
  625. {
  626. u32 max;
  627. u32 length;
  628. int ret;
  629. int retval = -EAGAIN;
  630. struct xusb_udc *udc = ep->udc;
  631. int is_last, is_short = 0;
  632. u8 *buf;
  633. max = le16_to_cpu(ep->desc->wMaxPacketSize);
  634. buf = req->usb_req.buf + req->usb_req.actual;
  635. prefetch(buf);
  636. length = req->usb_req.length - req->usb_req.actual;
  637. length = min(length, max);
  638. ret = xudc_eptxrx(ep, req, buf, length);
  639. switch (ret) {
  640. case 0:
  641. req->usb_req.actual += length;
  642. if (unlikely(length != max)) {
  643. is_last = is_short = 1;
  644. } else {
  645. if (likely(req->usb_req.length !=
  646. req->usb_req.actual) || req->usb_req.zero)
  647. is_last = 0;
  648. else
  649. is_last = 1;
  650. }
  651. dev_dbg(udc->dev, "%s: wrote %s %d bytes%s%s %d left %p\n",
  652. __func__, ep->ep_usb.name, length, is_last ? "/L" : "",
  653. is_short ? "/S" : "",
  654. req->usb_req.length - req->usb_req.actual, req);
  655. /* completion */
  656. if (is_last) {
  657. xudc_done(ep, req, 0);
  658. retval = 0;
  659. }
  660. break;
  661. case -EAGAIN:
  662. dev_dbg(udc->dev, "Send busy\n");
  663. break;
  664. case -EINVAL:
  665. case -ETIMEDOUT:
  666. /* DMA error, dequeue the request */
  667. xudc_done(ep, req, -ECONNRESET);
  668. retval = 0;
  669. break;
  670. }
  671. return retval;
  672. }
  673. /**
  674. * xudc_nuke - Cleans up the data transfer message list.
  675. * @ep: pointer to the usb device endpoint structure.
  676. * @status: Status of the data transfer.
  677. */
  678. static void xudc_nuke(struct xusb_ep *ep, int status)
  679. {
  680. struct xusb_req *req;
  681. while (!list_empty(&ep->queue)) {
  682. req = list_first_entry(&ep->queue, struct xusb_req, queue);
  683. xudc_done(ep, req, status);
  684. }
  685. }
  686. /**
  687. * xudc_ep_set_halt - Stalls/unstalls the given endpoint.
  688. * @_ep: pointer to the usb device endpoint structure.
  689. * @value: value to indicate stall/unstall.
  690. *
  691. * Return: 0 for success and error value on failure
  692. */
  693. static int xudc_ep_set_halt(struct usb_ep *_ep, int value)
  694. {
  695. struct xusb_ep *ep = to_xusb_ep(_ep);
  696. struct xusb_udc *udc;
  697. unsigned long flags;
  698. u32 epcfgreg;
  699. if (!_ep || (!ep->desc && ep->epnumber)) {
  700. pr_debug("%s: bad ep or descriptor\n", __func__);
  701. return -EINVAL;
  702. }
  703. udc = ep->udc;
  704. if (ep->is_in && (!list_empty(&ep->queue)) && value) {
  705. dev_dbg(udc->dev, "requests pending can't halt\n");
  706. return -EAGAIN;
  707. }
  708. if (ep->buffer0ready || ep->buffer1ready) {
  709. dev_dbg(udc->dev, "HW buffers busy can't halt\n");
  710. return -EAGAIN;
  711. }
  712. spin_lock_irqsave(&udc->lock, flags);
  713. if (value) {
  714. /* Stall the device.*/
  715. epcfgreg = udc->read_fn(udc->addr + ep->offset);
  716. epcfgreg |= XUSB_EP_CFG_STALL_MASK;
  717. udc->write_fn(udc->addr, ep->offset, epcfgreg);
  718. } else {
  719. /* Unstall the device.*/
  720. epcfgreg = udc->read_fn(udc->addr + ep->offset);
  721. epcfgreg &= ~XUSB_EP_CFG_STALL_MASK;
  722. udc->write_fn(udc->addr, ep->offset, epcfgreg);
  723. if (ep->epnumber) {
  724. /* Reset the toggle bit.*/
  725. epcfgreg = udc->read_fn(ep->udc->addr + ep->offset);
  726. epcfgreg &= ~XUSB_EP_CFG_DATA_TOGGLE_MASK;
  727. udc->write_fn(udc->addr, ep->offset, epcfgreg);
  728. }
  729. }
  730. spin_unlock_irqrestore(&udc->lock, flags);
  731. return 0;
  732. }
  733. /**
  734. * __xudc_ep_enable - Enables the given endpoint.
  735. * @ep: pointer to the xusb endpoint structure.
  736. * @desc: pointer to usb endpoint descriptor.
  737. *
  738. * Return: 0 for success and error value on failure
  739. */
  740. static int __xudc_ep_enable(struct xusb_ep *ep,
  741. const struct usb_endpoint_descriptor *desc)
  742. {
  743. struct xusb_udc *udc = ep->udc;
  744. u32 tmp;
  745. u32 epcfg;
  746. u32 ier;
  747. u16 maxpacket;
  748. ep->is_in = ((desc->bEndpointAddress & USB_DIR_IN) != 0);
  749. /* Bit 3...0:endpoint number */
  750. ep->epnumber = (desc->bEndpointAddress & 0x0f);
  751. ep->desc = desc;
  752. ep->ep_usb.desc = desc;
  753. tmp = desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK;
  754. ep->ep_usb.maxpacket = maxpacket = le16_to_cpu(desc->wMaxPacketSize);
  755. switch (tmp) {
  756. case USB_ENDPOINT_XFER_CONTROL:
  757. dev_dbg(udc->dev, "only one control endpoint\n");
  758. /* NON- ISO */
  759. ep->is_iso = 0;
  760. return -EINVAL;
  761. case USB_ENDPOINT_XFER_INT:
  762. /* NON- ISO */
  763. ep->is_iso = 0;
  764. if (maxpacket > 64) {
  765. dev_dbg(udc->dev, "bogus maxpacket %d\n", maxpacket);
  766. return -EINVAL;
  767. }
  768. break;
  769. case USB_ENDPOINT_XFER_BULK:
  770. /* NON- ISO */
  771. ep->is_iso = 0;
  772. if (!(is_power_of_2(maxpacket) && maxpacket >= 8 &&
  773. maxpacket <= 512)) {
  774. dev_dbg(udc->dev, "bogus maxpacket %d\n", maxpacket);
  775. return -EINVAL;
  776. }
  777. break;
  778. case USB_ENDPOINT_XFER_ISOC:
  779. /* ISO */
  780. ep->is_iso = 1;
  781. break;
  782. }
  783. ep->buffer0ready = false;
  784. ep->buffer1ready = false;
  785. ep->curbufnum = 0;
  786. ep->rambase = rambase[ep->epnumber];
  787. xudc_epconfig(ep, udc);
  788. dev_dbg(udc->dev, "Enable Endpoint %d max pkt is %d\n",
  789. ep->epnumber, maxpacket);
  790. /* Enable the End point.*/
  791. epcfg = udc->read_fn(udc->addr + ep->offset);
  792. epcfg |= XUSB_EP_CFG_VALID_MASK;
  793. udc->write_fn(udc->addr, ep->offset, epcfg);
  794. if (ep->epnumber)
  795. ep->rambase <<= 2;
  796. /* Enable buffer completion interrupts for endpoint */
  797. ier = udc->read_fn(udc->addr + XUSB_IER_OFFSET);
  798. ier |= (XUSB_STATUS_INTR_BUFF_COMP_SHIFT_MASK << ep->epnumber);
  799. udc->write_fn(udc->addr, XUSB_IER_OFFSET, ier);
  800. /* for OUT endpoint set buffers ready to receive */
  801. if (ep->epnumber && !ep->is_in) {
  802. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET,
  803. 1 << ep->epnumber);
  804. ep->buffer0ready = true;
  805. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET,
  806. (1 << (ep->epnumber +
  807. XUSB_STATUS_EP_BUFF2_SHIFT)));
  808. ep->buffer1ready = true;
  809. }
  810. return 0;
  811. }
  812. /**
  813. * xudc_ep_enable - Enables the given endpoint.
  814. * @_ep: pointer to the usb endpoint structure.
  815. * @desc: pointer to usb endpoint descriptor.
  816. *
  817. * Return: 0 for success and error value on failure
  818. */
  819. static int xudc_ep_enable(struct usb_ep *_ep,
  820. const struct usb_endpoint_descriptor *desc)
  821. {
  822. struct xusb_ep *ep;
  823. struct xusb_udc *udc;
  824. unsigned long flags;
  825. int ret;
  826. if (!_ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  827. pr_debug("%s: bad ep or descriptor\n", __func__);
  828. return -EINVAL;
  829. }
  830. ep = to_xusb_ep(_ep);
  831. udc = ep->udc;
  832. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN) {
  833. dev_dbg(udc->dev, "bogus device state\n");
  834. return -ESHUTDOWN;
  835. }
  836. spin_lock_irqsave(&udc->lock, flags);
  837. ret = __xudc_ep_enable(ep, desc);
  838. spin_unlock_irqrestore(&udc->lock, flags);
  839. return ret;
  840. }
  841. /**
  842. * xudc_ep_disable - Disables the given endpoint.
  843. * @_ep: pointer to the usb endpoint structure.
  844. *
  845. * Return: 0 for success and error value on failure
  846. */
  847. static int xudc_ep_disable(struct usb_ep *_ep)
  848. {
  849. struct xusb_ep *ep;
  850. unsigned long flags;
  851. u32 epcfg;
  852. struct xusb_udc *udc;
  853. if (!_ep) {
  854. pr_debug("%s: invalid ep\n", __func__);
  855. return -EINVAL;
  856. }
  857. ep = to_xusb_ep(_ep);
  858. udc = ep->udc;
  859. spin_lock_irqsave(&udc->lock, flags);
  860. xudc_nuke(ep, -ESHUTDOWN);
  861. /* Restore the endpoint's pristine config */
  862. ep->desc = NULL;
  863. ep->ep_usb.desc = NULL;
  864. dev_dbg(udc->dev, "USB Ep %d disable\n ", ep->epnumber);
  865. /* Disable the endpoint.*/
  866. epcfg = udc->read_fn(udc->addr + ep->offset);
  867. epcfg &= ~XUSB_EP_CFG_VALID_MASK;
  868. udc->write_fn(udc->addr, ep->offset, epcfg);
  869. spin_unlock_irqrestore(&udc->lock, flags);
  870. return 0;
  871. }
  872. /**
  873. * xudc_ep_alloc_request - Initializes the request queue.
  874. * @_ep: pointer to the usb endpoint structure.
  875. * @gfp_flags: Flags related to the request call.
  876. *
  877. * Return: pointer to request structure on success and a NULL on failure.
  878. */
  879. static struct usb_request *xudc_ep_alloc_request(struct usb_ep *_ep,
  880. gfp_t gfp_flags)
  881. {
  882. struct xusb_ep *ep = to_xusb_ep(_ep);
  883. struct xusb_req *req;
  884. req = kzalloc(sizeof(*req), gfp_flags);
  885. if (!req)
  886. return NULL;
  887. req->ep = ep;
  888. INIT_LIST_HEAD(&req->queue);
  889. return &req->usb_req;
  890. }
  891. /**
  892. * xudc_free_request - Releases the request from queue.
  893. * @_ep: pointer to the usb device endpoint structure.
  894. * @_req: pointer to the usb request structure.
  895. */
  896. static void xudc_free_request(struct usb_ep *_ep, struct usb_request *_req)
  897. {
  898. struct xusb_req *req = to_xusb_req(_req);
  899. kfree(req);
  900. }
  901. /**
  902. * __xudc_ep0_queue - Adds the request to endpoint 0 queue.
  903. * @ep0: pointer to the xusb endpoint 0 structure.
  904. * @req: pointer to the xusb request structure.
  905. *
  906. * Return: 0 for success and error value on failure
  907. */
  908. static int __xudc_ep0_queue(struct xusb_ep *ep0, struct xusb_req *req)
  909. {
  910. struct xusb_udc *udc = ep0->udc;
  911. u32 length;
  912. u8 *corebuf;
  913. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN) {
  914. dev_dbg(udc->dev, "%s, bogus device state\n", __func__);
  915. return -EINVAL;
  916. }
  917. if (!list_empty(&ep0->queue)) {
  918. dev_dbg(udc->dev, "%s:ep0 busy\n", __func__);
  919. return -EBUSY;
  920. }
  921. req->usb_req.status = -EINPROGRESS;
  922. req->usb_req.actual = 0;
  923. list_add_tail(&req->queue, &ep0->queue);
  924. if (udc->setup.bRequestType & USB_DIR_IN) {
  925. prefetch(req->usb_req.buf);
  926. length = req->usb_req.length;
  927. corebuf = (void __force *) ((ep0->rambase << 2) +
  928. udc->addr);
  929. length = req->usb_req.actual = min_t(u32, length,
  930. EP0_MAX_PACKET);
  931. memcpy_toio((void __iomem *)corebuf, req->usb_req.buf, length);
  932. udc->write_fn(udc->addr, XUSB_EP_BUF0COUNT_OFFSET, length);
  933. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET, 1);
  934. } else {
  935. if (udc->setup.wLength) {
  936. /* Enable EP0 buffer to receive data */
  937. udc->write_fn(udc->addr, XUSB_EP_BUF0COUNT_OFFSET, 0);
  938. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET, 1);
  939. } else {
  940. xudc_wrstatus(udc);
  941. }
  942. }
  943. return 0;
  944. }
  945. /**
  946. * xudc_ep0_queue - Adds the request to endpoint 0 queue.
  947. * @_ep: pointer to the usb endpoint 0 structure.
  948. * @_req: pointer to the usb request structure.
  949. * @gfp_flags: Flags related to the request call.
  950. *
  951. * Return: 0 for success and error value on failure
  952. */
  953. static int xudc_ep0_queue(struct usb_ep *_ep, struct usb_request *_req,
  954. gfp_t gfp_flags)
  955. {
  956. struct xusb_req *req = to_xusb_req(_req);
  957. struct xusb_ep *ep0 = to_xusb_ep(_ep);
  958. struct xusb_udc *udc = ep0->udc;
  959. unsigned long flags;
  960. int ret;
  961. spin_lock_irqsave(&udc->lock, flags);
  962. ret = __xudc_ep0_queue(ep0, req);
  963. spin_unlock_irqrestore(&udc->lock, flags);
  964. return ret;
  965. }
  966. /**
  967. * xudc_ep_queue - Adds the request to endpoint queue.
  968. * @_ep: pointer to the usb endpoint structure.
  969. * @_req: pointer to the usb request structure.
  970. * @gfp_flags: Flags related to the request call.
  971. *
  972. * Return: 0 for success and error value on failure
  973. */
  974. static int xudc_ep_queue(struct usb_ep *_ep, struct usb_request *_req,
  975. gfp_t gfp_flags)
  976. {
  977. struct xusb_req *req = to_xusb_req(_req);
  978. struct xusb_ep *ep = to_xusb_ep(_ep);
  979. struct xusb_udc *udc = ep->udc;
  980. int ret;
  981. unsigned long flags;
  982. if (!ep->desc) {
  983. dev_dbg(udc->dev, "%s: queuing request to disabled %s\n",
  984. __func__, ep->name);
  985. return -ESHUTDOWN;
  986. }
  987. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN) {
  988. dev_dbg(udc->dev, "%s, bogus device state\n", __func__);
  989. return -EINVAL;
  990. }
  991. spin_lock_irqsave(&udc->lock, flags);
  992. _req->status = -EINPROGRESS;
  993. _req->actual = 0;
  994. if (udc->dma_enabled) {
  995. ret = usb_gadget_map_request(&udc->gadget, &req->usb_req,
  996. ep->is_in);
  997. if (ret) {
  998. dev_dbg(udc->dev, "gadget_map failed ep%d\n",
  999. ep->epnumber);
  1000. spin_unlock_irqrestore(&udc->lock, flags);
  1001. return -EAGAIN;
  1002. }
  1003. }
  1004. if (list_empty(&ep->queue)) {
  1005. if (ep->is_in) {
  1006. dev_dbg(udc->dev, "xudc_write_fifo from ep_queue\n");
  1007. if (!xudc_write_fifo(ep, req))
  1008. req = NULL;
  1009. } else {
  1010. dev_dbg(udc->dev, "xudc_read_fifo from ep_queue\n");
  1011. if (!xudc_read_fifo(ep, req))
  1012. req = NULL;
  1013. }
  1014. }
  1015. if (req != NULL)
  1016. list_add_tail(&req->queue, &ep->queue);
  1017. spin_unlock_irqrestore(&udc->lock, flags);
  1018. return 0;
  1019. }
  1020. /**
  1021. * xudc_ep_dequeue - Removes the request from the queue.
  1022. * @_ep: pointer to the usb device endpoint structure.
  1023. * @_req: pointer to the usb request structure.
  1024. *
  1025. * Return: 0 for success and error value on failure
  1026. */
  1027. static int xudc_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  1028. {
  1029. struct xusb_ep *ep = to_xusb_ep(_ep);
  1030. struct xusb_req *req = NULL;
  1031. struct xusb_req *iter;
  1032. struct xusb_udc *udc = ep->udc;
  1033. unsigned long flags;
  1034. spin_lock_irqsave(&udc->lock, flags);
  1035. /* Make sure it's actually queued on this endpoint */
  1036. list_for_each_entry(iter, &ep->queue, queue) {
  1037. if (&iter->usb_req != _req)
  1038. continue;
  1039. req = iter;
  1040. break;
  1041. }
  1042. if (!req) {
  1043. spin_unlock_irqrestore(&udc->lock, flags);
  1044. return -EINVAL;
  1045. }
  1046. xudc_done(ep, req, -ECONNRESET);
  1047. spin_unlock_irqrestore(&udc->lock, flags);
  1048. return 0;
  1049. }
  1050. /**
  1051. * xudc_ep0_enable - Enables the given endpoint.
  1052. * @ep: pointer to the usb endpoint structure.
  1053. * @desc: pointer to usb endpoint descriptor.
  1054. *
  1055. * Return: error always.
  1056. *
  1057. * endpoint 0 enable should not be called by gadget layer.
  1058. */
  1059. static int xudc_ep0_enable(struct usb_ep *ep,
  1060. const struct usb_endpoint_descriptor *desc)
  1061. {
  1062. return -EINVAL;
  1063. }
  1064. /**
  1065. * xudc_ep0_disable - Disables the given endpoint.
  1066. * @ep: pointer to the usb endpoint structure.
  1067. *
  1068. * Return: error always.
  1069. *
  1070. * endpoint 0 disable should not be called by gadget layer.
  1071. */
  1072. static int xudc_ep0_disable(struct usb_ep *ep)
  1073. {
  1074. return -EINVAL;
  1075. }
  1076. static const struct usb_ep_ops xusb_ep0_ops = {
  1077. .enable = xudc_ep0_enable,
  1078. .disable = xudc_ep0_disable,
  1079. .alloc_request = xudc_ep_alloc_request,
  1080. .free_request = xudc_free_request,
  1081. .queue = xudc_ep0_queue,
  1082. .dequeue = xudc_ep_dequeue,
  1083. .set_halt = xudc_ep_set_halt,
  1084. };
  1085. static const struct usb_ep_ops xusb_ep_ops = {
  1086. .enable = xudc_ep_enable,
  1087. .disable = xudc_ep_disable,
  1088. .alloc_request = xudc_ep_alloc_request,
  1089. .free_request = xudc_free_request,
  1090. .queue = xudc_ep_queue,
  1091. .dequeue = xudc_ep_dequeue,
  1092. .set_halt = xudc_ep_set_halt,
  1093. };
  1094. /**
  1095. * xudc_get_frame - Reads the current usb frame number.
  1096. * @gadget: pointer to the usb gadget structure.
  1097. *
  1098. * Return: current frame number for success and error value on failure.
  1099. */
  1100. static int xudc_get_frame(struct usb_gadget *gadget)
  1101. {
  1102. struct xusb_udc *udc;
  1103. int frame;
  1104. if (!gadget)
  1105. return -ENODEV;
  1106. udc = to_udc(gadget);
  1107. frame = udc->read_fn(udc->addr + XUSB_FRAMENUM_OFFSET);
  1108. return frame;
  1109. }
  1110. /**
  1111. * xudc_wakeup - Send remote wakeup signal to host
  1112. * @gadget: pointer to the usb gadget structure.
  1113. *
  1114. * Return: 0 on success and error on failure
  1115. */
  1116. static int xudc_wakeup(struct usb_gadget *gadget)
  1117. {
  1118. struct xusb_udc *udc = to_udc(gadget);
  1119. u32 crtlreg;
  1120. int status = -EINVAL;
  1121. unsigned long flags;
  1122. spin_lock_irqsave(&udc->lock, flags);
  1123. /* Remote wake up not enabled by host */
  1124. if (!udc->remote_wkp)
  1125. goto done;
  1126. crtlreg = udc->read_fn(udc->addr + XUSB_CONTROL_OFFSET);
  1127. crtlreg |= XUSB_CONTROL_USB_RMTWAKE_MASK;
  1128. /* set remote wake up bit */
  1129. udc->write_fn(udc->addr, XUSB_CONTROL_OFFSET, crtlreg);
  1130. /*
  1131. * wait for a while and reset remote wake up bit since this bit
  1132. * is not cleared by HW after sending remote wakeup to host.
  1133. */
  1134. mdelay(2);
  1135. crtlreg &= ~XUSB_CONTROL_USB_RMTWAKE_MASK;
  1136. udc->write_fn(udc->addr, XUSB_CONTROL_OFFSET, crtlreg);
  1137. status = 0;
  1138. done:
  1139. spin_unlock_irqrestore(&udc->lock, flags);
  1140. return status;
  1141. }
  1142. /**
  1143. * xudc_pullup - start/stop USB traffic
  1144. * @gadget: pointer to the usb gadget structure.
  1145. * @is_on: flag to start or stop
  1146. *
  1147. * Return: 0 always
  1148. *
  1149. * This function starts/stops SIE engine of IP based on is_on.
  1150. */
  1151. static int xudc_pullup(struct usb_gadget *gadget, int is_on)
  1152. {
  1153. struct xusb_udc *udc = to_udc(gadget);
  1154. unsigned long flags;
  1155. u32 crtlreg;
  1156. spin_lock_irqsave(&udc->lock, flags);
  1157. crtlreg = udc->read_fn(udc->addr + XUSB_CONTROL_OFFSET);
  1158. if (is_on)
  1159. crtlreg |= XUSB_CONTROL_USB_READY_MASK;
  1160. else
  1161. crtlreg &= ~XUSB_CONTROL_USB_READY_MASK;
  1162. udc->write_fn(udc->addr, XUSB_CONTROL_OFFSET, crtlreg);
  1163. spin_unlock_irqrestore(&udc->lock, flags);
  1164. return 0;
  1165. }
  1166. /**
  1167. * xudc_eps_init - initialize endpoints.
  1168. * @udc: pointer to the usb device controller structure.
  1169. */
  1170. static void xudc_eps_init(struct xusb_udc *udc)
  1171. {
  1172. u32 ep_number;
  1173. INIT_LIST_HEAD(&udc->gadget.ep_list);
  1174. for (ep_number = 0; ep_number < XUSB_MAX_ENDPOINTS; ep_number++) {
  1175. struct xusb_ep *ep = &udc->ep[ep_number];
  1176. if (ep_number) {
  1177. list_add_tail(&ep->ep_usb.ep_list,
  1178. &udc->gadget.ep_list);
  1179. usb_ep_set_maxpacket_limit(&ep->ep_usb,
  1180. (unsigned short) ~0);
  1181. snprintf(ep->name, EPNAME_SIZE, "ep%d", ep_number);
  1182. ep->ep_usb.name = ep->name;
  1183. ep->ep_usb.ops = &xusb_ep_ops;
  1184. ep->ep_usb.caps.type_iso = true;
  1185. ep->ep_usb.caps.type_bulk = true;
  1186. ep->ep_usb.caps.type_int = true;
  1187. } else {
  1188. ep->ep_usb.name = ep0name;
  1189. usb_ep_set_maxpacket_limit(&ep->ep_usb, EP0_MAX_PACKET);
  1190. ep->ep_usb.ops = &xusb_ep0_ops;
  1191. ep->ep_usb.caps.type_control = true;
  1192. }
  1193. ep->ep_usb.caps.dir_in = true;
  1194. ep->ep_usb.caps.dir_out = true;
  1195. ep->udc = udc;
  1196. ep->epnumber = ep_number;
  1197. ep->desc = NULL;
  1198. /*
  1199. * The configuration register address offset between
  1200. * each endpoint is 0x10.
  1201. */
  1202. ep->offset = XUSB_EP0_CONFIG_OFFSET + (ep_number * 0x10);
  1203. ep->is_in = 0;
  1204. ep->is_iso = 0;
  1205. ep->maxpacket = 0;
  1206. xudc_epconfig(ep, udc);
  1207. /* Initialize one queue per endpoint */
  1208. INIT_LIST_HEAD(&ep->queue);
  1209. }
  1210. }
  1211. /**
  1212. * xudc_stop_activity - Stops any further activity on the device.
  1213. * @udc: pointer to the usb device controller structure.
  1214. */
  1215. static void xudc_stop_activity(struct xusb_udc *udc)
  1216. {
  1217. int i;
  1218. struct xusb_ep *ep;
  1219. for (i = 0; i < XUSB_MAX_ENDPOINTS; i++) {
  1220. ep = &udc->ep[i];
  1221. xudc_nuke(ep, -ESHUTDOWN);
  1222. }
  1223. }
  1224. /**
  1225. * xudc_start - Starts the device.
  1226. * @gadget: pointer to the usb gadget structure
  1227. * @driver: pointer to gadget driver structure
  1228. *
  1229. * Return: zero on success and error on failure
  1230. */
  1231. static int xudc_start(struct usb_gadget *gadget,
  1232. struct usb_gadget_driver *driver)
  1233. {
  1234. struct xusb_udc *udc = to_udc(gadget);
  1235. struct xusb_ep *ep0 = &udc->ep[XUSB_EP_NUMBER_ZERO];
  1236. const struct usb_endpoint_descriptor *desc = &config_bulk_out_desc;
  1237. unsigned long flags;
  1238. int ret = 0;
  1239. spin_lock_irqsave(&udc->lock, flags);
  1240. if (udc->driver) {
  1241. dev_err(udc->dev, "%s is already bound to %s\n",
  1242. udc->gadget.name, udc->driver->driver.name);
  1243. ret = -EBUSY;
  1244. goto err;
  1245. }
  1246. /* hook up the driver */
  1247. udc->driver = driver;
  1248. udc->gadget.speed = driver->max_speed;
  1249. /* Enable the control endpoint. */
  1250. ret = __xudc_ep_enable(ep0, desc);
  1251. /* Set device address and remote wakeup to 0 */
  1252. udc->write_fn(udc->addr, XUSB_ADDRESS_OFFSET, 0);
  1253. udc->remote_wkp = 0;
  1254. err:
  1255. spin_unlock_irqrestore(&udc->lock, flags);
  1256. return ret;
  1257. }
  1258. /**
  1259. * xudc_stop - stops the device.
  1260. * @gadget: pointer to the usb gadget structure
  1261. *
  1262. * Return: zero always
  1263. */
  1264. static int xudc_stop(struct usb_gadget *gadget)
  1265. {
  1266. struct xusb_udc *udc = to_udc(gadget);
  1267. unsigned long flags;
  1268. spin_lock_irqsave(&udc->lock, flags);
  1269. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1270. udc->driver = NULL;
  1271. /* Set device address and remote wakeup to 0 */
  1272. udc->write_fn(udc->addr, XUSB_ADDRESS_OFFSET, 0);
  1273. udc->remote_wkp = 0;
  1274. xudc_stop_activity(udc);
  1275. spin_unlock_irqrestore(&udc->lock, flags);
  1276. return 0;
  1277. }
  1278. static const struct usb_gadget_ops xusb_udc_ops = {
  1279. .get_frame = xudc_get_frame,
  1280. .wakeup = xudc_wakeup,
  1281. .pullup = xudc_pullup,
  1282. .udc_start = xudc_start,
  1283. .udc_stop = xudc_stop,
  1284. };
  1285. /**
  1286. * xudc_clear_stall_all_ep - clears stall of every endpoint.
  1287. * @udc: pointer to the udc structure.
  1288. */
  1289. static void xudc_clear_stall_all_ep(struct xusb_udc *udc)
  1290. {
  1291. struct xusb_ep *ep;
  1292. u32 epcfgreg;
  1293. int i;
  1294. for (i = 0; i < XUSB_MAX_ENDPOINTS; i++) {
  1295. ep = &udc->ep[i];
  1296. epcfgreg = udc->read_fn(udc->addr + ep->offset);
  1297. epcfgreg &= ~XUSB_EP_CFG_STALL_MASK;
  1298. udc->write_fn(udc->addr, ep->offset, epcfgreg);
  1299. if (ep->epnumber) {
  1300. /* Reset the toggle bit.*/
  1301. epcfgreg = udc->read_fn(udc->addr + ep->offset);
  1302. epcfgreg &= ~XUSB_EP_CFG_DATA_TOGGLE_MASK;
  1303. udc->write_fn(udc->addr, ep->offset, epcfgreg);
  1304. }
  1305. }
  1306. }
  1307. /**
  1308. * xudc_startup_handler - The usb device controller interrupt handler.
  1309. * @udc: pointer to the udc structure.
  1310. * @intrstatus: The mask value containing the interrupt sources.
  1311. *
  1312. * This function handles the RESET,SUSPEND,RESUME and DISCONNECT interrupts.
  1313. */
  1314. static void xudc_startup_handler(struct xusb_udc *udc, u32 intrstatus)
  1315. {
  1316. u32 intrreg;
  1317. if (intrstatus & XUSB_STATUS_RESET_MASK) {
  1318. dev_dbg(udc->dev, "Reset\n");
  1319. if (intrstatus & XUSB_STATUS_HIGH_SPEED_MASK)
  1320. udc->gadget.speed = USB_SPEED_HIGH;
  1321. else
  1322. udc->gadget.speed = USB_SPEED_FULL;
  1323. xudc_stop_activity(udc);
  1324. xudc_clear_stall_all_ep(udc);
  1325. udc->write_fn(udc->addr, XUSB_TESTMODE_OFFSET, 0);
  1326. /* Set device address and remote wakeup to 0 */
  1327. udc->write_fn(udc->addr, XUSB_ADDRESS_OFFSET, 0);
  1328. udc->remote_wkp = 0;
  1329. /* Enable the suspend, resume and disconnect */
  1330. intrreg = udc->read_fn(udc->addr + XUSB_IER_OFFSET);
  1331. intrreg |= XUSB_STATUS_SUSPEND_MASK | XUSB_STATUS_RESUME_MASK |
  1332. XUSB_STATUS_DISCONNECT_MASK;
  1333. udc->write_fn(udc->addr, XUSB_IER_OFFSET, intrreg);
  1334. }
  1335. if (intrstatus & XUSB_STATUS_SUSPEND_MASK) {
  1336. dev_dbg(udc->dev, "Suspend\n");
  1337. /* Enable the reset, resume and disconnect */
  1338. intrreg = udc->read_fn(udc->addr + XUSB_IER_OFFSET);
  1339. intrreg |= XUSB_STATUS_RESET_MASK | XUSB_STATUS_RESUME_MASK |
  1340. XUSB_STATUS_DISCONNECT_MASK;
  1341. udc->write_fn(udc->addr, XUSB_IER_OFFSET, intrreg);
  1342. udc->usb_state = USB_STATE_SUSPENDED;
  1343. if (udc->driver->suspend) {
  1344. spin_unlock(&udc->lock);
  1345. udc->driver->suspend(&udc->gadget);
  1346. spin_lock(&udc->lock);
  1347. }
  1348. }
  1349. if (intrstatus & XUSB_STATUS_RESUME_MASK) {
  1350. bool condition = (udc->usb_state != USB_STATE_SUSPENDED);
  1351. dev_WARN_ONCE(udc->dev, condition,
  1352. "Resume IRQ while not suspended\n");
  1353. dev_dbg(udc->dev, "Resume\n");
  1354. /* Enable the reset, suspend and disconnect */
  1355. intrreg = udc->read_fn(udc->addr + XUSB_IER_OFFSET);
  1356. intrreg |= XUSB_STATUS_RESET_MASK | XUSB_STATUS_SUSPEND_MASK |
  1357. XUSB_STATUS_DISCONNECT_MASK;
  1358. udc->write_fn(udc->addr, XUSB_IER_OFFSET, intrreg);
  1359. udc->usb_state = 0;
  1360. if (udc->driver->resume) {
  1361. spin_unlock(&udc->lock);
  1362. udc->driver->resume(&udc->gadget);
  1363. spin_lock(&udc->lock);
  1364. }
  1365. }
  1366. if (intrstatus & XUSB_STATUS_DISCONNECT_MASK) {
  1367. dev_dbg(udc->dev, "Disconnect\n");
  1368. /* Enable the reset, resume and suspend */
  1369. intrreg = udc->read_fn(udc->addr + XUSB_IER_OFFSET);
  1370. intrreg |= XUSB_STATUS_RESET_MASK | XUSB_STATUS_RESUME_MASK |
  1371. XUSB_STATUS_SUSPEND_MASK;
  1372. udc->write_fn(udc->addr, XUSB_IER_OFFSET, intrreg);
  1373. if (udc->driver && udc->driver->disconnect) {
  1374. spin_unlock(&udc->lock);
  1375. udc->driver->disconnect(&udc->gadget);
  1376. spin_lock(&udc->lock);
  1377. }
  1378. }
  1379. }
  1380. /**
  1381. * xudc_ep0_stall - Stall endpoint zero.
  1382. * @udc: pointer to the udc structure.
  1383. *
  1384. * This function stalls endpoint zero.
  1385. */
  1386. static void xudc_ep0_stall(struct xusb_udc *udc)
  1387. {
  1388. u32 epcfgreg;
  1389. struct xusb_ep *ep0 = &udc->ep[XUSB_EP_NUMBER_ZERO];
  1390. epcfgreg = udc->read_fn(udc->addr + ep0->offset);
  1391. epcfgreg |= XUSB_EP_CFG_STALL_MASK;
  1392. udc->write_fn(udc->addr, ep0->offset, epcfgreg);
  1393. }
  1394. /**
  1395. * xudc_setaddress - executes SET_ADDRESS command
  1396. * @udc: pointer to the udc structure.
  1397. *
  1398. * This function executes USB SET_ADDRESS command
  1399. */
  1400. static void xudc_setaddress(struct xusb_udc *udc)
  1401. {
  1402. struct xusb_ep *ep0 = &udc->ep[0];
  1403. struct xusb_req *req = udc->req;
  1404. int ret;
  1405. req->usb_req.length = 0;
  1406. ret = __xudc_ep0_queue(ep0, req);
  1407. if (ret == 0)
  1408. return;
  1409. dev_err(udc->dev, "Can't respond to SET ADDRESS request\n");
  1410. xudc_ep0_stall(udc);
  1411. }
  1412. /**
  1413. * xudc_getstatus - executes GET_STATUS command
  1414. * @udc: pointer to the udc structure.
  1415. *
  1416. * This function executes USB GET_STATUS command
  1417. */
  1418. static void xudc_getstatus(struct xusb_udc *udc)
  1419. {
  1420. struct xusb_ep *ep0 = &udc->ep[0];
  1421. struct xusb_req *req = udc->req;
  1422. struct xusb_ep *target_ep;
  1423. u16 status = 0;
  1424. u32 epcfgreg;
  1425. int epnum;
  1426. u32 halt;
  1427. int ret;
  1428. switch (udc->setup.bRequestType & USB_RECIP_MASK) {
  1429. case USB_RECIP_DEVICE:
  1430. /* Get device status */
  1431. status = 1 << USB_DEVICE_SELF_POWERED;
  1432. if (udc->remote_wkp)
  1433. status |= (1 << USB_DEVICE_REMOTE_WAKEUP);
  1434. break;
  1435. case USB_RECIP_INTERFACE:
  1436. break;
  1437. case USB_RECIP_ENDPOINT:
  1438. epnum = udc->setup.wIndex & USB_ENDPOINT_NUMBER_MASK;
  1439. if (epnum >= XUSB_MAX_ENDPOINTS)
  1440. goto stall;
  1441. target_ep = &udc->ep[epnum];
  1442. epcfgreg = udc->read_fn(udc->addr + target_ep->offset);
  1443. halt = epcfgreg & XUSB_EP_CFG_STALL_MASK;
  1444. if (udc->setup.wIndex & USB_DIR_IN) {
  1445. if (!target_ep->is_in)
  1446. goto stall;
  1447. } else {
  1448. if (target_ep->is_in)
  1449. goto stall;
  1450. }
  1451. if (halt)
  1452. status = 1 << USB_ENDPOINT_HALT;
  1453. break;
  1454. default:
  1455. goto stall;
  1456. }
  1457. req->usb_req.length = 2;
  1458. *(u16 *)req->usb_req.buf = cpu_to_le16(status);
  1459. ret = __xudc_ep0_queue(ep0, req);
  1460. if (ret == 0)
  1461. return;
  1462. stall:
  1463. dev_err(udc->dev, "Can't respond to getstatus request\n");
  1464. xudc_ep0_stall(udc);
  1465. }
  1466. /**
  1467. * xudc_set_clear_feature - Executes the set feature and clear feature commands.
  1468. * @udc: pointer to the usb device controller structure.
  1469. *
  1470. * Processes the SET_FEATURE and CLEAR_FEATURE commands.
  1471. */
  1472. static void xudc_set_clear_feature(struct xusb_udc *udc)
  1473. {
  1474. struct xusb_ep *ep0 = &udc->ep[0];
  1475. struct xusb_req *req = udc->req;
  1476. struct xusb_ep *target_ep;
  1477. u8 endpoint;
  1478. u8 outinbit;
  1479. u32 epcfgreg;
  1480. int flag = (udc->setup.bRequest == USB_REQ_SET_FEATURE ? 1 : 0);
  1481. int ret;
  1482. switch (udc->setup.bRequestType) {
  1483. case USB_RECIP_DEVICE:
  1484. switch (udc->setup.wValue) {
  1485. case USB_DEVICE_TEST_MODE:
  1486. /*
  1487. * The Test Mode will be executed
  1488. * after the status phase.
  1489. */
  1490. break;
  1491. case USB_DEVICE_REMOTE_WAKEUP:
  1492. if (flag)
  1493. udc->remote_wkp = 1;
  1494. else
  1495. udc->remote_wkp = 0;
  1496. break;
  1497. default:
  1498. xudc_ep0_stall(udc);
  1499. break;
  1500. }
  1501. break;
  1502. case USB_RECIP_ENDPOINT:
  1503. if (!udc->setup.wValue) {
  1504. endpoint = udc->setup.wIndex & USB_ENDPOINT_NUMBER_MASK;
  1505. if (endpoint >= XUSB_MAX_ENDPOINTS) {
  1506. xudc_ep0_stall(udc);
  1507. return;
  1508. }
  1509. target_ep = &udc->ep[endpoint];
  1510. outinbit = udc->setup.wIndex & USB_ENDPOINT_DIR_MASK;
  1511. outinbit = outinbit >> 7;
  1512. /* Make sure direction matches.*/
  1513. if (outinbit != target_ep->is_in) {
  1514. xudc_ep0_stall(udc);
  1515. return;
  1516. }
  1517. epcfgreg = udc->read_fn(udc->addr + target_ep->offset);
  1518. if (!endpoint) {
  1519. /* Clear the stall.*/
  1520. epcfgreg &= ~XUSB_EP_CFG_STALL_MASK;
  1521. udc->write_fn(udc->addr,
  1522. target_ep->offset, epcfgreg);
  1523. } else {
  1524. if (flag) {
  1525. epcfgreg |= XUSB_EP_CFG_STALL_MASK;
  1526. udc->write_fn(udc->addr,
  1527. target_ep->offset,
  1528. epcfgreg);
  1529. } else {
  1530. /* Unstall the endpoint.*/
  1531. epcfgreg &= ~(XUSB_EP_CFG_STALL_MASK |
  1532. XUSB_EP_CFG_DATA_TOGGLE_MASK);
  1533. udc->write_fn(udc->addr,
  1534. target_ep->offset,
  1535. epcfgreg);
  1536. }
  1537. }
  1538. }
  1539. break;
  1540. default:
  1541. xudc_ep0_stall(udc);
  1542. return;
  1543. }
  1544. req->usb_req.length = 0;
  1545. ret = __xudc_ep0_queue(ep0, req);
  1546. if (ret == 0)
  1547. return;
  1548. dev_err(udc->dev, "Can't respond to SET/CLEAR FEATURE\n");
  1549. xudc_ep0_stall(udc);
  1550. }
  1551. /**
  1552. * xudc_handle_setup - Processes the setup packet.
  1553. * @udc: pointer to the usb device controller structure.
  1554. *
  1555. * Process setup packet and delegate to gadget layer.
  1556. */
  1557. static void xudc_handle_setup(struct xusb_udc *udc)
  1558. __must_hold(&udc->lock)
  1559. {
  1560. struct xusb_ep *ep0 = &udc->ep[0];
  1561. struct usb_ctrlrequest setup;
  1562. u32 *ep0rambase;
  1563. /* Load up the chapter 9 command buffer.*/
  1564. ep0rambase = (u32 __force *) (udc->addr + XUSB_SETUP_PKT_ADDR_OFFSET);
  1565. memcpy_toio((void __iomem *)&setup, ep0rambase, 8);
  1566. udc->setup = setup;
  1567. udc->setup.wValue = cpu_to_le16(setup.wValue);
  1568. udc->setup.wIndex = cpu_to_le16(setup.wIndex);
  1569. udc->setup.wLength = cpu_to_le16(setup.wLength);
  1570. /* Clear previous requests */
  1571. xudc_nuke(ep0, -ECONNRESET);
  1572. if (udc->setup.bRequestType & USB_DIR_IN) {
  1573. /* Execute the get command.*/
  1574. udc->setupseqrx = STATUS_PHASE;
  1575. udc->setupseqtx = DATA_PHASE;
  1576. } else {
  1577. /* Execute the put command.*/
  1578. udc->setupseqrx = DATA_PHASE;
  1579. udc->setupseqtx = STATUS_PHASE;
  1580. }
  1581. switch (udc->setup.bRequest) {
  1582. case USB_REQ_GET_STATUS:
  1583. /* Data+Status phase form udc */
  1584. if ((udc->setup.bRequestType &
  1585. (USB_DIR_IN | USB_TYPE_MASK)) !=
  1586. (USB_DIR_IN | USB_TYPE_STANDARD))
  1587. break;
  1588. xudc_getstatus(udc);
  1589. return;
  1590. case USB_REQ_SET_ADDRESS:
  1591. /* Status phase from udc */
  1592. if (udc->setup.bRequestType != (USB_DIR_OUT |
  1593. USB_TYPE_STANDARD | USB_RECIP_DEVICE))
  1594. break;
  1595. xudc_setaddress(udc);
  1596. return;
  1597. case USB_REQ_CLEAR_FEATURE:
  1598. case USB_REQ_SET_FEATURE:
  1599. /* Requests with no data phase, status phase from udc */
  1600. if ((udc->setup.bRequestType & USB_TYPE_MASK)
  1601. != USB_TYPE_STANDARD)
  1602. break;
  1603. xudc_set_clear_feature(udc);
  1604. return;
  1605. default:
  1606. break;
  1607. }
  1608. spin_unlock(&udc->lock);
  1609. if (udc->driver->setup(&udc->gadget, &setup) < 0)
  1610. xudc_ep0_stall(udc);
  1611. spin_lock(&udc->lock);
  1612. }
  1613. /**
  1614. * xudc_ep0_out - Processes the endpoint 0 OUT token.
  1615. * @udc: pointer to the usb device controller structure.
  1616. */
  1617. static void xudc_ep0_out(struct xusb_udc *udc)
  1618. {
  1619. struct xusb_ep *ep0 = &udc->ep[0];
  1620. struct xusb_req *req;
  1621. u8 *ep0rambase;
  1622. unsigned int bytes_to_rx;
  1623. void *buffer;
  1624. req = list_first_entry(&ep0->queue, struct xusb_req, queue);
  1625. switch (udc->setupseqrx) {
  1626. case STATUS_PHASE:
  1627. /*
  1628. * This resets both state machines for the next
  1629. * Setup packet.
  1630. */
  1631. udc->setupseqrx = SETUP_PHASE;
  1632. udc->setupseqtx = SETUP_PHASE;
  1633. req->usb_req.actual = req->usb_req.length;
  1634. xudc_done(ep0, req, 0);
  1635. break;
  1636. case DATA_PHASE:
  1637. bytes_to_rx = udc->read_fn(udc->addr +
  1638. XUSB_EP_BUF0COUNT_OFFSET);
  1639. /* Copy the data to be received from the DPRAM. */
  1640. ep0rambase = (u8 __force *) (udc->addr +
  1641. (ep0->rambase << 2));
  1642. buffer = req->usb_req.buf + req->usb_req.actual;
  1643. req->usb_req.actual = req->usb_req.actual + bytes_to_rx;
  1644. memcpy_toio((void __iomem *)buffer, ep0rambase, bytes_to_rx);
  1645. if (req->usb_req.length == req->usb_req.actual) {
  1646. /* Data transfer completed get ready for Status stage */
  1647. xudc_wrstatus(udc);
  1648. } else {
  1649. /* Enable EP0 buffer to receive data */
  1650. udc->write_fn(udc->addr, XUSB_EP_BUF0COUNT_OFFSET, 0);
  1651. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET, 1);
  1652. }
  1653. break;
  1654. default:
  1655. break;
  1656. }
  1657. }
  1658. /**
  1659. * xudc_ep0_in - Processes the endpoint 0 IN token.
  1660. * @udc: pointer to the usb device controller structure.
  1661. */
  1662. static void xudc_ep0_in(struct xusb_udc *udc)
  1663. {
  1664. struct xusb_ep *ep0 = &udc->ep[0];
  1665. struct xusb_req *req;
  1666. unsigned int bytes_to_tx;
  1667. void *buffer;
  1668. u32 epcfgreg;
  1669. u16 count = 0;
  1670. u16 length;
  1671. u8 *ep0rambase;
  1672. u8 test_mode = udc->setup.wIndex >> 8;
  1673. req = list_first_entry(&ep0->queue, struct xusb_req, queue);
  1674. bytes_to_tx = req->usb_req.length - req->usb_req.actual;
  1675. switch (udc->setupseqtx) {
  1676. case STATUS_PHASE:
  1677. switch (udc->setup.bRequest) {
  1678. case USB_REQ_SET_ADDRESS:
  1679. /* Set the address of the device.*/
  1680. udc->write_fn(udc->addr, XUSB_ADDRESS_OFFSET,
  1681. udc->setup.wValue);
  1682. break;
  1683. case USB_REQ_SET_FEATURE:
  1684. if (udc->setup.bRequestType ==
  1685. USB_RECIP_DEVICE) {
  1686. if (udc->setup.wValue ==
  1687. USB_DEVICE_TEST_MODE)
  1688. udc->write_fn(udc->addr,
  1689. XUSB_TESTMODE_OFFSET,
  1690. test_mode);
  1691. }
  1692. break;
  1693. }
  1694. req->usb_req.actual = req->usb_req.length;
  1695. xudc_done(ep0, req, 0);
  1696. break;
  1697. case DATA_PHASE:
  1698. if (!bytes_to_tx) {
  1699. /*
  1700. * We're done with data transfer, next
  1701. * will be zero length OUT with data toggle of
  1702. * 1. Setup data_toggle.
  1703. */
  1704. epcfgreg = udc->read_fn(udc->addr + ep0->offset);
  1705. epcfgreg |= XUSB_EP_CFG_DATA_TOGGLE_MASK;
  1706. udc->write_fn(udc->addr, ep0->offset, epcfgreg);
  1707. udc->setupseqtx = STATUS_PHASE;
  1708. } else {
  1709. length = count = min_t(u32, bytes_to_tx,
  1710. EP0_MAX_PACKET);
  1711. /* Copy the data to be transmitted into the DPRAM. */
  1712. ep0rambase = (u8 __force *) (udc->addr +
  1713. (ep0->rambase << 2));
  1714. buffer = req->usb_req.buf + req->usb_req.actual;
  1715. req->usb_req.actual = req->usb_req.actual + length;
  1716. memcpy_toio((void __iomem *)ep0rambase, buffer, length);
  1717. }
  1718. udc->write_fn(udc->addr, XUSB_EP_BUF0COUNT_OFFSET, count);
  1719. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET, 1);
  1720. break;
  1721. default:
  1722. break;
  1723. }
  1724. }
  1725. /**
  1726. * xudc_ctrl_ep_handler - Endpoint 0 interrupt handler.
  1727. * @udc: pointer to the udc structure.
  1728. * @intrstatus: It's the mask value for the interrupt sources on endpoint 0.
  1729. *
  1730. * Processes the commands received during enumeration phase.
  1731. */
  1732. static void xudc_ctrl_ep_handler(struct xusb_udc *udc, u32 intrstatus)
  1733. {
  1734. if (intrstatus & XUSB_STATUS_SETUP_PACKET_MASK) {
  1735. xudc_handle_setup(udc);
  1736. } else {
  1737. if (intrstatus & XUSB_STATUS_FIFO_BUFF_RDY_MASK)
  1738. xudc_ep0_out(udc);
  1739. else if (intrstatus & XUSB_STATUS_FIFO_BUFF_FREE_MASK)
  1740. xudc_ep0_in(udc);
  1741. }
  1742. }
  1743. /**
  1744. * xudc_nonctrl_ep_handler - Non control endpoint interrupt handler.
  1745. * @udc: pointer to the udc structure.
  1746. * @epnum: End point number for which the interrupt is to be processed
  1747. * @intrstatus: mask value for interrupt sources of endpoints other
  1748. * than endpoint 0.
  1749. *
  1750. * Processes the buffer completion interrupts.
  1751. */
  1752. static void xudc_nonctrl_ep_handler(struct xusb_udc *udc, u8 epnum,
  1753. u32 intrstatus)
  1754. {
  1755. struct xusb_req *req;
  1756. struct xusb_ep *ep;
  1757. ep = &udc->ep[epnum];
  1758. /* Process the End point interrupts.*/
  1759. if (intrstatus & (XUSB_STATUS_EP0_BUFF1_COMP_MASK << epnum))
  1760. ep->buffer0ready = 0;
  1761. if (intrstatus & (XUSB_STATUS_EP0_BUFF2_COMP_MASK << epnum))
  1762. ep->buffer1ready = false;
  1763. if (list_empty(&ep->queue))
  1764. return;
  1765. req = list_first_entry(&ep->queue, struct xusb_req, queue);
  1766. if (ep->is_in)
  1767. xudc_write_fifo(ep, req);
  1768. else
  1769. xudc_read_fifo(ep, req);
  1770. }
  1771. /**
  1772. * xudc_irq - The main interrupt handler.
  1773. * @irq: The interrupt number.
  1774. * @_udc: pointer to the usb device controller structure.
  1775. *
  1776. * Return: IRQ_HANDLED after the interrupt is handled.
  1777. */
  1778. static irqreturn_t xudc_irq(int irq, void *_udc)
  1779. {
  1780. struct xusb_udc *udc = _udc;
  1781. u32 intrstatus;
  1782. u32 ier;
  1783. u8 index;
  1784. u32 bufintr;
  1785. unsigned long flags;
  1786. spin_lock_irqsave(&udc->lock, flags);
  1787. /*
  1788. * Event interrupts are level sensitive hence first disable
  1789. * IER, read ISR and figure out active interrupts.
  1790. */
  1791. ier = udc->read_fn(udc->addr + XUSB_IER_OFFSET);
  1792. ier &= ~XUSB_STATUS_INTR_EVENT_MASK;
  1793. udc->write_fn(udc->addr, XUSB_IER_OFFSET, ier);
  1794. /* Read the Interrupt Status Register.*/
  1795. intrstatus = udc->read_fn(udc->addr + XUSB_STATUS_OFFSET);
  1796. /* Call the handler for the event interrupt.*/
  1797. if (intrstatus & XUSB_STATUS_INTR_EVENT_MASK) {
  1798. /*
  1799. * Check if there is any action to be done for :
  1800. * - USB Reset received {XUSB_STATUS_RESET_MASK}
  1801. * - USB Suspend received {XUSB_STATUS_SUSPEND_MASK}
  1802. * - USB Resume received {XUSB_STATUS_RESUME_MASK}
  1803. * - USB Disconnect received {XUSB_STATUS_DISCONNECT_MASK}
  1804. */
  1805. xudc_startup_handler(udc, intrstatus);
  1806. }
  1807. /* Check the buffer completion interrupts */
  1808. if (intrstatus & XUSB_STATUS_INTR_BUFF_COMP_ALL_MASK) {
  1809. /* Enable Reset, Suspend, Resume and Disconnect */
  1810. ier = udc->read_fn(udc->addr + XUSB_IER_OFFSET);
  1811. ier |= XUSB_STATUS_INTR_EVENT_MASK;
  1812. udc->write_fn(udc->addr, XUSB_IER_OFFSET, ier);
  1813. if (intrstatus & XUSB_STATUS_EP0_BUFF1_COMP_MASK)
  1814. xudc_ctrl_ep_handler(udc, intrstatus);
  1815. for (index = 1; index < 8; index++) {
  1816. bufintr = ((intrstatus &
  1817. (XUSB_STATUS_EP1_BUFF1_COMP_MASK <<
  1818. (index - 1))) || (intrstatus &
  1819. (XUSB_STATUS_EP1_BUFF2_COMP_MASK <<
  1820. (index - 1))));
  1821. if (bufintr) {
  1822. xudc_nonctrl_ep_handler(udc, index,
  1823. intrstatus);
  1824. }
  1825. }
  1826. }
  1827. spin_unlock_irqrestore(&udc->lock, flags);
  1828. return IRQ_HANDLED;
  1829. }
  1830. /**
  1831. * xudc_probe - The device probe function for driver initialization.
  1832. * @pdev: pointer to the platform device structure.
  1833. *
  1834. * Return: 0 for success and error value on failure
  1835. */
  1836. static int xudc_probe(struct platform_device *pdev)
  1837. {
  1838. struct device_node *np = pdev->dev.of_node;
  1839. struct resource *res;
  1840. struct xusb_udc *udc;
  1841. int irq;
  1842. int ret;
  1843. u32 ier;
  1844. u8 *buff;
  1845. udc = devm_kzalloc(&pdev->dev, sizeof(*udc), GFP_KERNEL);
  1846. if (!udc)
  1847. return -ENOMEM;
  1848. /* Create a dummy request for GET_STATUS, SET_ADDRESS */
  1849. udc->req = devm_kzalloc(&pdev->dev, sizeof(struct xusb_req),
  1850. GFP_KERNEL);
  1851. if (!udc->req)
  1852. return -ENOMEM;
  1853. buff = devm_kzalloc(&pdev->dev, STATUSBUFF_SIZE, GFP_KERNEL);
  1854. if (!buff)
  1855. return -ENOMEM;
  1856. udc->req->usb_req.buf = buff;
  1857. /* Map the registers */
  1858. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1859. udc->addr = devm_ioremap_resource(&pdev->dev, res);
  1860. if (IS_ERR(udc->addr))
  1861. return PTR_ERR(udc->addr);
  1862. irq = platform_get_irq(pdev, 0);
  1863. if (irq < 0)
  1864. return irq;
  1865. ret = devm_request_irq(&pdev->dev, irq, xudc_irq, 0,
  1866. dev_name(&pdev->dev), udc);
  1867. if (ret < 0) {
  1868. dev_dbg(&pdev->dev, "unable to request irq %d", irq);
  1869. goto fail;
  1870. }
  1871. udc->dma_enabled = of_property_read_bool(np, "xlnx,has-builtin-dma");
  1872. /* Setup gadget structure */
  1873. udc->gadget.ops = &xusb_udc_ops;
  1874. udc->gadget.max_speed = USB_SPEED_HIGH;
  1875. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1876. udc->gadget.ep0 = &udc->ep[XUSB_EP_NUMBER_ZERO].ep_usb;
  1877. udc->gadget.name = driver_name;
  1878. udc->clk = devm_clk_get(&pdev->dev, "s_axi_aclk");
  1879. if (IS_ERR(udc->clk)) {
  1880. if (PTR_ERR(udc->clk) != -ENOENT) {
  1881. ret = PTR_ERR(udc->clk);
  1882. goto fail;
  1883. }
  1884. /*
  1885. * Clock framework support is optional, continue on,
  1886. * anyways if we don't find a matching clock
  1887. */
  1888. dev_warn(&pdev->dev, "s_axi_aclk clock property is not found\n");
  1889. udc->clk = NULL;
  1890. }
  1891. ret = clk_prepare_enable(udc->clk);
  1892. if (ret) {
  1893. dev_err(&pdev->dev, "Unable to enable clock.\n");
  1894. return ret;
  1895. }
  1896. spin_lock_init(&udc->lock);
  1897. /* Check for IP endianness */
  1898. udc->write_fn = xudc_write32_be;
  1899. udc->read_fn = xudc_read32_be;
  1900. udc->write_fn(udc->addr, XUSB_TESTMODE_OFFSET, USB_TEST_J);
  1901. if ((udc->read_fn(udc->addr + XUSB_TESTMODE_OFFSET))
  1902. != USB_TEST_J) {
  1903. udc->write_fn = xudc_write32;
  1904. udc->read_fn = xudc_read32;
  1905. }
  1906. udc->write_fn(udc->addr, XUSB_TESTMODE_OFFSET, 0);
  1907. xudc_eps_init(udc);
  1908. /* Set device address to 0.*/
  1909. udc->write_fn(udc->addr, XUSB_ADDRESS_OFFSET, 0);
  1910. ret = usb_add_gadget_udc(&pdev->dev, &udc->gadget);
  1911. if (ret)
  1912. goto err_disable_unprepare_clk;
  1913. udc->dev = &udc->gadget.dev;
  1914. /* Enable the interrupts.*/
  1915. ier = XUSB_STATUS_GLOBAL_INTR_MASK | XUSB_STATUS_INTR_EVENT_MASK |
  1916. XUSB_STATUS_FIFO_BUFF_RDY_MASK | XUSB_STATUS_FIFO_BUFF_FREE_MASK |
  1917. XUSB_STATUS_SETUP_PACKET_MASK |
  1918. XUSB_STATUS_INTR_BUFF_COMP_ALL_MASK;
  1919. udc->write_fn(udc->addr, XUSB_IER_OFFSET, ier);
  1920. platform_set_drvdata(pdev, udc);
  1921. dev_vdbg(&pdev->dev, "%s at 0x%08X mapped to %p %s\n",
  1922. driver_name, (u32)res->start, udc->addr,
  1923. udc->dma_enabled ? "with DMA" : "without DMA");
  1924. return 0;
  1925. err_disable_unprepare_clk:
  1926. clk_disable_unprepare(udc->clk);
  1927. fail:
  1928. dev_err(&pdev->dev, "probe failed, %d\n", ret);
  1929. return ret;
  1930. }
  1931. /**
  1932. * xudc_remove - Releases the resources allocated during the initialization.
  1933. * @pdev: pointer to the platform device structure.
  1934. *
  1935. * Return: 0 always
  1936. */
  1937. static int xudc_remove(struct platform_device *pdev)
  1938. {
  1939. struct xusb_udc *udc = platform_get_drvdata(pdev);
  1940. usb_del_gadget_udc(&udc->gadget);
  1941. clk_disable_unprepare(udc->clk);
  1942. return 0;
  1943. }
  1944. #ifdef CONFIG_PM_SLEEP
  1945. static int xudc_suspend(struct device *dev)
  1946. {
  1947. struct xusb_udc *udc;
  1948. u32 crtlreg;
  1949. unsigned long flags;
  1950. udc = dev_get_drvdata(dev);
  1951. spin_lock_irqsave(&udc->lock, flags);
  1952. crtlreg = udc->read_fn(udc->addr + XUSB_CONTROL_OFFSET);
  1953. crtlreg &= ~XUSB_CONTROL_USB_READY_MASK;
  1954. udc->write_fn(udc->addr, XUSB_CONTROL_OFFSET, crtlreg);
  1955. spin_unlock_irqrestore(&udc->lock, flags);
  1956. if (udc->driver && udc->driver->suspend)
  1957. udc->driver->suspend(&udc->gadget);
  1958. clk_disable(udc->clk);
  1959. return 0;
  1960. }
  1961. static int xudc_resume(struct device *dev)
  1962. {
  1963. struct xusb_udc *udc;
  1964. u32 crtlreg;
  1965. unsigned long flags;
  1966. int ret;
  1967. udc = dev_get_drvdata(dev);
  1968. ret = clk_enable(udc->clk);
  1969. if (ret < 0)
  1970. return ret;
  1971. spin_lock_irqsave(&udc->lock, flags);
  1972. crtlreg = udc->read_fn(udc->addr + XUSB_CONTROL_OFFSET);
  1973. crtlreg |= XUSB_CONTROL_USB_READY_MASK;
  1974. udc->write_fn(udc->addr, XUSB_CONTROL_OFFSET, crtlreg);
  1975. spin_unlock_irqrestore(&udc->lock, flags);
  1976. return 0;
  1977. }
  1978. #endif /* CONFIG_PM_SLEEP */
  1979. static const struct dev_pm_ops xudc_pm_ops = {
  1980. SET_SYSTEM_SLEEP_PM_OPS(xudc_suspend, xudc_resume)
  1981. };
  1982. /* Match table for of_platform binding */
  1983. static const struct of_device_id usb_of_match[] = {
  1984. { .compatible = "xlnx,usb2-device-4.00.a", },
  1985. { /* end of list */ },
  1986. };
  1987. MODULE_DEVICE_TABLE(of, usb_of_match);
  1988. static struct platform_driver xudc_driver = {
  1989. .driver = {
  1990. .name = driver_name,
  1991. .of_match_table = usb_of_match,
  1992. .pm = &xudc_pm_ops,
  1993. },
  1994. .probe = xudc_probe,
  1995. .remove = xudc_remove,
  1996. };
  1997. module_platform_driver(xudc_driver);
  1998. MODULE_DESCRIPTION("Xilinx udc driver");
  1999. MODULE_AUTHOR("Xilinx, Inc");
  2000. MODULE_LICENSE("GPL");