pxa27x_udc.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Handles the Intel 27x USB Device Controller (UDC)
  4. *
  5. * Inspired by original driver by Frank Becker, David Brownell, and others.
  6. * Copyright (C) 2008 Robert Jarzmik
  7. */
  8. #include <linux/module.h>
  9. #include <linux/kernel.h>
  10. #include <linux/types.h>
  11. #include <linux/errno.h>
  12. #include <linux/err.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/delay.h>
  15. #include <linux/list.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/proc_fs.h>
  18. #include <linux/clk.h>
  19. #include <linux/irq.h>
  20. #include <linux/gpio.h>
  21. #include <linux/gpio/consumer.h>
  22. #include <linux/slab.h>
  23. #include <linux/prefetch.h>
  24. #include <linux/byteorder/generic.h>
  25. #include <linux/platform_data/pxa2xx_udc.h>
  26. #include <linux/of_device.h>
  27. #include <linux/of_gpio.h>
  28. #include <linux/usb.h>
  29. #include <linux/usb/ch9.h>
  30. #include <linux/usb/gadget.h>
  31. #include <linux/usb/phy.h>
  32. #include "pxa27x_udc.h"
  33. /*
  34. * This driver handles the USB Device Controller (UDC) in Intel's PXA 27x
  35. * series processors.
  36. *
  37. * Such controller drivers work with a gadget driver. The gadget driver
  38. * returns descriptors, implements configuration and data protocols used
  39. * by the host to interact with this device, and allocates endpoints to
  40. * the different protocol interfaces. The controller driver virtualizes
  41. * usb hardware so that the gadget drivers will be more portable.
  42. *
  43. * This UDC hardware wants to implement a bit too much USB protocol. The
  44. * biggest issues are: that the endpoints have to be set up before the
  45. * controller can be enabled (minor, and not uncommon); and each endpoint
  46. * can only have one configuration, interface and alternative interface
  47. * number (major, and very unusual). Once set up, these cannot be changed
  48. * without a controller reset.
  49. *
  50. * The workaround is to setup all combinations necessary for the gadgets which
  51. * will work with this driver. This is done in pxa_udc structure, statically.
  52. * See pxa_udc, udc_usb_ep versus pxa_ep, and matching function find_pxa_ep.
  53. * (You could modify this if needed. Some drivers have a "fifo_mode" module
  54. * parameter to facilitate such changes.)
  55. *
  56. * The combinations have been tested with these gadgets :
  57. * - zero gadget
  58. * - file storage gadget
  59. * - ether gadget
  60. *
  61. * The driver doesn't use DMA, only IO access and IRQ callbacks. No use is
  62. * made of UDC's double buffering either. USB "On-The-Go" is not implemented.
  63. *
  64. * All the requests are handled the same way :
  65. * - the drivers tries to handle the request directly to the IO
  66. * - if the IO fifo is not big enough, the remaining is send/received in
  67. * interrupt handling.
  68. */
  69. #define DRIVER_VERSION "2008-04-18"
  70. #define DRIVER_DESC "PXA 27x USB Device Controller driver"
  71. static const char driver_name[] = "pxa27x_udc";
  72. static struct pxa_udc *the_controller;
  73. static void handle_ep(struct pxa_ep *ep);
  74. /*
  75. * Debug filesystem
  76. */
  77. #ifdef CONFIG_USB_GADGET_DEBUG_FS
  78. #include <linux/debugfs.h>
  79. #include <linux/uaccess.h>
  80. #include <linux/seq_file.h>
  81. static int state_dbg_show(struct seq_file *s, void *p)
  82. {
  83. struct pxa_udc *udc = s->private;
  84. u32 tmp;
  85. if (!udc->driver)
  86. return -ENODEV;
  87. /* basic device status */
  88. seq_printf(s, DRIVER_DESC "\n"
  89. "%s version: %s\n"
  90. "Gadget driver: %s\n",
  91. driver_name, DRIVER_VERSION,
  92. udc->driver ? udc->driver->driver.name : "(none)");
  93. tmp = udc_readl(udc, UDCCR);
  94. seq_printf(s,
  95. "udccr=0x%0x(%s%s%s%s%s%s%s%s%s%s), con=%d,inter=%d,altinter=%d\n",
  96. tmp,
  97. (tmp & UDCCR_OEN) ? " oen":"",
  98. (tmp & UDCCR_AALTHNP) ? " aalthnp":"",
  99. (tmp & UDCCR_AHNP) ? " rem" : "",
  100. (tmp & UDCCR_BHNP) ? " rstir" : "",
  101. (tmp & UDCCR_DWRE) ? " dwre" : "",
  102. (tmp & UDCCR_SMAC) ? " smac" : "",
  103. (tmp & UDCCR_EMCE) ? " emce" : "",
  104. (tmp & UDCCR_UDR) ? " udr" : "",
  105. (tmp & UDCCR_UDA) ? " uda" : "",
  106. (tmp & UDCCR_UDE) ? " ude" : "",
  107. (tmp & UDCCR_ACN) >> UDCCR_ACN_S,
  108. (tmp & UDCCR_AIN) >> UDCCR_AIN_S,
  109. (tmp & UDCCR_AAISN) >> UDCCR_AAISN_S);
  110. /* registers for device and ep0 */
  111. seq_printf(s, "udcicr0=0x%08x udcicr1=0x%08x\n",
  112. udc_readl(udc, UDCICR0), udc_readl(udc, UDCICR1));
  113. seq_printf(s, "udcisr0=0x%08x udcisr1=0x%08x\n",
  114. udc_readl(udc, UDCISR0), udc_readl(udc, UDCISR1));
  115. seq_printf(s, "udcfnr=%d\n", udc_readl(udc, UDCFNR));
  116. seq_printf(s, "irqs: reset=%lu, suspend=%lu, resume=%lu, reconfig=%lu\n",
  117. udc->stats.irqs_reset, udc->stats.irqs_suspend,
  118. udc->stats.irqs_resume, udc->stats.irqs_reconfig);
  119. return 0;
  120. }
  121. DEFINE_SHOW_ATTRIBUTE(state_dbg);
  122. static int queues_dbg_show(struct seq_file *s, void *p)
  123. {
  124. struct pxa_udc *udc = s->private;
  125. struct pxa_ep *ep;
  126. struct pxa27x_request *req;
  127. int i, maxpkt;
  128. if (!udc->driver)
  129. return -ENODEV;
  130. /* dump endpoint queues */
  131. for (i = 0; i < NR_PXA_ENDPOINTS; i++) {
  132. ep = &udc->pxa_ep[i];
  133. maxpkt = ep->fifo_size;
  134. seq_printf(s, "%-12s max_pkt=%d %s\n",
  135. EPNAME(ep), maxpkt, "pio");
  136. if (list_empty(&ep->queue)) {
  137. seq_puts(s, "\t(nothing queued)\n");
  138. continue;
  139. }
  140. list_for_each_entry(req, &ep->queue, queue) {
  141. seq_printf(s, "\treq %p len %d/%d buf %p\n",
  142. &req->req, req->req.actual,
  143. req->req.length, req->req.buf);
  144. }
  145. }
  146. return 0;
  147. }
  148. DEFINE_SHOW_ATTRIBUTE(queues_dbg);
  149. static int eps_dbg_show(struct seq_file *s, void *p)
  150. {
  151. struct pxa_udc *udc = s->private;
  152. struct pxa_ep *ep;
  153. int i;
  154. u32 tmp;
  155. if (!udc->driver)
  156. return -ENODEV;
  157. ep = &udc->pxa_ep[0];
  158. tmp = udc_ep_readl(ep, UDCCSR);
  159. seq_printf(s, "udccsr0=0x%03x(%s%s%s%s%s%s%s)\n",
  160. tmp,
  161. (tmp & UDCCSR0_SA) ? " sa" : "",
  162. (tmp & UDCCSR0_RNE) ? " rne" : "",
  163. (tmp & UDCCSR0_FST) ? " fst" : "",
  164. (tmp & UDCCSR0_SST) ? " sst" : "",
  165. (tmp & UDCCSR0_DME) ? " dme" : "",
  166. (tmp & UDCCSR0_IPR) ? " ipr" : "",
  167. (tmp & UDCCSR0_OPC) ? " opc" : "");
  168. for (i = 0; i < NR_PXA_ENDPOINTS; i++) {
  169. ep = &udc->pxa_ep[i];
  170. tmp = i? udc_ep_readl(ep, UDCCR) : udc_readl(udc, UDCCR);
  171. seq_printf(s, "%-12s: IN %lu(%lu reqs), OUT %lu(%lu reqs), irqs=%lu, udccr=0x%08x, udccsr=0x%03x, udcbcr=%d\n",
  172. EPNAME(ep),
  173. ep->stats.in_bytes, ep->stats.in_ops,
  174. ep->stats.out_bytes, ep->stats.out_ops,
  175. ep->stats.irqs,
  176. tmp, udc_ep_readl(ep, UDCCSR),
  177. udc_ep_readl(ep, UDCBCR));
  178. }
  179. return 0;
  180. }
  181. DEFINE_SHOW_ATTRIBUTE(eps_dbg);
  182. static void pxa_init_debugfs(struct pxa_udc *udc)
  183. {
  184. struct dentry *root;
  185. root = debugfs_create_dir(udc->gadget.name, usb_debug_root);
  186. debugfs_create_file("udcstate", 0400, root, udc, &state_dbg_fops);
  187. debugfs_create_file("queues", 0400, root, udc, &queues_dbg_fops);
  188. debugfs_create_file("epstate", 0400, root, udc, &eps_dbg_fops);
  189. }
  190. static void pxa_cleanup_debugfs(struct pxa_udc *udc)
  191. {
  192. debugfs_lookup_and_remove(udc->gadget.name, usb_debug_root);
  193. }
  194. #else
  195. static inline void pxa_init_debugfs(struct pxa_udc *udc)
  196. {
  197. }
  198. static inline void pxa_cleanup_debugfs(struct pxa_udc *udc)
  199. {
  200. }
  201. #endif
  202. /**
  203. * is_match_usb_pxa - check if usb_ep and pxa_ep match
  204. * @udc_usb_ep: usb endpoint
  205. * @ep: pxa endpoint
  206. * @config: configuration required in pxa_ep
  207. * @interface: interface required in pxa_ep
  208. * @altsetting: altsetting required in pxa_ep
  209. *
  210. * Returns 1 if all criteria match between pxa and usb endpoint, 0 otherwise
  211. */
  212. static int is_match_usb_pxa(struct udc_usb_ep *udc_usb_ep, struct pxa_ep *ep,
  213. int config, int interface, int altsetting)
  214. {
  215. if (usb_endpoint_num(&udc_usb_ep->desc) != ep->addr)
  216. return 0;
  217. if (usb_endpoint_dir_in(&udc_usb_ep->desc) != ep->dir_in)
  218. return 0;
  219. if (usb_endpoint_type(&udc_usb_ep->desc) != ep->type)
  220. return 0;
  221. if ((ep->config != config) || (ep->interface != interface)
  222. || (ep->alternate != altsetting))
  223. return 0;
  224. return 1;
  225. }
  226. /**
  227. * find_pxa_ep - find pxa_ep structure matching udc_usb_ep
  228. * @udc: pxa udc
  229. * @udc_usb_ep: udc_usb_ep structure
  230. *
  231. * Match udc_usb_ep and all pxa_ep available, to see if one matches.
  232. * This is necessary because of the strong pxa hardware restriction requiring
  233. * that once pxa endpoints are initialized, their configuration is freezed, and
  234. * no change can be made to their address, direction, or in which configuration,
  235. * interface or altsetting they are active ... which differs from more usual
  236. * models which have endpoints be roughly just addressable fifos, and leave
  237. * configuration events up to gadget drivers (like all control messages).
  238. *
  239. * Note that there is still a blurred point here :
  240. * - we rely on UDCCR register "active interface" and "active altsetting".
  241. * This is a nonsense in regard of USB spec, where multiple interfaces are
  242. * active at the same time.
  243. * - if we knew for sure that the pxa can handle multiple interface at the
  244. * same time, assuming Intel's Developer Guide is wrong, this function
  245. * should be reviewed, and a cache of couples (iface, altsetting) should
  246. * be kept in the pxa_udc structure. In this case this function would match
  247. * against the cache of couples instead of the "last altsetting" set up.
  248. *
  249. * Returns the matched pxa_ep structure or NULL if none found
  250. */
  251. static struct pxa_ep *find_pxa_ep(struct pxa_udc *udc,
  252. struct udc_usb_ep *udc_usb_ep)
  253. {
  254. int i;
  255. struct pxa_ep *ep;
  256. int cfg = udc->config;
  257. int iface = udc->last_interface;
  258. int alt = udc->last_alternate;
  259. if (udc_usb_ep == &udc->udc_usb_ep[0])
  260. return &udc->pxa_ep[0];
  261. for (i = 1; i < NR_PXA_ENDPOINTS; i++) {
  262. ep = &udc->pxa_ep[i];
  263. if (is_match_usb_pxa(udc_usb_ep, ep, cfg, iface, alt))
  264. return ep;
  265. }
  266. return NULL;
  267. }
  268. /**
  269. * update_pxa_ep_matches - update pxa_ep cached values in all udc_usb_ep
  270. * @udc: pxa udc
  271. *
  272. * Context: interrupt handler
  273. *
  274. * Updates all pxa_ep fields in udc_usb_ep structures, if this field was
  275. * previously set up (and is not NULL). The update is necessary is a
  276. * configuration change or altsetting change was issued by the USB host.
  277. */
  278. static void update_pxa_ep_matches(struct pxa_udc *udc)
  279. {
  280. int i;
  281. struct udc_usb_ep *udc_usb_ep;
  282. for (i = 1; i < NR_USB_ENDPOINTS; i++) {
  283. udc_usb_ep = &udc->udc_usb_ep[i];
  284. if (udc_usb_ep->pxa_ep)
  285. udc_usb_ep->pxa_ep = find_pxa_ep(udc, udc_usb_ep);
  286. }
  287. }
  288. /**
  289. * pio_irq_enable - Enables irq generation for one endpoint
  290. * @ep: udc endpoint
  291. */
  292. static void pio_irq_enable(struct pxa_ep *ep)
  293. {
  294. struct pxa_udc *udc = ep->dev;
  295. int index = EPIDX(ep);
  296. u32 udcicr0 = udc_readl(udc, UDCICR0);
  297. u32 udcicr1 = udc_readl(udc, UDCICR1);
  298. if (index < 16)
  299. udc_writel(udc, UDCICR0, udcicr0 | (3 << (index * 2)));
  300. else
  301. udc_writel(udc, UDCICR1, udcicr1 | (3 << ((index - 16) * 2)));
  302. }
  303. /**
  304. * pio_irq_disable - Disables irq generation for one endpoint
  305. * @ep: udc endpoint
  306. */
  307. static void pio_irq_disable(struct pxa_ep *ep)
  308. {
  309. struct pxa_udc *udc = ep->dev;
  310. int index = EPIDX(ep);
  311. u32 udcicr0 = udc_readl(udc, UDCICR0);
  312. u32 udcicr1 = udc_readl(udc, UDCICR1);
  313. if (index < 16)
  314. udc_writel(udc, UDCICR0, udcicr0 & ~(3 << (index * 2)));
  315. else
  316. udc_writel(udc, UDCICR1, udcicr1 & ~(3 << ((index - 16) * 2)));
  317. }
  318. /**
  319. * udc_set_mask_UDCCR - set bits in UDCCR
  320. * @udc: udc device
  321. * @mask: bits to set in UDCCR
  322. *
  323. * Sets bits in UDCCR, leaving DME and FST bits as they were.
  324. */
  325. static inline void udc_set_mask_UDCCR(struct pxa_udc *udc, int mask)
  326. {
  327. u32 udccr = udc_readl(udc, UDCCR);
  328. udc_writel(udc, UDCCR,
  329. (udccr & UDCCR_MASK_BITS) | (mask & UDCCR_MASK_BITS));
  330. }
  331. /**
  332. * udc_clear_mask_UDCCR - clears bits in UDCCR
  333. * @udc: udc device
  334. * @mask: bit to clear in UDCCR
  335. *
  336. * Clears bits in UDCCR, leaving DME and FST bits as they were.
  337. */
  338. static inline void udc_clear_mask_UDCCR(struct pxa_udc *udc, int mask)
  339. {
  340. u32 udccr = udc_readl(udc, UDCCR);
  341. udc_writel(udc, UDCCR,
  342. (udccr & UDCCR_MASK_BITS) & ~(mask & UDCCR_MASK_BITS));
  343. }
  344. /**
  345. * ep_write_UDCCSR - set bits in UDCCSR
  346. * @ep: udc endpoint
  347. * @mask: bits to set in UDCCR
  348. *
  349. * Sets bits in UDCCSR (UDCCSR0 and UDCCSR*).
  350. *
  351. * A specific case is applied to ep0 : the ACM bit is always set to 1, for
  352. * SET_INTERFACE and SET_CONFIGURATION.
  353. */
  354. static inline void ep_write_UDCCSR(struct pxa_ep *ep, int mask)
  355. {
  356. if (is_ep0(ep))
  357. mask |= UDCCSR0_ACM;
  358. udc_ep_writel(ep, UDCCSR, mask);
  359. }
  360. /**
  361. * ep_count_bytes_remain - get how many bytes in udc endpoint
  362. * @ep: udc endpoint
  363. *
  364. * Returns number of bytes in OUT fifos. Broken for IN fifos (-EOPNOTSUPP)
  365. */
  366. static int ep_count_bytes_remain(struct pxa_ep *ep)
  367. {
  368. if (ep->dir_in)
  369. return -EOPNOTSUPP;
  370. return udc_ep_readl(ep, UDCBCR) & 0x3ff;
  371. }
  372. /**
  373. * ep_is_empty - checks if ep has byte ready for reading
  374. * @ep: udc endpoint
  375. *
  376. * If endpoint is the control endpoint, checks if there are bytes in the
  377. * control endpoint fifo. If endpoint is a data endpoint, checks if bytes
  378. * are ready for reading on OUT endpoint.
  379. *
  380. * Returns 0 if ep not empty, 1 if ep empty, -EOPNOTSUPP if IN endpoint
  381. */
  382. static int ep_is_empty(struct pxa_ep *ep)
  383. {
  384. int ret;
  385. if (!is_ep0(ep) && ep->dir_in)
  386. return -EOPNOTSUPP;
  387. if (is_ep0(ep))
  388. ret = !(udc_ep_readl(ep, UDCCSR) & UDCCSR0_RNE);
  389. else
  390. ret = !(udc_ep_readl(ep, UDCCSR) & UDCCSR_BNE);
  391. return ret;
  392. }
  393. /**
  394. * ep_is_full - checks if ep has place to write bytes
  395. * @ep: udc endpoint
  396. *
  397. * If endpoint is not the control endpoint and is an IN endpoint, checks if
  398. * there is place to write bytes into the endpoint.
  399. *
  400. * Returns 0 if ep not full, 1 if ep full, -EOPNOTSUPP if OUT endpoint
  401. */
  402. static int ep_is_full(struct pxa_ep *ep)
  403. {
  404. if (is_ep0(ep))
  405. return (udc_ep_readl(ep, UDCCSR) & UDCCSR0_IPR);
  406. if (!ep->dir_in)
  407. return -EOPNOTSUPP;
  408. return (!(udc_ep_readl(ep, UDCCSR) & UDCCSR_BNF));
  409. }
  410. /**
  411. * epout_has_pkt - checks if OUT endpoint fifo has a packet available
  412. * @ep: pxa endpoint
  413. *
  414. * Returns 1 if a complete packet is available, 0 if not, -EOPNOTSUPP for IN ep.
  415. */
  416. static int epout_has_pkt(struct pxa_ep *ep)
  417. {
  418. if (!is_ep0(ep) && ep->dir_in)
  419. return -EOPNOTSUPP;
  420. if (is_ep0(ep))
  421. return (udc_ep_readl(ep, UDCCSR) & UDCCSR0_OPC);
  422. return (udc_ep_readl(ep, UDCCSR) & UDCCSR_PC);
  423. }
  424. /**
  425. * set_ep0state - Set ep0 automata state
  426. * @udc: udc device
  427. * @state: state
  428. */
  429. static void set_ep0state(struct pxa_udc *udc, int state)
  430. {
  431. struct pxa_ep *ep = &udc->pxa_ep[0];
  432. char *old_stname = EP0_STNAME(udc);
  433. udc->ep0state = state;
  434. ep_dbg(ep, "state=%s->%s, udccsr0=0x%03x, udcbcr=%d\n", old_stname,
  435. EP0_STNAME(udc), udc_ep_readl(ep, UDCCSR),
  436. udc_ep_readl(ep, UDCBCR));
  437. }
  438. /**
  439. * ep0_idle - Put control endpoint into idle state
  440. * @dev: udc device
  441. */
  442. static void ep0_idle(struct pxa_udc *dev)
  443. {
  444. set_ep0state(dev, WAIT_FOR_SETUP);
  445. }
  446. /**
  447. * inc_ep_stats_reqs - Update ep stats counts
  448. * @ep: physical endpoint
  449. * @is_in: ep direction (USB_DIR_IN or 0)
  450. *
  451. */
  452. static void inc_ep_stats_reqs(struct pxa_ep *ep, int is_in)
  453. {
  454. if (is_in)
  455. ep->stats.in_ops++;
  456. else
  457. ep->stats.out_ops++;
  458. }
  459. /**
  460. * inc_ep_stats_bytes - Update ep stats counts
  461. * @ep: physical endpoint
  462. * @count: bytes transferred on endpoint
  463. * @is_in: ep direction (USB_DIR_IN or 0)
  464. */
  465. static void inc_ep_stats_bytes(struct pxa_ep *ep, int count, int is_in)
  466. {
  467. if (is_in)
  468. ep->stats.in_bytes += count;
  469. else
  470. ep->stats.out_bytes += count;
  471. }
  472. /**
  473. * pxa_ep_setup - Sets up an usb physical endpoint
  474. * @ep: pxa27x physical endpoint
  475. *
  476. * Find the physical pxa27x ep, and setup its UDCCR
  477. */
  478. static void pxa_ep_setup(struct pxa_ep *ep)
  479. {
  480. u32 new_udccr;
  481. new_udccr = ((ep->config << UDCCONR_CN_S) & UDCCONR_CN)
  482. | ((ep->interface << UDCCONR_IN_S) & UDCCONR_IN)
  483. | ((ep->alternate << UDCCONR_AISN_S) & UDCCONR_AISN)
  484. | ((EPADDR(ep) << UDCCONR_EN_S) & UDCCONR_EN)
  485. | ((EPXFERTYPE(ep) << UDCCONR_ET_S) & UDCCONR_ET)
  486. | ((ep->dir_in) ? UDCCONR_ED : 0)
  487. | ((ep->fifo_size << UDCCONR_MPS_S) & UDCCONR_MPS)
  488. | UDCCONR_EE;
  489. udc_ep_writel(ep, UDCCR, new_udccr);
  490. }
  491. /**
  492. * pxa_eps_setup - Sets up all usb physical endpoints
  493. * @dev: udc device
  494. *
  495. * Setup all pxa physical endpoints, except ep0
  496. */
  497. static void pxa_eps_setup(struct pxa_udc *dev)
  498. {
  499. unsigned int i;
  500. dev_dbg(dev->dev, "%s: dev=%p\n", __func__, dev);
  501. for (i = 1; i < NR_PXA_ENDPOINTS; i++)
  502. pxa_ep_setup(&dev->pxa_ep[i]);
  503. }
  504. /**
  505. * pxa_ep_alloc_request - Allocate usb request
  506. * @_ep: usb endpoint
  507. * @gfp_flags:
  508. *
  509. * For the pxa27x, these can just wrap kmalloc/kfree. gadget drivers
  510. * must still pass correctly initialized endpoints, since other controller
  511. * drivers may care about how it's currently set up (dma issues etc).
  512. */
  513. static struct usb_request *
  514. pxa_ep_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  515. {
  516. struct pxa27x_request *req;
  517. req = kzalloc(sizeof *req, gfp_flags);
  518. if (!req)
  519. return NULL;
  520. INIT_LIST_HEAD(&req->queue);
  521. req->in_use = 0;
  522. req->udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  523. return &req->req;
  524. }
  525. /**
  526. * pxa_ep_free_request - Free usb request
  527. * @_ep: usb endpoint
  528. * @_req: usb request
  529. *
  530. * Wrapper around kfree to free _req
  531. */
  532. static void pxa_ep_free_request(struct usb_ep *_ep, struct usb_request *_req)
  533. {
  534. struct pxa27x_request *req;
  535. req = container_of(_req, struct pxa27x_request, req);
  536. WARN_ON(!list_empty(&req->queue));
  537. kfree(req);
  538. }
  539. /**
  540. * ep_add_request - add a request to the endpoint's queue
  541. * @ep: usb endpoint
  542. * @req: usb request
  543. *
  544. * Context: ep->lock held
  545. *
  546. * Queues the request in the endpoint's queue, and enables the interrupts
  547. * on the endpoint.
  548. */
  549. static void ep_add_request(struct pxa_ep *ep, struct pxa27x_request *req)
  550. {
  551. if (unlikely(!req))
  552. return;
  553. ep_vdbg(ep, "req:%p, lg=%d, udccsr=0x%03x\n", req,
  554. req->req.length, udc_ep_readl(ep, UDCCSR));
  555. req->in_use = 1;
  556. list_add_tail(&req->queue, &ep->queue);
  557. pio_irq_enable(ep);
  558. }
  559. /**
  560. * ep_del_request - removes a request from the endpoint's queue
  561. * @ep: usb endpoint
  562. * @req: usb request
  563. *
  564. * Context: ep->lock held
  565. *
  566. * Unqueue the request from the endpoint's queue. If there are no more requests
  567. * on the endpoint, and if it's not the control endpoint, interrupts are
  568. * disabled on the endpoint.
  569. */
  570. static void ep_del_request(struct pxa_ep *ep, struct pxa27x_request *req)
  571. {
  572. if (unlikely(!req))
  573. return;
  574. ep_vdbg(ep, "req:%p, lg=%d, udccsr=0x%03x\n", req,
  575. req->req.length, udc_ep_readl(ep, UDCCSR));
  576. list_del_init(&req->queue);
  577. req->in_use = 0;
  578. if (!is_ep0(ep) && list_empty(&ep->queue))
  579. pio_irq_disable(ep);
  580. }
  581. /**
  582. * req_done - Complete an usb request
  583. * @ep: pxa physical endpoint
  584. * @req: pxa request
  585. * @status: usb request status sent to gadget API
  586. * @pflags: flags of previous spinlock_irq_save() or NULL if no lock held
  587. *
  588. * Context: ep->lock held if flags not NULL, else ep->lock released
  589. *
  590. * Retire a pxa27x usb request. Endpoint must be locked.
  591. */
  592. static void req_done(struct pxa_ep *ep, struct pxa27x_request *req, int status,
  593. unsigned long *pflags)
  594. {
  595. unsigned long flags;
  596. ep_del_request(ep, req);
  597. if (likely(req->req.status == -EINPROGRESS))
  598. req->req.status = status;
  599. else
  600. status = req->req.status;
  601. if (status && status != -ESHUTDOWN)
  602. ep_dbg(ep, "complete req %p stat %d len %u/%u\n",
  603. &req->req, status,
  604. req->req.actual, req->req.length);
  605. if (pflags)
  606. spin_unlock_irqrestore(&ep->lock, *pflags);
  607. local_irq_save(flags);
  608. usb_gadget_giveback_request(&req->udc_usb_ep->usb_ep, &req->req);
  609. local_irq_restore(flags);
  610. if (pflags)
  611. spin_lock_irqsave(&ep->lock, *pflags);
  612. }
  613. /**
  614. * ep_end_out_req - Ends endpoint OUT request
  615. * @ep: physical endpoint
  616. * @req: pxa request
  617. * @pflags: flags of previous spinlock_irq_save() or NULL if no lock held
  618. *
  619. * Context: ep->lock held or released (see req_done())
  620. *
  621. * Ends endpoint OUT request (completes usb request).
  622. */
  623. static void ep_end_out_req(struct pxa_ep *ep, struct pxa27x_request *req,
  624. unsigned long *pflags)
  625. {
  626. inc_ep_stats_reqs(ep, !USB_DIR_IN);
  627. req_done(ep, req, 0, pflags);
  628. }
  629. /**
  630. * ep0_end_out_req - Ends control endpoint OUT request (ends data stage)
  631. * @ep: physical endpoint
  632. * @req: pxa request
  633. * @pflags: flags of previous spinlock_irq_save() or NULL if no lock held
  634. *
  635. * Context: ep->lock held or released (see req_done())
  636. *
  637. * Ends control endpoint OUT request (completes usb request), and puts
  638. * control endpoint into idle state
  639. */
  640. static void ep0_end_out_req(struct pxa_ep *ep, struct pxa27x_request *req,
  641. unsigned long *pflags)
  642. {
  643. set_ep0state(ep->dev, OUT_STATUS_STAGE);
  644. ep_end_out_req(ep, req, pflags);
  645. ep0_idle(ep->dev);
  646. }
  647. /**
  648. * ep_end_in_req - Ends endpoint IN request
  649. * @ep: physical endpoint
  650. * @req: pxa request
  651. * @pflags: flags of previous spinlock_irq_save() or NULL if no lock held
  652. *
  653. * Context: ep->lock held or released (see req_done())
  654. *
  655. * Ends endpoint IN request (completes usb request).
  656. */
  657. static void ep_end_in_req(struct pxa_ep *ep, struct pxa27x_request *req,
  658. unsigned long *pflags)
  659. {
  660. inc_ep_stats_reqs(ep, USB_DIR_IN);
  661. req_done(ep, req, 0, pflags);
  662. }
  663. /**
  664. * ep0_end_in_req - Ends control endpoint IN request (ends data stage)
  665. * @ep: physical endpoint
  666. * @req: pxa request
  667. * @pflags: flags of previous spinlock_irq_save() or NULL if no lock held
  668. *
  669. * Context: ep->lock held or released (see req_done())
  670. *
  671. * Ends control endpoint IN request (completes usb request), and puts
  672. * control endpoint into status state
  673. */
  674. static void ep0_end_in_req(struct pxa_ep *ep, struct pxa27x_request *req,
  675. unsigned long *pflags)
  676. {
  677. set_ep0state(ep->dev, IN_STATUS_STAGE);
  678. ep_end_in_req(ep, req, pflags);
  679. }
  680. /**
  681. * nuke - Dequeue all requests
  682. * @ep: pxa endpoint
  683. * @status: usb request status
  684. *
  685. * Context: ep->lock released
  686. *
  687. * Dequeues all requests on an endpoint. As a side effect, interrupts will be
  688. * disabled on that endpoint (because no more requests).
  689. */
  690. static void nuke(struct pxa_ep *ep, int status)
  691. {
  692. struct pxa27x_request *req;
  693. unsigned long flags;
  694. spin_lock_irqsave(&ep->lock, flags);
  695. while (!list_empty(&ep->queue)) {
  696. req = list_entry(ep->queue.next, struct pxa27x_request, queue);
  697. req_done(ep, req, status, &flags);
  698. }
  699. spin_unlock_irqrestore(&ep->lock, flags);
  700. }
  701. /**
  702. * read_packet - transfer 1 packet from an OUT endpoint into request
  703. * @ep: pxa physical endpoint
  704. * @req: usb request
  705. *
  706. * Takes bytes from OUT endpoint and transfers them info the usb request.
  707. * If there is less space in request than bytes received in OUT endpoint,
  708. * bytes are left in the OUT endpoint.
  709. *
  710. * Returns how many bytes were actually transferred
  711. */
  712. static int read_packet(struct pxa_ep *ep, struct pxa27x_request *req)
  713. {
  714. u32 *buf;
  715. int bytes_ep, bufferspace, count, i;
  716. bytes_ep = ep_count_bytes_remain(ep);
  717. bufferspace = req->req.length - req->req.actual;
  718. buf = (u32 *)(req->req.buf + req->req.actual);
  719. prefetchw(buf);
  720. if (likely(!ep_is_empty(ep)))
  721. count = min(bytes_ep, bufferspace);
  722. else /* zlp */
  723. count = 0;
  724. for (i = count; i > 0; i -= 4)
  725. *buf++ = udc_ep_readl(ep, UDCDR);
  726. req->req.actual += count;
  727. ep_write_UDCCSR(ep, UDCCSR_PC);
  728. return count;
  729. }
  730. /**
  731. * write_packet - transfer 1 packet from request into an IN endpoint
  732. * @ep: pxa physical endpoint
  733. * @req: usb request
  734. * @max: max bytes that fit into endpoint
  735. *
  736. * Takes bytes from usb request, and transfers them into the physical
  737. * endpoint. If there are no bytes to transfer, doesn't write anything
  738. * to physical endpoint.
  739. *
  740. * Returns how many bytes were actually transferred.
  741. */
  742. static int write_packet(struct pxa_ep *ep, struct pxa27x_request *req,
  743. unsigned int max)
  744. {
  745. int length, count, remain, i;
  746. u32 *buf;
  747. u8 *buf_8;
  748. buf = (u32 *)(req->req.buf + req->req.actual);
  749. prefetch(buf);
  750. length = min(req->req.length - req->req.actual, max);
  751. req->req.actual += length;
  752. remain = length & 0x3;
  753. count = length & ~(0x3);
  754. for (i = count; i > 0 ; i -= 4)
  755. udc_ep_writel(ep, UDCDR, *buf++);
  756. buf_8 = (u8 *)buf;
  757. for (i = remain; i > 0; i--)
  758. udc_ep_writeb(ep, UDCDR, *buf_8++);
  759. ep_vdbg(ep, "length=%d+%d, udccsr=0x%03x\n", count, remain,
  760. udc_ep_readl(ep, UDCCSR));
  761. return length;
  762. }
  763. /**
  764. * read_fifo - Transfer packets from OUT endpoint into usb request
  765. * @ep: pxa physical endpoint
  766. * @req: usb request
  767. *
  768. * Context: interrupt handler
  769. *
  770. * Unload as many packets as possible from the fifo we use for usb OUT
  771. * transfers and put them into the request. Caller should have made sure
  772. * there's at least one packet ready.
  773. * Doesn't complete the request, that's the caller's job
  774. *
  775. * Returns 1 if the request completed, 0 otherwise
  776. */
  777. static int read_fifo(struct pxa_ep *ep, struct pxa27x_request *req)
  778. {
  779. int count, is_short, completed = 0;
  780. while (epout_has_pkt(ep)) {
  781. count = read_packet(ep, req);
  782. inc_ep_stats_bytes(ep, count, !USB_DIR_IN);
  783. is_short = (count < ep->fifo_size);
  784. ep_dbg(ep, "read udccsr:%03x, count:%d bytes%s req %p %d/%d\n",
  785. udc_ep_readl(ep, UDCCSR), count, is_short ? "/S" : "",
  786. &req->req, req->req.actual, req->req.length);
  787. /* completion */
  788. if (is_short || req->req.actual == req->req.length) {
  789. completed = 1;
  790. break;
  791. }
  792. /* finished that packet. the next one may be waiting... */
  793. }
  794. return completed;
  795. }
  796. /**
  797. * write_fifo - transfer packets from usb request into an IN endpoint
  798. * @ep: pxa physical endpoint
  799. * @req: pxa usb request
  800. *
  801. * Write to an IN endpoint fifo, as many packets as possible.
  802. * irqs will use this to write the rest later.
  803. * caller guarantees at least one packet buffer is ready (or a zlp).
  804. * Doesn't complete the request, that's the caller's job
  805. *
  806. * Returns 1 if request fully transferred, 0 if partial transfer
  807. */
  808. static int write_fifo(struct pxa_ep *ep, struct pxa27x_request *req)
  809. {
  810. unsigned max;
  811. int count, is_short, is_last = 0, completed = 0, totcount = 0;
  812. u32 udccsr;
  813. max = ep->fifo_size;
  814. do {
  815. udccsr = udc_ep_readl(ep, UDCCSR);
  816. if (udccsr & UDCCSR_PC) {
  817. ep_vdbg(ep, "Clearing Transmit Complete, udccsr=%x\n",
  818. udccsr);
  819. ep_write_UDCCSR(ep, UDCCSR_PC);
  820. }
  821. if (udccsr & UDCCSR_TRN) {
  822. ep_vdbg(ep, "Clearing Underrun on, udccsr=%x\n",
  823. udccsr);
  824. ep_write_UDCCSR(ep, UDCCSR_TRN);
  825. }
  826. count = write_packet(ep, req, max);
  827. inc_ep_stats_bytes(ep, count, USB_DIR_IN);
  828. totcount += count;
  829. /* last packet is usually short (or a zlp) */
  830. if (unlikely(count < max)) {
  831. is_last = 1;
  832. is_short = 1;
  833. } else {
  834. if (likely(req->req.length > req->req.actual)
  835. || req->req.zero)
  836. is_last = 0;
  837. else
  838. is_last = 1;
  839. /* interrupt/iso maxpacket may not fill the fifo */
  840. is_short = unlikely(max < ep->fifo_size);
  841. }
  842. if (is_short)
  843. ep_write_UDCCSR(ep, UDCCSR_SP);
  844. /* requests complete when all IN data is in the FIFO */
  845. if (is_last) {
  846. completed = 1;
  847. break;
  848. }
  849. } while (!ep_is_full(ep));
  850. ep_dbg(ep, "wrote count:%d bytes%s%s, left:%d req=%p\n",
  851. totcount, is_last ? "/L" : "", is_short ? "/S" : "",
  852. req->req.length - req->req.actual, &req->req);
  853. return completed;
  854. }
  855. /**
  856. * read_ep0_fifo - Transfer packets from control endpoint into usb request
  857. * @ep: control endpoint
  858. * @req: pxa usb request
  859. *
  860. * Special ep0 version of the above read_fifo. Reads as many bytes from control
  861. * endpoint as can be read, and stores them into usb request (limited by request
  862. * maximum length).
  863. *
  864. * Returns 0 if usb request only partially filled, 1 if fully filled
  865. */
  866. static int read_ep0_fifo(struct pxa_ep *ep, struct pxa27x_request *req)
  867. {
  868. int count, is_short, completed = 0;
  869. while (epout_has_pkt(ep)) {
  870. count = read_packet(ep, req);
  871. ep_write_UDCCSR(ep, UDCCSR0_OPC);
  872. inc_ep_stats_bytes(ep, count, !USB_DIR_IN);
  873. is_short = (count < ep->fifo_size);
  874. ep_dbg(ep, "read udccsr:%03x, count:%d bytes%s req %p %d/%d\n",
  875. udc_ep_readl(ep, UDCCSR), count, is_short ? "/S" : "",
  876. &req->req, req->req.actual, req->req.length);
  877. if (is_short || req->req.actual >= req->req.length) {
  878. completed = 1;
  879. break;
  880. }
  881. }
  882. return completed;
  883. }
  884. /**
  885. * write_ep0_fifo - Send a request to control endpoint (ep0 in)
  886. * @ep: control endpoint
  887. * @req: request
  888. *
  889. * Context: interrupt handler
  890. *
  891. * Sends a request (or a part of the request) to the control endpoint (ep0 in).
  892. * If the request doesn't fit, the remaining part will be sent from irq.
  893. * The request is considered fully written only if either :
  894. * - last write transferred all remaining bytes, but fifo was not fully filled
  895. * - last write was a 0 length write
  896. *
  897. * Returns 1 if request fully written, 0 if request only partially sent
  898. */
  899. static int write_ep0_fifo(struct pxa_ep *ep, struct pxa27x_request *req)
  900. {
  901. unsigned count;
  902. int is_last, is_short;
  903. count = write_packet(ep, req, EP0_FIFO_SIZE);
  904. inc_ep_stats_bytes(ep, count, USB_DIR_IN);
  905. is_short = (count < EP0_FIFO_SIZE);
  906. is_last = ((count == 0) || (count < EP0_FIFO_SIZE));
  907. /* Sends either a short packet or a 0 length packet */
  908. if (unlikely(is_short))
  909. ep_write_UDCCSR(ep, UDCCSR0_IPR);
  910. ep_dbg(ep, "in %d bytes%s%s, %d left, req=%p, udccsr0=0x%03x\n",
  911. count, is_short ? "/S" : "", is_last ? "/L" : "",
  912. req->req.length - req->req.actual,
  913. &req->req, udc_ep_readl(ep, UDCCSR));
  914. return is_last;
  915. }
  916. /**
  917. * pxa_ep_queue - Queue a request into an IN endpoint
  918. * @_ep: usb endpoint
  919. * @_req: usb request
  920. * @gfp_flags: flags
  921. *
  922. * Context: thread context or from the interrupt handler in the
  923. * special case of ep0 setup :
  924. * (irq->handle_ep0_ctrl_req->gadget_setup->pxa_ep_queue)
  925. *
  926. * Returns 0 if succedeed, error otherwise
  927. */
  928. static int pxa_ep_queue(struct usb_ep *_ep, struct usb_request *_req,
  929. gfp_t gfp_flags)
  930. {
  931. struct udc_usb_ep *udc_usb_ep;
  932. struct pxa_ep *ep;
  933. struct pxa27x_request *req;
  934. struct pxa_udc *dev;
  935. unsigned long flags;
  936. int rc = 0;
  937. int is_first_req;
  938. unsigned length;
  939. int recursion_detected;
  940. req = container_of(_req, struct pxa27x_request, req);
  941. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  942. if (unlikely(!_req || !_req->complete || !_req->buf))
  943. return -EINVAL;
  944. if (unlikely(!_ep))
  945. return -EINVAL;
  946. ep = udc_usb_ep->pxa_ep;
  947. if (unlikely(!ep))
  948. return -EINVAL;
  949. dev = ep->dev;
  950. if (unlikely(!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN)) {
  951. ep_dbg(ep, "bogus device state\n");
  952. return -ESHUTDOWN;
  953. }
  954. /* iso is always one packet per request, that's the only way
  955. * we can report per-packet status. that also helps with dma.
  956. */
  957. if (unlikely(EPXFERTYPE_is_ISO(ep)
  958. && req->req.length > ep->fifo_size))
  959. return -EMSGSIZE;
  960. spin_lock_irqsave(&ep->lock, flags);
  961. recursion_detected = ep->in_handle_ep;
  962. is_first_req = list_empty(&ep->queue);
  963. ep_dbg(ep, "queue req %p(first=%s), len %d buf %p\n",
  964. _req, is_first_req ? "yes" : "no",
  965. _req->length, _req->buf);
  966. if (!ep->enabled) {
  967. _req->status = -ESHUTDOWN;
  968. rc = -ESHUTDOWN;
  969. goto out_locked;
  970. }
  971. if (req->in_use) {
  972. ep_err(ep, "refusing to queue req %p (already queued)\n", req);
  973. goto out_locked;
  974. }
  975. length = _req->length;
  976. _req->status = -EINPROGRESS;
  977. _req->actual = 0;
  978. ep_add_request(ep, req);
  979. spin_unlock_irqrestore(&ep->lock, flags);
  980. if (is_ep0(ep)) {
  981. switch (dev->ep0state) {
  982. case WAIT_ACK_SET_CONF_INTERF:
  983. if (length == 0) {
  984. ep_end_in_req(ep, req, NULL);
  985. } else {
  986. ep_err(ep, "got a request of %d bytes while"
  987. "in state WAIT_ACK_SET_CONF_INTERF\n",
  988. length);
  989. ep_del_request(ep, req);
  990. rc = -EL2HLT;
  991. }
  992. ep0_idle(ep->dev);
  993. break;
  994. case IN_DATA_STAGE:
  995. if (!ep_is_full(ep))
  996. if (write_ep0_fifo(ep, req))
  997. ep0_end_in_req(ep, req, NULL);
  998. break;
  999. case OUT_DATA_STAGE:
  1000. if ((length == 0) || !epout_has_pkt(ep))
  1001. if (read_ep0_fifo(ep, req))
  1002. ep0_end_out_req(ep, req, NULL);
  1003. break;
  1004. default:
  1005. ep_err(ep, "odd state %s to send me a request\n",
  1006. EP0_STNAME(ep->dev));
  1007. ep_del_request(ep, req);
  1008. rc = -EL2HLT;
  1009. break;
  1010. }
  1011. } else {
  1012. if (!recursion_detected)
  1013. handle_ep(ep);
  1014. }
  1015. out:
  1016. return rc;
  1017. out_locked:
  1018. spin_unlock_irqrestore(&ep->lock, flags);
  1019. goto out;
  1020. }
  1021. /**
  1022. * pxa_ep_dequeue - Dequeue one request
  1023. * @_ep: usb endpoint
  1024. * @_req: usb request
  1025. *
  1026. * Return 0 if no error, -EINVAL or -ECONNRESET otherwise
  1027. */
  1028. static int pxa_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  1029. {
  1030. struct pxa_ep *ep;
  1031. struct udc_usb_ep *udc_usb_ep;
  1032. struct pxa27x_request *req = NULL, *iter;
  1033. unsigned long flags;
  1034. int rc = -EINVAL;
  1035. if (!_ep)
  1036. return rc;
  1037. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1038. ep = udc_usb_ep->pxa_ep;
  1039. if (!ep || is_ep0(ep))
  1040. return rc;
  1041. spin_lock_irqsave(&ep->lock, flags);
  1042. /* make sure it's actually queued on this endpoint */
  1043. list_for_each_entry(iter, &ep->queue, queue) {
  1044. if (&iter->req != _req)
  1045. continue;
  1046. req = iter;
  1047. rc = 0;
  1048. break;
  1049. }
  1050. spin_unlock_irqrestore(&ep->lock, flags);
  1051. if (!rc)
  1052. req_done(ep, req, -ECONNRESET, NULL);
  1053. return rc;
  1054. }
  1055. /**
  1056. * pxa_ep_set_halt - Halts operations on one endpoint
  1057. * @_ep: usb endpoint
  1058. * @value:
  1059. *
  1060. * Returns 0 if no error, -EINVAL, -EROFS, -EAGAIN otherwise
  1061. */
  1062. static int pxa_ep_set_halt(struct usb_ep *_ep, int value)
  1063. {
  1064. struct pxa_ep *ep;
  1065. struct udc_usb_ep *udc_usb_ep;
  1066. unsigned long flags;
  1067. int rc;
  1068. if (!_ep)
  1069. return -EINVAL;
  1070. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1071. ep = udc_usb_ep->pxa_ep;
  1072. if (!ep || is_ep0(ep))
  1073. return -EINVAL;
  1074. if (value == 0) {
  1075. /*
  1076. * This path (reset toggle+halt) is needed to implement
  1077. * SET_INTERFACE on normal hardware. but it can't be
  1078. * done from software on the PXA UDC, and the hardware
  1079. * forgets to do it as part of SET_INTERFACE automagic.
  1080. */
  1081. ep_dbg(ep, "only host can clear halt\n");
  1082. return -EROFS;
  1083. }
  1084. spin_lock_irqsave(&ep->lock, flags);
  1085. rc = -EAGAIN;
  1086. if (ep->dir_in && (ep_is_full(ep) || !list_empty(&ep->queue)))
  1087. goto out;
  1088. /* FST, FEF bits are the same for control and non control endpoints */
  1089. rc = 0;
  1090. ep_write_UDCCSR(ep, UDCCSR_FST | UDCCSR_FEF);
  1091. if (is_ep0(ep))
  1092. set_ep0state(ep->dev, STALL);
  1093. out:
  1094. spin_unlock_irqrestore(&ep->lock, flags);
  1095. return rc;
  1096. }
  1097. /**
  1098. * pxa_ep_fifo_status - Get how many bytes in physical endpoint
  1099. * @_ep: usb endpoint
  1100. *
  1101. * Returns number of bytes in OUT fifos. Broken for IN fifos.
  1102. */
  1103. static int pxa_ep_fifo_status(struct usb_ep *_ep)
  1104. {
  1105. struct pxa_ep *ep;
  1106. struct udc_usb_ep *udc_usb_ep;
  1107. if (!_ep)
  1108. return -ENODEV;
  1109. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1110. ep = udc_usb_ep->pxa_ep;
  1111. if (!ep || is_ep0(ep))
  1112. return -ENODEV;
  1113. if (ep->dir_in)
  1114. return -EOPNOTSUPP;
  1115. if (ep->dev->gadget.speed == USB_SPEED_UNKNOWN || ep_is_empty(ep))
  1116. return 0;
  1117. else
  1118. return ep_count_bytes_remain(ep) + 1;
  1119. }
  1120. /**
  1121. * pxa_ep_fifo_flush - Flushes one endpoint
  1122. * @_ep: usb endpoint
  1123. *
  1124. * Discards all data in one endpoint(IN or OUT), except control endpoint.
  1125. */
  1126. static void pxa_ep_fifo_flush(struct usb_ep *_ep)
  1127. {
  1128. struct pxa_ep *ep;
  1129. struct udc_usb_ep *udc_usb_ep;
  1130. unsigned long flags;
  1131. if (!_ep)
  1132. return;
  1133. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1134. ep = udc_usb_ep->pxa_ep;
  1135. if (!ep || is_ep0(ep))
  1136. return;
  1137. spin_lock_irqsave(&ep->lock, flags);
  1138. if (unlikely(!list_empty(&ep->queue)))
  1139. ep_dbg(ep, "called while queue list not empty\n");
  1140. ep_dbg(ep, "called\n");
  1141. /* for OUT, just read and discard the FIFO contents. */
  1142. if (!ep->dir_in) {
  1143. while (!ep_is_empty(ep))
  1144. udc_ep_readl(ep, UDCDR);
  1145. } else {
  1146. /* most IN status is the same, but ISO can't stall */
  1147. ep_write_UDCCSR(ep,
  1148. UDCCSR_PC | UDCCSR_FEF | UDCCSR_TRN
  1149. | (EPXFERTYPE_is_ISO(ep) ? 0 : UDCCSR_SST));
  1150. }
  1151. spin_unlock_irqrestore(&ep->lock, flags);
  1152. }
  1153. /**
  1154. * pxa_ep_enable - Enables usb endpoint
  1155. * @_ep: usb endpoint
  1156. * @desc: usb endpoint descriptor
  1157. *
  1158. * Nothing much to do here, as ep configuration is done once and for all
  1159. * before udc is enabled. After udc enable, no physical endpoint configuration
  1160. * can be changed.
  1161. * Function makes sanity checks and flushes the endpoint.
  1162. */
  1163. static int pxa_ep_enable(struct usb_ep *_ep,
  1164. const struct usb_endpoint_descriptor *desc)
  1165. {
  1166. struct pxa_ep *ep;
  1167. struct udc_usb_ep *udc_usb_ep;
  1168. struct pxa_udc *udc;
  1169. if (!_ep || !desc)
  1170. return -EINVAL;
  1171. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1172. if (udc_usb_ep->pxa_ep) {
  1173. ep = udc_usb_ep->pxa_ep;
  1174. ep_warn(ep, "usb_ep %s already enabled, doing nothing\n",
  1175. _ep->name);
  1176. } else {
  1177. ep = find_pxa_ep(udc_usb_ep->dev, udc_usb_ep);
  1178. }
  1179. if (!ep || is_ep0(ep)) {
  1180. dev_err(udc_usb_ep->dev->dev,
  1181. "unable to match pxa_ep for ep %s\n",
  1182. _ep->name);
  1183. return -EINVAL;
  1184. }
  1185. if ((desc->bDescriptorType != USB_DT_ENDPOINT)
  1186. || (ep->type != usb_endpoint_type(desc))) {
  1187. ep_err(ep, "type mismatch\n");
  1188. return -EINVAL;
  1189. }
  1190. if (ep->fifo_size < usb_endpoint_maxp(desc)) {
  1191. ep_err(ep, "bad maxpacket\n");
  1192. return -ERANGE;
  1193. }
  1194. udc_usb_ep->pxa_ep = ep;
  1195. udc = ep->dev;
  1196. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN) {
  1197. ep_err(ep, "bogus device state\n");
  1198. return -ESHUTDOWN;
  1199. }
  1200. ep->enabled = 1;
  1201. /* flush fifo (mostly for OUT buffers) */
  1202. pxa_ep_fifo_flush(_ep);
  1203. ep_dbg(ep, "enabled\n");
  1204. return 0;
  1205. }
  1206. /**
  1207. * pxa_ep_disable - Disable usb endpoint
  1208. * @_ep: usb endpoint
  1209. *
  1210. * Same as for pxa_ep_enable, no physical endpoint configuration can be
  1211. * changed.
  1212. * Function flushes the endpoint and related requests.
  1213. */
  1214. static int pxa_ep_disable(struct usb_ep *_ep)
  1215. {
  1216. struct pxa_ep *ep;
  1217. struct udc_usb_ep *udc_usb_ep;
  1218. if (!_ep)
  1219. return -EINVAL;
  1220. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1221. ep = udc_usb_ep->pxa_ep;
  1222. if (!ep || is_ep0(ep) || !list_empty(&ep->queue))
  1223. return -EINVAL;
  1224. ep->enabled = 0;
  1225. nuke(ep, -ESHUTDOWN);
  1226. pxa_ep_fifo_flush(_ep);
  1227. udc_usb_ep->pxa_ep = NULL;
  1228. ep_dbg(ep, "disabled\n");
  1229. return 0;
  1230. }
  1231. static const struct usb_ep_ops pxa_ep_ops = {
  1232. .enable = pxa_ep_enable,
  1233. .disable = pxa_ep_disable,
  1234. .alloc_request = pxa_ep_alloc_request,
  1235. .free_request = pxa_ep_free_request,
  1236. .queue = pxa_ep_queue,
  1237. .dequeue = pxa_ep_dequeue,
  1238. .set_halt = pxa_ep_set_halt,
  1239. .fifo_status = pxa_ep_fifo_status,
  1240. .fifo_flush = pxa_ep_fifo_flush,
  1241. };
  1242. /**
  1243. * dplus_pullup - Connect or disconnect pullup resistor to D+ pin
  1244. * @udc: udc device
  1245. * @on: 0 if disconnect pullup resistor, 1 otherwise
  1246. * Context: any
  1247. *
  1248. * Handle D+ pullup resistor, make the device visible to the usb bus, and
  1249. * declare it as a full speed usb device
  1250. */
  1251. static void dplus_pullup(struct pxa_udc *udc, int on)
  1252. {
  1253. if (udc->gpiod) {
  1254. gpiod_set_value(udc->gpiod, on);
  1255. } else if (udc->udc_command) {
  1256. if (on)
  1257. udc->udc_command(PXA2XX_UDC_CMD_CONNECT);
  1258. else
  1259. udc->udc_command(PXA2XX_UDC_CMD_DISCONNECT);
  1260. }
  1261. udc->pullup_on = on;
  1262. }
  1263. /**
  1264. * pxa_udc_get_frame - Returns usb frame number
  1265. * @_gadget: usb gadget
  1266. */
  1267. static int pxa_udc_get_frame(struct usb_gadget *_gadget)
  1268. {
  1269. struct pxa_udc *udc = to_gadget_udc(_gadget);
  1270. return (udc_readl(udc, UDCFNR) & 0x7ff);
  1271. }
  1272. /**
  1273. * pxa_udc_wakeup - Force udc device out of suspend
  1274. * @_gadget: usb gadget
  1275. *
  1276. * Returns 0 if successful, error code otherwise
  1277. */
  1278. static int pxa_udc_wakeup(struct usb_gadget *_gadget)
  1279. {
  1280. struct pxa_udc *udc = to_gadget_udc(_gadget);
  1281. /* host may not have enabled remote wakeup */
  1282. if ((udc_readl(udc, UDCCR) & UDCCR_DWRE) == 0)
  1283. return -EHOSTUNREACH;
  1284. udc_set_mask_UDCCR(udc, UDCCR_UDR);
  1285. return 0;
  1286. }
  1287. static void udc_enable(struct pxa_udc *udc);
  1288. static void udc_disable(struct pxa_udc *udc);
  1289. /**
  1290. * should_enable_udc - Tells if UDC should be enabled
  1291. * @udc: udc device
  1292. * Context: any
  1293. *
  1294. * The UDC should be enabled if :
  1295. * - the pullup resistor is connected
  1296. * - and a gadget driver is bound
  1297. * - and vbus is sensed (or no vbus sense is available)
  1298. *
  1299. * Returns 1 if UDC should be enabled, 0 otherwise
  1300. */
  1301. static int should_enable_udc(struct pxa_udc *udc)
  1302. {
  1303. int put_on;
  1304. put_on = ((udc->pullup_on) && (udc->driver));
  1305. put_on &= ((udc->vbus_sensed) || (IS_ERR_OR_NULL(udc->transceiver)));
  1306. return put_on;
  1307. }
  1308. /**
  1309. * should_disable_udc - Tells if UDC should be disabled
  1310. * @udc: udc device
  1311. * Context: any
  1312. *
  1313. * The UDC should be disabled if :
  1314. * - the pullup resistor is not connected
  1315. * - or no gadget driver is bound
  1316. * - or no vbus is sensed (when vbus sesing is available)
  1317. *
  1318. * Returns 1 if UDC should be disabled
  1319. */
  1320. static int should_disable_udc(struct pxa_udc *udc)
  1321. {
  1322. int put_off;
  1323. put_off = ((!udc->pullup_on) || (!udc->driver));
  1324. put_off |= ((!udc->vbus_sensed) && (!IS_ERR_OR_NULL(udc->transceiver)));
  1325. return put_off;
  1326. }
  1327. /**
  1328. * pxa_udc_pullup - Offer manual D+ pullup control
  1329. * @_gadget: usb gadget using the control
  1330. * @is_active: 0 if disconnect, else connect D+ pullup resistor
  1331. *
  1332. * Context: task context, might sleep
  1333. *
  1334. * Returns 0 if OK, -EOPNOTSUPP if udc driver doesn't handle D+ pullup
  1335. */
  1336. static int pxa_udc_pullup(struct usb_gadget *_gadget, int is_active)
  1337. {
  1338. struct pxa_udc *udc = to_gadget_udc(_gadget);
  1339. if (!udc->gpiod && !udc->udc_command)
  1340. return -EOPNOTSUPP;
  1341. dplus_pullup(udc, is_active);
  1342. if (should_enable_udc(udc))
  1343. udc_enable(udc);
  1344. if (should_disable_udc(udc))
  1345. udc_disable(udc);
  1346. return 0;
  1347. }
  1348. /**
  1349. * pxa_udc_vbus_session - Called by external transceiver to enable/disable udc
  1350. * @_gadget: usb gadget
  1351. * @is_active: 0 if should disable the udc, 1 if should enable
  1352. *
  1353. * Enables the udc, and optionnaly activates D+ pullup resistor. Or disables the
  1354. * udc, and deactivates D+ pullup resistor.
  1355. *
  1356. * Returns 0
  1357. */
  1358. static int pxa_udc_vbus_session(struct usb_gadget *_gadget, int is_active)
  1359. {
  1360. struct pxa_udc *udc = to_gadget_udc(_gadget);
  1361. udc->vbus_sensed = is_active;
  1362. if (should_enable_udc(udc))
  1363. udc_enable(udc);
  1364. if (should_disable_udc(udc))
  1365. udc_disable(udc);
  1366. return 0;
  1367. }
  1368. /**
  1369. * pxa_udc_vbus_draw - Called by gadget driver after SET_CONFIGURATION completed
  1370. * @_gadget: usb gadget
  1371. * @mA: current drawn
  1372. *
  1373. * Context: task context, might sleep
  1374. *
  1375. * Called after a configuration was chosen by a USB host, to inform how much
  1376. * current can be drawn by the device from VBus line.
  1377. *
  1378. * Returns 0 or -EOPNOTSUPP if no transceiver is handling the udc
  1379. */
  1380. static int pxa_udc_vbus_draw(struct usb_gadget *_gadget, unsigned mA)
  1381. {
  1382. struct pxa_udc *udc;
  1383. udc = to_gadget_udc(_gadget);
  1384. if (!IS_ERR_OR_NULL(udc->transceiver))
  1385. return usb_phy_set_power(udc->transceiver, mA);
  1386. return -EOPNOTSUPP;
  1387. }
  1388. /**
  1389. * pxa_udc_phy_event - Called by phy upon VBus event
  1390. * @nb: notifier block
  1391. * @action: phy action, is vbus connect or disconnect
  1392. * @data: the usb_gadget structure in pxa_udc
  1393. *
  1394. * Called by the USB Phy when a cable connect or disconnect is sensed.
  1395. *
  1396. * Returns 0
  1397. */
  1398. static int pxa_udc_phy_event(struct notifier_block *nb, unsigned long action,
  1399. void *data)
  1400. {
  1401. struct usb_gadget *gadget = data;
  1402. switch (action) {
  1403. case USB_EVENT_VBUS:
  1404. usb_gadget_vbus_connect(gadget);
  1405. return NOTIFY_OK;
  1406. case USB_EVENT_NONE:
  1407. usb_gadget_vbus_disconnect(gadget);
  1408. return NOTIFY_OK;
  1409. default:
  1410. return NOTIFY_DONE;
  1411. }
  1412. }
  1413. static struct notifier_block pxa27x_udc_phy = {
  1414. .notifier_call = pxa_udc_phy_event,
  1415. };
  1416. static int pxa27x_udc_start(struct usb_gadget *g,
  1417. struct usb_gadget_driver *driver);
  1418. static int pxa27x_udc_stop(struct usb_gadget *g);
  1419. static const struct usb_gadget_ops pxa_udc_ops = {
  1420. .get_frame = pxa_udc_get_frame,
  1421. .wakeup = pxa_udc_wakeup,
  1422. .pullup = pxa_udc_pullup,
  1423. .vbus_session = pxa_udc_vbus_session,
  1424. .vbus_draw = pxa_udc_vbus_draw,
  1425. .udc_start = pxa27x_udc_start,
  1426. .udc_stop = pxa27x_udc_stop,
  1427. };
  1428. /**
  1429. * udc_disable - disable udc device controller
  1430. * @udc: udc device
  1431. * Context: any
  1432. *
  1433. * Disables the udc device : disables clocks, udc interrupts, control endpoint
  1434. * interrupts.
  1435. */
  1436. static void udc_disable(struct pxa_udc *udc)
  1437. {
  1438. if (!udc->enabled)
  1439. return;
  1440. udc_writel(udc, UDCICR0, 0);
  1441. udc_writel(udc, UDCICR1, 0);
  1442. udc_clear_mask_UDCCR(udc, UDCCR_UDE);
  1443. ep0_idle(udc);
  1444. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1445. clk_disable(udc->clk);
  1446. udc->enabled = 0;
  1447. }
  1448. /**
  1449. * udc_init_data - Initialize udc device data structures
  1450. * @dev: udc device
  1451. *
  1452. * Initializes gadget endpoint list, endpoints locks. No action is taken
  1453. * on the hardware.
  1454. */
  1455. static void udc_init_data(struct pxa_udc *dev)
  1456. {
  1457. int i;
  1458. struct pxa_ep *ep;
  1459. /* device/ep0 records init */
  1460. INIT_LIST_HEAD(&dev->gadget.ep_list);
  1461. INIT_LIST_HEAD(&dev->gadget.ep0->ep_list);
  1462. dev->udc_usb_ep[0].pxa_ep = &dev->pxa_ep[0];
  1463. dev->gadget.quirk_altset_not_supp = 1;
  1464. ep0_idle(dev);
  1465. /* PXA endpoints init */
  1466. for (i = 0; i < NR_PXA_ENDPOINTS; i++) {
  1467. ep = &dev->pxa_ep[i];
  1468. ep->enabled = is_ep0(ep);
  1469. INIT_LIST_HEAD(&ep->queue);
  1470. spin_lock_init(&ep->lock);
  1471. }
  1472. /* USB endpoints init */
  1473. for (i = 1; i < NR_USB_ENDPOINTS; i++) {
  1474. list_add_tail(&dev->udc_usb_ep[i].usb_ep.ep_list,
  1475. &dev->gadget.ep_list);
  1476. usb_ep_set_maxpacket_limit(&dev->udc_usb_ep[i].usb_ep,
  1477. dev->udc_usb_ep[i].usb_ep.maxpacket);
  1478. }
  1479. }
  1480. /**
  1481. * udc_enable - Enables the udc device
  1482. * @udc: udc device
  1483. *
  1484. * Enables the udc device : enables clocks, udc interrupts, control endpoint
  1485. * interrupts, sets usb as UDC client and setups endpoints.
  1486. */
  1487. static void udc_enable(struct pxa_udc *udc)
  1488. {
  1489. if (udc->enabled)
  1490. return;
  1491. clk_enable(udc->clk);
  1492. udc_writel(udc, UDCICR0, 0);
  1493. udc_writel(udc, UDCICR1, 0);
  1494. udc_clear_mask_UDCCR(udc, UDCCR_UDE);
  1495. ep0_idle(udc);
  1496. udc->gadget.speed = USB_SPEED_FULL;
  1497. memset(&udc->stats, 0, sizeof(udc->stats));
  1498. pxa_eps_setup(udc);
  1499. udc_set_mask_UDCCR(udc, UDCCR_UDE);
  1500. ep_write_UDCCSR(&udc->pxa_ep[0], UDCCSR0_ACM);
  1501. udelay(2);
  1502. if (udc_readl(udc, UDCCR) & UDCCR_EMCE)
  1503. dev_err(udc->dev, "Configuration errors, udc disabled\n");
  1504. /*
  1505. * Caller must be able to sleep in order to cope with startup transients
  1506. */
  1507. msleep(100);
  1508. /* enable suspend/resume and reset irqs */
  1509. udc_writel(udc, UDCICR1,
  1510. UDCICR1_IECC | UDCICR1_IERU
  1511. | UDCICR1_IESU | UDCICR1_IERS);
  1512. /* enable ep0 irqs */
  1513. pio_irq_enable(&udc->pxa_ep[0]);
  1514. udc->enabled = 1;
  1515. }
  1516. /**
  1517. * pxa27x_udc_start - Register gadget driver
  1518. * @g: gadget
  1519. * @driver: gadget driver
  1520. *
  1521. * When a driver is successfully registered, it will receive control requests
  1522. * including set_configuration(), which enables non-control requests. Then
  1523. * usb traffic follows until a disconnect is reported. Then a host may connect
  1524. * again, or the driver might get unbound.
  1525. *
  1526. * Note that the udc is not automatically enabled. Check function
  1527. * should_enable_udc().
  1528. *
  1529. * Returns 0 if no error, -EINVAL, -ENODEV, -EBUSY otherwise
  1530. */
  1531. static int pxa27x_udc_start(struct usb_gadget *g,
  1532. struct usb_gadget_driver *driver)
  1533. {
  1534. struct pxa_udc *udc = to_pxa(g);
  1535. int retval;
  1536. /* first hook up the driver ... */
  1537. udc->driver = driver;
  1538. if (!IS_ERR_OR_NULL(udc->transceiver)) {
  1539. retval = otg_set_peripheral(udc->transceiver->otg,
  1540. &udc->gadget);
  1541. if (retval) {
  1542. dev_err(udc->dev, "can't bind to transceiver\n");
  1543. goto fail;
  1544. }
  1545. }
  1546. if (should_enable_udc(udc))
  1547. udc_enable(udc);
  1548. return 0;
  1549. fail:
  1550. udc->driver = NULL;
  1551. return retval;
  1552. }
  1553. /**
  1554. * stop_activity - Stops udc endpoints
  1555. * @udc: udc device
  1556. *
  1557. * Disables all udc endpoints (even control endpoint), report disconnect to
  1558. * the gadget user.
  1559. */
  1560. static void stop_activity(struct pxa_udc *udc)
  1561. {
  1562. int i;
  1563. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1564. for (i = 0; i < NR_USB_ENDPOINTS; i++)
  1565. pxa_ep_disable(&udc->udc_usb_ep[i].usb_ep);
  1566. }
  1567. /**
  1568. * pxa27x_udc_stop - Unregister the gadget driver
  1569. * @g: gadget
  1570. *
  1571. * Returns 0 if no error, -ENODEV, -EINVAL otherwise
  1572. */
  1573. static int pxa27x_udc_stop(struct usb_gadget *g)
  1574. {
  1575. struct pxa_udc *udc = to_pxa(g);
  1576. stop_activity(udc);
  1577. udc_disable(udc);
  1578. udc->driver = NULL;
  1579. if (!IS_ERR_OR_NULL(udc->transceiver))
  1580. return otg_set_peripheral(udc->transceiver->otg, NULL);
  1581. return 0;
  1582. }
  1583. /**
  1584. * handle_ep0_ctrl_req - handle control endpoint control request
  1585. * @udc: udc device
  1586. * @req: control request
  1587. */
  1588. static void handle_ep0_ctrl_req(struct pxa_udc *udc,
  1589. struct pxa27x_request *req)
  1590. {
  1591. struct pxa_ep *ep = &udc->pxa_ep[0];
  1592. union {
  1593. struct usb_ctrlrequest r;
  1594. u32 word[2];
  1595. } u;
  1596. int i;
  1597. int have_extrabytes = 0;
  1598. unsigned long flags;
  1599. nuke(ep, -EPROTO);
  1600. spin_lock_irqsave(&ep->lock, flags);
  1601. /*
  1602. * In the PXA320 manual, in the section about Back-to-Back setup
  1603. * packets, it describes this situation. The solution is to set OPC to
  1604. * get rid of the status packet, and then continue with the setup
  1605. * packet. Generalize to pxa27x CPUs.
  1606. */
  1607. if (epout_has_pkt(ep) && (ep_count_bytes_remain(ep) == 0))
  1608. ep_write_UDCCSR(ep, UDCCSR0_OPC);
  1609. /* read SETUP packet */
  1610. for (i = 0; i < 2; i++) {
  1611. if (unlikely(ep_is_empty(ep)))
  1612. goto stall;
  1613. u.word[i] = udc_ep_readl(ep, UDCDR);
  1614. }
  1615. have_extrabytes = !ep_is_empty(ep);
  1616. while (!ep_is_empty(ep)) {
  1617. i = udc_ep_readl(ep, UDCDR);
  1618. ep_err(ep, "wrong to have extra bytes for setup : 0x%08x\n", i);
  1619. }
  1620. ep_dbg(ep, "SETUP %02x.%02x v%04x i%04x l%04x\n",
  1621. u.r.bRequestType, u.r.bRequest,
  1622. le16_to_cpu(u.r.wValue), le16_to_cpu(u.r.wIndex),
  1623. le16_to_cpu(u.r.wLength));
  1624. if (unlikely(have_extrabytes))
  1625. goto stall;
  1626. if (u.r.bRequestType & USB_DIR_IN)
  1627. set_ep0state(udc, IN_DATA_STAGE);
  1628. else
  1629. set_ep0state(udc, OUT_DATA_STAGE);
  1630. /* Tell UDC to enter Data Stage */
  1631. ep_write_UDCCSR(ep, UDCCSR0_SA | UDCCSR0_OPC);
  1632. spin_unlock_irqrestore(&ep->lock, flags);
  1633. i = udc->driver->setup(&udc->gadget, &u.r);
  1634. spin_lock_irqsave(&ep->lock, flags);
  1635. if (i < 0)
  1636. goto stall;
  1637. out:
  1638. spin_unlock_irqrestore(&ep->lock, flags);
  1639. return;
  1640. stall:
  1641. ep_dbg(ep, "protocol STALL, udccsr0=%03x err %d\n",
  1642. udc_ep_readl(ep, UDCCSR), i);
  1643. ep_write_UDCCSR(ep, UDCCSR0_FST | UDCCSR0_FTF);
  1644. set_ep0state(udc, STALL);
  1645. goto out;
  1646. }
  1647. /**
  1648. * handle_ep0 - Handle control endpoint data transfers
  1649. * @udc: udc device
  1650. * @fifo_irq: 1 if triggered by fifo service type irq
  1651. * @opc_irq: 1 if triggered by output packet complete type irq
  1652. *
  1653. * Context : interrupt handler
  1654. *
  1655. * Tries to transfer all pending request data into the endpoint and/or
  1656. * transfer all pending data in the endpoint into usb requests.
  1657. * Handles states of ep0 automata.
  1658. *
  1659. * PXA27x hardware handles several standard usb control requests without
  1660. * driver notification. The requests fully handled by hardware are :
  1661. * SET_ADDRESS, SET_FEATURE, CLEAR_FEATURE, GET_CONFIGURATION, GET_INTERFACE,
  1662. * GET_STATUS
  1663. * The requests handled by hardware, but with irq notification are :
  1664. * SYNCH_FRAME, SET_CONFIGURATION, SET_INTERFACE
  1665. * The remaining standard requests really handled by handle_ep0 are :
  1666. * GET_DESCRIPTOR, SET_DESCRIPTOR, specific requests.
  1667. * Requests standardized outside of USB 2.0 chapter 9 are handled more
  1668. * uniformly, by gadget drivers.
  1669. *
  1670. * The control endpoint state machine is _not_ USB spec compliant, it's even
  1671. * hardly compliant with Intel PXA270 developers guide.
  1672. * The key points which inferred this state machine are :
  1673. * - on every setup token, bit UDCCSR0_SA is raised and held until cleared by
  1674. * software.
  1675. * - on every OUT packet received, UDCCSR0_OPC is raised and held until
  1676. * cleared by software.
  1677. * - clearing UDCCSR0_OPC always flushes ep0. If in setup stage, never do it
  1678. * before reading ep0.
  1679. * This is true only for PXA27x. This is not true anymore for PXA3xx family
  1680. * (check Back-to-Back setup packet in developers guide).
  1681. * - irq can be called on a "packet complete" event (opc_irq=1), while
  1682. * UDCCSR0_OPC is not yet raised (delta can be as big as 100ms
  1683. * from experimentation).
  1684. * - as UDCCSR0_SA can be activated while in irq handling, and clearing
  1685. * UDCCSR0_OPC would flush the setup data, we almost never clear UDCCSR0_OPC
  1686. * => we never actually read the "status stage" packet of an IN data stage
  1687. * => this is not documented in Intel documentation
  1688. * - hardware as no idea of STATUS STAGE, it only handle SETUP STAGE and DATA
  1689. * STAGE. The driver add STATUS STAGE to send last zero length packet in
  1690. * OUT_STATUS_STAGE.
  1691. * - special attention was needed for IN_STATUS_STAGE. If a packet complete
  1692. * event is detected, we terminate the status stage without ackowledging the
  1693. * packet (not to risk to loose a potential SETUP packet)
  1694. */
  1695. static void handle_ep0(struct pxa_udc *udc, int fifo_irq, int opc_irq)
  1696. {
  1697. u32 udccsr0;
  1698. struct pxa_ep *ep = &udc->pxa_ep[0];
  1699. struct pxa27x_request *req = NULL;
  1700. int completed = 0;
  1701. if (!list_empty(&ep->queue))
  1702. req = list_entry(ep->queue.next, struct pxa27x_request, queue);
  1703. udccsr0 = udc_ep_readl(ep, UDCCSR);
  1704. ep_dbg(ep, "state=%s, req=%p, udccsr0=0x%03x, udcbcr=%d, irq_msk=%x\n",
  1705. EP0_STNAME(udc), req, udccsr0, udc_ep_readl(ep, UDCBCR),
  1706. (fifo_irq << 1 | opc_irq));
  1707. if (udccsr0 & UDCCSR0_SST) {
  1708. ep_dbg(ep, "clearing stall status\n");
  1709. nuke(ep, -EPIPE);
  1710. ep_write_UDCCSR(ep, UDCCSR0_SST);
  1711. ep0_idle(udc);
  1712. }
  1713. if (udccsr0 & UDCCSR0_SA) {
  1714. nuke(ep, 0);
  1715. set_ep0state(udc, SETUP_STAGE);
  1716. }
  1717. switch (udc->ep0state) {
  1718. case WAIT_FOR_SETUP:
  1719. /*
  1720. * Hardware bug : beware, we cannot clear OPC, since we would
  1721. * miss a potential OPC irq for a setup packet.
  1722. * So, we only do ... nothing, and hope for a next irq with
  1723. * UDCCSR0_SA set.
  1724. */
  1725. break;
  1726. case SETUP_STAGE:
  1727. udccsr0 &= UDCCSR0_CTRL_REQ_MASK;
  1728. if (likely(udccsr0 == UDCCSR0_CTRL_REQ_MASK))
  1729. handle_ep0_ctrl_req(udc, req);
  1730. break;
  1731. case IN_DATA_STAGE: /* GET_DESCRIPTOR */
  1732. if (epout_has_pkt(ep))
  1733. ep_write_UDCCSR(ep, UDCCSR0_OPC);
  1734. if (req && !ep_is_full(ep))
  1735. completed = write_ep0_fifo(ep, req);
  1736. if (completed)
  1737. ep0_end_in_req(ep, req, NULL);
  1738. break;
  1739. case OUT_DATA_STAGE: /* SET_DESCRIPTOR */
  1740. if (epout_has_pkt(ep) && req)
  1741. completed = read_ep0_fifo(ep, req);
  1742. if (completed)
  1743. ep0_end_out_req(ep, req, NULL);
  1744. break;
  1745. case STALL:
  1746. ep_write_UDCCSR(ep, UDCCSR0_FST);
  1747. break;
  1748. case IN_STATUS_STAGE:
  1749. /*
  1750. * Hardware bug : beware, we cannot clear OPC, since we would
  1751. * miss a potential PC irq for a setup packet.
  1752. * So, we only put the ep0 into WAIT_FOR_SETUP state.
  1753. */
  1754. if (opc_irq)
  1755. ep0_idle(udc);
  1756. break;
  1757. case OUT_STATUS_STAGE:
  1758. case WAIT_ACK_SET_CONF_INTERF:
  1759. ep_warn(ep, "should never get in %s state here!!!\n",
  1760. EP0_STNAME(ep->dev));
  1761. ep0_idle(udc);
  1762. break;
  1763. }
  1764. }
  1765. /**
  1766. * handle_ep - Handle endpoint data tranfers
  1767. * @ep: pxa physical endpoint
  1768. *
  1769. * Tries to transfer all pending request data into the endpoint and/or
  1770. * transfer all pending data in the endpoint into usb requests.
  1771. *
  1772. * Is always called from the interrupt handler. ep->lock must not be held.
  1773. */
  1774. static void handle_ep(struct pxa_ep *ep)
  1775. {
  1776. struct pxa27x_request *req;
  1777. int completed;
  1778. u32 udccsr;
  1779. int is_in = ep->dir_in;
  1780. int loop = 0;
  1781. unsigned long flags;
  1782. spin_lock_irqsave(&ep->lock, flags);
  1783. if (ep->in_handle_ep)
  1784. goto recursion_detected;
  1785. ep->in_handle_ep = 1;
  1786. do {
  1787. completed = 0;
  1788. udccsr = udc_ep_readl(ep, UDCCSR);
  1789. if (likely(!list_empty(&ep->queue)))
  1790. req = list_entry(ep->queue.next,
  1791. struct pxa27x_request, queue);
  1792. else
  1793. req = NULL;
  1794. ep_dbg(ep, "req:%p, udccsr 0x%03x loop=%d\n",
  1795. req, udccsr, loop++);
  1796. if (unlikely(udccsr & (UDCCSR_SST | UDCCSR_TRN)))
  1797. udc_ep_writel(ep, UDCCSR,
  1798. udccsr & (UDCCSR_SST | UDCCSR_TRN));
  1799. if (!req)
  1800. break;
  1801. if (unlikely(is_in)) {
  1802. if (likely(!ep_is_full(ep)))
  1803. completed = write_fifo(ep, req);
  1804. } else {
  1805. if (likely(epout_has_pkt(ep)))
  1806. completed = read_fifo(ep, req);
  1807. }
  1808. if (completed) {
  1809. if (is_in)
  1810. ep_end_in_req(ep, req, &flags);
  1811. else
  1812. ep_end_out_req(ep, req, &flags);
  1813. }
  1814. } while (completed);
  1815. ep->in_handle_ep = 0;
  1816. recursion_detected:
  1817. spin_unlock_irqrestore(&ep->lock, flags);
  1818. }
  1819. /**
  1820. * pxa27x_change_configuration - Handle SET_CONF usb request notification
  1821. * @udc: udc device
  1822. * @config: usb configuration
  1823. *
  1824. * Post the request to upper level.
  1825. * Don't use any pxa specific harware configuration capabilities
  1826. */
  1827. static void pxa27x_change_configuration(struct pxa_udc *udc, int config)
  1828. {
  1829. struct usb_ctrlrequest req ;
  1830. dev_dbg(udc->dev, "config=%d\n", config);
  1831. udc->config = config;
  1832. udc->last_interface = 0;
  1833. udc->last_alternate = 0;
  1834. req.bRequestType = 0;
  1835. req.bRequest = USB_REQ_SET_CONFIGURATION;
  1836. req.wValue = config;
  1837. req.wIndex = 0;
  1838. req.wLength = 0;
  1839. set_ep0state(udc, WAIT_ACK_SET_CONF_INTERF);
  1840. udc->driver->setup(&udc->gadget, &req);
  1841. ep_write_UDCCSR(&udc->pxa_ep[0], UDCCSR0_AREN);
  1842. }
  1843. /**
  1844. * pxa27x_change_interface - Handle SET_INTERF usb request notification
  1845. * @udc: udc device
  1846. * @iface: interface number
  1847. * @alt: alternate setting number
  1848. *
  1849. * Post the request to upper level.
  1850. * Don't use any pxa specific harware configuration capabilities
  1851. */
  1852. static void pxa27x_change_interface(struct pxa_udc *udc, int iface, int alt)
  1853. {
  1854. struct usb_ctrlrequest req;
  1855. dev_dbg(udc->dev, "interface=%d, alternate setting=%d\n", iface, alt);
  1856. udc->last_interface = iface;
  1857. udc->last_alternate = alt;
  1858. req.bRequestType = USB_RECIP_INTERFACE;
  1859. req.bRequest = USB_REQ_SET_INTERFACE;
  1860. req.wValue = alt;
  1861. req.wIndex = iface;
  1862. req.wLength = 0;
  1863. set_ep0state(udc, WAIT_ACK_SET_CONF_INTERF);
  1864. udc->driver->setup(&udc->gadget, &req);
  1865. ep_write_UDCCSR(&udc->pxa_ep[0], UDCCSR0_AREN);
  1866. }
  1867. /*
  1868. * irq_handle_data - Handle data transfer
  1869. * @irq: irq IRQ number
  1870. * @udc: dev pxa_udc device structure
  1871. *
  1872. * Called from irq handler, transferts data to or from endpoint to queue
  1873. */
  1874. static void irq_handle_data(int irq, struct pxa_udc *udc)
  1875. {
  1876. int i;
  1877. struct pxa_ep *ep;
  1878. u32 udcisr0 = udc_readl(udc, UDCISR0) & UDCCISR0_EP_MASK;
  1879. u32 udcisr1 = udc_readl(udc, UDCISR1) & UDCCISR1_EP_MASK;
  1880. if (udcisr0 & UDCISR_INT_MASK) {
  1881. udc->pxa_ep[0].stats.irqs++;
  1882. udc_writel(udc, UDCISR0, UDCISR_INT(0, UDCISR_INT_MASK));
  1883. handle_ep0(udc, !!(udcisr0 & UDCICR_FIFOERR),
  1884. !!(udcisr0 & UDCICR_PKTCOMPL));
  1885. }
  1886. udcisr0 >>= 2;
  1887. for (i = 1; udcisr0 != 0 && i < 16; udcisr0 >>= 2, i++) {
  1888. if (!(udcisr0 & UDCISR_INT_MASK))
  1889. continue;
  1890. udc_writel(udc, UDCISR0, UDCISR_INT(i, UDCISR_INT_MASK));
  1891. WARN_ON(i >= ARRAY_SIZE(udc->pxa_ep));
  1892. if (i < ARRAY_SIZE(udc->pxa_ep)) {
  1893. ep = &udc->pxa_ep[i];
  1894. ep->stats.irqs++;
  1895. handle_ep(ep);
  1896. }
  1897. }
  1898. for (i = 16; udcisr1 != 0 && i < 24; udcisr1 >>= 2, i++) {
  1899. udc_writel(udc, UDCISR1, UDCISR_INT(i - 16, UDCISR_INT_MASK));
  1900. if (!(udcisr1 & UDCISR_INT_MASK))
  1901. continue;
  1902. WARN_ON(i >= ARRAY_SIZE(udc->pxa_ep));
  1903. if (i < ARRAY_SIZE(udc->pxa_ep)) {
  1904. ep = &udc->pxa_ep[i];
  1905. ep->stats.irqs++;
  1906. handle_ep(ep);
  1907. }
  1908. }
  1909. }
  1910. /**
  1911. * irq_udc_suspend - Handle IRQ "UDC Suspend"
  1912. * @udc: udc device
  1913. */
  1914. static void irq_udc_suspend(struct pxa_udc *udc)
  1915. {
  1916. udc_writel(udc, UDCISR1, UDCISR1_IRSU);
  1917. udc->stats.irqs_suspend++;
  1918. if (udc->gadget.speed != USB_SPEED_UNKNOWN
  1919. && udc->driver && udc->driver->suspend)
  1920. udc->driver->suspend(&udc->gadget);
  1921. ep0_idle(udc);
  1922. }
  1923. /**
  1924. * irq_udc_resume - Handle IRQ "UDC Resume"
  1925. * @udc: udc device
  1926. */
  1927. static void irq_udc_resume(struct pxa_udc *udc)
  1928. {
  1929. udc_writel(udc, UDCISR1, UDCISR1_IRRU);
  1930. udc->stats.irqs_resume++;
  1931. if (udc->gadget.speed != USB_SPEED_UNKNOWN
  1932. && udc->driver && udc->driver->resume)
  1933. udc->driver->resume(&udc->gadget);
  1934. }
  1935. /**
  1936. * irq_udc_reconfig - Handle IRQ "UDC Change Configuration"
  1937. * @udc: udc device
  1938. */
  1939. static void irq_udc_reconfig(struct pxa_udc *udc)
  1940. {
  1941. unsigned config, interface, alternate, config_change;
  1942. u32 udccr = udc_readl(udc, UDCCR);
  1943. udc_writel(udc, UDCISR1, UDCISR1_IRCC);
  1944. udc->stats.irqs_reconfig++;
  1945. config = (udccr & UDCCR_ACN) >> UDCCR_ACN_S;
  1946. config_change = (config != udc->config);
  1947. pxa27x_change_configuration(udc, config);
  1948. interface = (udccr & UDCCR_AIN) >> UDCCR_AIN_S;
  1949. alternate = (udccr & UDCCR_AAISN) >> UDCCR_AAISN_S;
  1950. pxa27x_change_interface(udc, interface, alternate);
  1951. if (config_change)
  1952. update_pxa_ep_matches(udc);
  1953. udc_set_mask_UDCCR(udc, UDCCR_SMAC);
  1954. }
  1955. /**
  1956. * irq_udc_reset - Handle IRQ "UDC Reset"
  1957. * @udc: udc device
  1958. */
  1959. static void irq_udc_reset(struct pxa_udc *udc)
  1960. {
  1961. u32 udccr = udc_readl(udc, UDCCR);
  1962. struct pxa_ep *ep = &udc->pxa_ep[0];
  1963. dev_info(udc->dev, "USB reset\n");
  1964. udc_writel(udc, UDCISR1, UDCISR1_IRRS);
  1965. udc->stats.irqs_reset++;
  1966. if ((udccr & UDCCR_UDA) == 0) {
  1967. dev_dbg(udc->dev, "USB reset start\n");
  1968. stop_activity(udc);
  1969. }
  1970. udc->gadget.speed = USB_SPEED_FULL;
  1971. memset(&udc->stats, 0, sizeof udc->stats);
  1972. nuke(ep, -EPROTO);
  1973. ep_write_UDCCSR(ep, UDCCSR0_FTF | UDCCSR0_OPC);
  1974. ep0_idle(udc);
  1975. }
  1976. /**
  1977. * pxa_udc_irq - Main irq handler
  1978. * @irq: irq number
  1979. * @_dev: udc device
  1980. *
  1981. * Handles all udc interrupts
  1982. */
  1983. static irqreturn_t pxa_udc_irq(int irq, void *_dev)
  1984. {
  1985. struct pxa_udc *udc = _dev;
  1986. u32 udcisr0 = udc_readl(udc, UDCISR0);
  1987. u32 udcisr1 = udc_readl(udc, UDCISR1);
  1988. u32 udccr = udc_readl(udc, UDCCR);
  1989. u32 udcisr1_spec;
  1990. dev_vdbg(udc->dev, "Interrupt, UDCISR0:0x%08x, UDCISR1:0x%08x, "
  1991. "UDCCR:0x%08x\n", udcisr0, udcisr1, udccr);
  1992. udcisr1_spec = udcisr1 & 0xf8000000;
  1993. if (unlikely(udcisr1_spec & UDCISR1_IRSU))
  1994. irq_udc_suspend(udc);
  1995. if (unlikely(udcisr1_spec & UDCISR1_IRRU))
  1996. irq_udc_resume(udc);
  1997. if (unlikely(udcisr1_spec & UDCISR1_IRCC))
  1998. irq_udc_reconfig(udc);
  1999. if (unlikely(udcisr1_spec & UDCISR1_IRRS))
  2000. irq_udc_reset(udc);
  2001. if ((udcisr0 & UDCCISR0_EP_MASK) | (udcisr1 & UDCCISR1_EP_MASK))
  2002. irq_handle_data(irq, udc);
  2003. return IRQ_HANDLED;
  2004. }
  2005. static struct pxa_udc memory = {
  2006. .gadget = {
  2007. .ops = &pxa_udc_ops,
  2008. .ep0 = &memory.udc_usb_ep[0].usb_ep,
  2009. .name = driver_name,
  2010. .dev = {
  2011. .init_name = "gadget",
  2012. },
  2013. },
  2014. .udc_usb_ep = {
  2015. USB_EP_CTRL,
  2016. USB_EP_OUT_BULK(1),
  2017. USB_EP_IN_BULK(2),
  2018. USB_EP_IN_ISO(3),
  2019. USB_EP_OUT_ISO(4),
  2020. USB_EP_IN_INT(5),
  2021. },
  2022. .pxa_ep = {
  2023. PXA_EP_CTRL,
  2024. /* Endpoints for gadget zero */
  2025. PXA_EP_OUT_BULK(1, 1, 3, 0, 0),
  2026. PXA_EP_IN_BULK(2, 2, 3, 0, 0),
  2027. /* Endpoints for ether gadget, file storage gadget */
  2028. PXA_EP_OUT_BULK(3, 1, 1, 0, 0),
  2029. PXA_EP_IN_BULK(4, 2, 1, 0, 0),
  2030. PXA_EP_IN_ISO(5, 3, 1, 0, 0),
  2031. PXA_EP_OUT_ISO(6, 4, 1, 0, 0),
  2032. PXA_EP_IN_INT(7, 5, 1, 0, 0),
  2033. /* Endpoints for RNDIS, serial */
  2034. PXA_EP_OUT_BULK(8, 1, 2, 0, 0),
  2035. PXA_EP_IN_BULK(9, 2, 2, 0, 0),
  2036. PXA_EP_IN_INT(10, 5, 2, 0, 0),
  2037. /*
  2038. * All the following endpoints are only for completion. They
  2039. * won't never work, as multiple interfaces are really broken on
  2040. * the pxa.
  2041. */
  2042. PXA_EP_OUT_BULK(11, 1, 2, 1, 0),
  2043. PXA_EP_IN_BULK(12, 2, 2, 1, 0),
  2044. /* Endpoint for CDC Ether */
  2045. PXA_EP_OUT_BULK(13, 1, 1, 1, 1),
  2046. PXA_EP_IN_BULK(14, 2, 1, 1, 1),
  2047. }
  2048. };
  2049. #if defined(CONFIG_OF)
  2050. static const struct of_device_id udc_pxa_dt_ids[] = {
  2051. { .compatible = "marvell,pxa270-udc" },
  2052. {}
  2053. };
  2054. MODULE_DEVICE_TABLE(of, udc_pxa_dt_ids);
  2055. #endif
  2056. /**
  2057. * pxa_udc_probe - probes the udc device
  2058. * @pdev: platform device
  2059. *
  2060. * Perform basic init : allocates udc clock, creates sysfs files, requests
  2061. * irq.
  2062. */
  2063. static int pxa_udc_probe(struct platform_device *pdev)
  2064. {
  2065. struct pxa_udc *udc = &memory;
  2066. int retval = 0, gpio;
  2067. struct pxa2xx_udc_mach_info *mach = dev_get_platdata(&pdev->dev);
  2068. unsigned long gpio_flags;
  2069. if (mach) {
  2070. gpio_flags = mach->gpio_pullup_inverted ? GPIOF_ACTIVE_LOW : 0;
  2071. gpio = mach->gpio_pullup;
  2072. if (gpio_is_valid(gpio)) {
  2073. retval = devm_gpio_request_one(&pdev->dev, gpio,
  2074. gpio_flags,
  2075. "USB D+ pullup");
  2076. if (retval)
  2077. return retval;
  2078. udc->gpiod = gpio_to_desc(mach->gpio_pullup);
  2079. }
  2080. udc->udc_command = mach->udc_command;
  2081. } else {
  2082. udc->gpiod = devm_gpiod_get(&pdev->dev, NULL, GPIOD_ASIS);
  2083. }
  2084. udc->regs = devm_platform_ioremap_resource(pdev, 0);
  2085. if (IS_ERR(udc->regs))
  2086. return PTR_ERR(udc->regs);
  2087. udc->irq = platform_get_irq(pdev, 0);
  2088. if (udc->irq < 0)
  2089. return udc->irq;
  2090. udc->dev = &pdev->dev;
  2091. if (of_have_populated_dt()) {
  2092. udc->transceiver =
  2093. devm_usb_get_phy_by_phandle(udc->dev, "phys", 0);
  2094. if (IS_ERR(udc->transceiver))
  2095. return PTR_ERR(udc->transceiver);
  2096. } else {
  2097. udc->transceiver = usb_get_phy(USB_PHY_TYPE_USB2);
  2098. }
  2099. if (IS_ERR(udc->gpiod)) {
  2100. dev_err(&pdev->dev, "Couldn't find or request D+ gpio : %ld\n",
  2101. PTR_ERR(udc->gpiod));
  2102. return PTR_ERR(udc->gpiod);
  2103. }
  2104. if (udc->gpiod)
  2105. gpiod_direction_output(udc->gpiod, 0);
  2106. udc->clk = devm_clk_get(&pdev->dev, NULL);
  2107. if (IS_ERR(udc->clk))
  2108. return PTR_ERR(udc->clk);
  2109. retval = clk_prepare(udc->clk);
  2110. if (retval)
  2111. return retval;
  2112. udc->vbus_sensed = 0;
  2113. the_controller = udc;
  2114. platform_set_drvdata(pdev, udc);
  2115. udc_init_data(udc);
  2116. /* irq setup after old hardware state is cleaned up */
  2117. retval = devm_request_irq(&pdev->dev, udc->irq, pxa_udc_irq,
  2118. IRQF_SHARED, driver_name, udc);
  2119. if (retval != 0) {
  2120. dev_err(udc->dev, "%s: can't get irq %i, err %d\n",
  2121. driver_name, udc->irq, retval);
  2122. goto err;
  2123. }
  2124. if (!IS_ERR_OR_NULL(udc->transceiver))
  2125. usb_register_notifier(udc->transceiver, &pxa27x_udc_phy);
  2126. retval = usb_add_gadget_udc(&pdev->dev, &udc->gadget);
  2127. if (retval)
  2128. goto err_add_gadget;
  2129. pxa_init_debugfs(udc);
  2130. if (should_enable_udc(udc))
  2131. udc_enable(udc);
  2132. return 0;
  2133. err_add_gadget:
  2134. if (!IS_ERR_OR_NULL(udc->transceiver))
  2135. usb_unregister_notifier(udc->transceiver, &pxa27x_udc_phy);
  2136. err:
  2137. clk_unprepare(udc->clk);
  2138. return retval;
  2139. }
  2140. /**
  2141. * pxa_udc_remove - removes the udc device driver
  2142. * @_dev: platform device
  2143. */
  2144. static int pxa_udc_remove(struct platform_device *_dev)
  2145. {
  2146. struct pxa_udc *udc = platform_get_drvdata(_dev);
  2147. usb_del_gadget_udc(&udc->gadget);
  2148. pxa_cleanup_debugfs(udc);
  2149. if (!IS_ERR_OR_NULL(udc->transceiver)) {
  2150. usb_unregister_notifier(udc->transceiver, &pxa27x_udc_phy);
  2151. usb_put_phy(udc->transceiver);
  2152. }
  2153. udc->transceiver = NULL;
  2154. the_controller = NULL;
  2155. clk_unprepare(udc->clk);
  2156. return 0;
  2157. }
  2158. static void pxa_udc_shutdown(struct platform_device *_dev)
  2159. {
  2160. struct pxa_udc *udc = platform_get_drvdata(_dev);
  2161. if (udc_readl(udc, UDCCR) & UDCCR_UDE)
  2162. udc_disable(udc);
  2163. }
  2164. #ifdef CONFIG_PXA27x
  2165. extern void pxa27x_clear_otgph(void);
  2166. #else
  2167. #define pxa27x_clear_otgph() do {} while (0)
  2168. #endif
  2169. #ifdef CONFIG_PM
  2170. /**
  2171. * pxa_udc_suspend - Suspend udc device
  2172. * @_dev: platform device
  2173. * @state: suspend state
  2174. *
  2175. * Suspends udc : saves configuration registers (UDCCR*), then disables the udc
  2176. * device.
  2177. */
  2178. static int pxa_udc_suspend(struct platform_device *_dev, pm_message_t state)
  2179. {
  2180. struct pxa_udc *udc = platform_get_drvdata(_dev);
  2181. struct pxa_ep *ep;
  2182. ep = &udc->pxa_ep[0];
  2183. udc->udccsr0 = udc_ep_readl(ep, UDCCSR);
  2184. udc_disable(udc);
  2185. udc->pullup_resume = udc->pullup_on;
  2186. dplus_pullup(udc, 0);
  2187. if (udc->driver)
  2188. udc->driver->disconnect(&udc->gadget);
  2189. return 0;
  2190. }
  2191. /**
  2192. * pxa_udc_resume - Resume udc device
  2193. * @_dev: platform device
  2194. *
  2195. * Resumes udc : restores configuration registers (UDCCR*), then enables the udc
  2196. * device.
  2197. */
  2198. static int pxa_udc_resume(struct platform_device *_dev)
  2199. {
  2200. struct pxa_udc *udc = platform_get_drvdata(_dev);
  2201. struct pxa_ep *ep;
  2202. ep = &udc->pxa_ep[0];
  2203. udc_ep_writel(ep, UDCCSR, udc->udccsr0 & (UDCCSR0_FST | UDCCSR0_DME));
  2204. dplus_pullup(udc, udc->pullup_resume);
  2205. if (should_enable_udc(udc))
  2206. udc_enable(udc);
  2207. /*
  2208. * We do not handle OTG yet.
  2209. *
  2210. * OTGPH bit is set when sleep mode is entered.
  2211. * it indicates that OTG pad is retaining its state.
  2212. * Upon exit from sleep mode and before clearing OTGPH,
  2213. * Software must configure the USB OTG pad, UDC, and UHC
  2214. * to the state they were in before entering sleep mode.
  2215. */
  2216. pxa27x_clear_otgph();
  2217. return 0;
  2218. }
  2219. #endif
  2220. /* work with hotplug and coldplug */
  2221. MODULE_ALIAS("platform:pxa27x-udc");
  2222. static struct platform_driver udc_driver = {
  2223. .driver = {
  2224. .name = "pxa27x-udc",
  2225. .of_match_table = of_match_ptr(udc_pxa_dt_ids),
  2226. },
  2227. .probe = pxa_udc_probe,
  2228. .remove = pxa_udc_remove,
  2229. .shutdown = pxa_udc_shutdown,
  2230. #ifdef CONFIG_PM
  2231. .suspend = pxa_udc_suspend,
  2232. .resume = pxa_udc_resume
  2233. #endif
  2234. };
  2235. module_platform_driver(udc_driver);
  2236. MODULE_DESCRIPTION(DRIVER_DESC);
  2237. MODULE_AUTHOR("Robert Jarzmik");
  2238. MODULE_LICENSE("GPL");