pch_udc.c 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
  4. */
  5. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  6. #include <linux/kernel.h>
  7. #include <linux/module.h>
  8. #include <linux/pci.h>
  9. #include <linux/delay.h>
  10. #include <linux/errno.h>
  11. #include <linux/gpio/consumer.h>
  12. #include <linux/gpio/machine.h>
  13. #include <linux/list.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/usb/ch9.h>
  16. #include <linux/usb/gadget.h>
  17. #include <linux/irq.h>
  18. #define PCH_VBUS_PERIOD 3000 /* VBUS polling period (msec) */
  19. #define PCH_VBUS_INTERVAL 10 /* VBUS polling interval (msec) */
  20. /* Address offset of Registers */
  21. #define UDC_EP_REG_SHIFT 0x20 /* Offset to next EP */
  22. #define UDC_EPCTL_ADDR 0x00 /* Endpoint control */
  23. #define UDC_EPSTS_ADDR 0x04 /* Endpoint status */
  24. #define UDC_BUFIN_FRAMENUM_ADDR 0x08 /* buffer size in / frame number out */
  25. #define UDC_BUFOUT_MAXPKT_ADDR 0x0C /* buffer size out / maxpkt in */
  26. #define UDC_SUBPTR_ADDR 0x10 /* setup buffer pointer */
  27. #define UDC_DESPTR_ADDR 0x14 /* Data descriptor pointer */
  28. #define UDC_CONFIRM_ADDR 0x18 /* Write/Read confirmation */
  29. #define UDC_DEVCFG_ADDR 0x400 /* Device configuration */
  30. #define UDC_DEVCTL_ADDR 0x404 /* Device control */
  31. #define UDC_DEVSTS_ADDR 0x408 /* Device status */
  32. #define UDC_DEVIRQSTS_ADDR 0x40C /* Device irq status */
  33. #define UDC_DEVIRQMSK_ADDR 0x410 /* Device irq mask */
  34. #define UDC_EPIRQSTS_ADDR 0x414 /* Endpoint irq status */
  35. #define UDC_EPIRQMSK_ADDR 0x418 /* Endpoint irq mask */
  36. #define UDC_DEVLPM_ADDR 0x41C /* LPM control / status */
  37. #define UDC_CSR_BUSY_ADDR 0x4f0 /* UDC_CSR_BUSY Status register */
  38. #define UDC_SRST_ADDR 0x4fc /* SOFT RESET register */
  39. #define UDC_CSR_ADDR 0x500 /* USB_DEVICE endpoint register */
  40. /* Endpoint control register */
  41. /* Bit position */
  42. #define UDC_EPCTL_MRXFLUSH (1 << 12)
  43. #define UDC_EPCTL_RRDY (1 << 9)
  44. #define UDC_EPCTL_CNAK (1 << 8)
  45. #define UDC_EPCTL_SNAK (1 << 7)
  46. #define UDC_EPCTL_NAK (1 << 6)
  47. #define UDC_EPCTL_P (1 << 3)
  48. #define UDC_EPCTL_F (1 << 1)
  49. #define UDC_EPCTL_S (1 << 0)
  50. #define UDC_EPCTL_ET_SHIFT 4
  51. /* Mask patern */
  52. #define UDC_EPCTL_ET_MASK 0x00000030
  53. /* Value for ET field */
  54. #define UDC_EPCTL_ET_CONTROL 0
  55. #define UDC_EPCTL_ET_ISO 1
  56. #define UDC_EPCTL_ET_BULK 2
  57. #define UDC_EPCTL_ET_INTERRUPT 3
  58. /* Endpoint status register */
  59. /* Bit position */
  60. #define UDC_EPSTS_XFERDONE (1 << 27)
  61. #define UDC_EPSTS_RSS (1 << 26)
  62. #define UDC_EPSTS_RCS (1 << 25)
  63. #define UDC_EPSTS_TXEMPTY (1 << 24)
  64. #define UDC_EPSTS_TDC (1 << 10)
  65. #define UDC_EPSTS_HE (1 << 9)
  66. #define UDC_EPSTS_MRXFIFO_EMP (1 << 8)
  67. #define UDC_EPSTS_BNA (1 << 7)
  68. #define UDC_EPSTS_IN (1 << 6)
  69. #define UDC_EPSTS_OUT_SHIFT 4
  70. /* Mask patern */
  71. #define UDC_EPSTS_OUT_MASK 0x00000030
  72. #define UDC_EPSTS_ALL_CLR_MASK 0x1F0006F0
  73. /* Value for OUT field */
  74. #define UDC_EPSTS_OUT_SETUP 2
  75. #define UDC_EPSTS_OUT_DATA 1
  76. /* Device configuration register */
  77. /* Bit position */
  78. #define UDC_DEVCFG_CSR_PRG (1 << 17)
  79. #define UDC_DEVCFG_SP (1 << 3)
  80. /* SPD Valee */
  81. #define UDC_DEVCFG_SPD_HS 0x0
  82. #define UDC_DEVCFG_SPD_FS 0x1
  83. #define UDC_DEVCFG_SPD_LS 0x2
  84. /* Device control register */
  85. /* Bit position */
  86. #define UDC_DEVCTL_THLEN_SHIFT 24
  87. #define UDC_DEVCTL_BRLEN_SHIFT 16
  88. #define UDC_DEVCTL_CSR_DONE (1 << 13)
  89. #define UDC_DEVCTL_SD (1 << 10)
  90. #define UDC_DEVCTL_MODE (1 << 9)
  91. #define UDC_DEVCTL_BREN (1 << 8)
  92. #define UDC_DEVCTL_THE (1 << 7)
  93. #define UDC_DEVCTL_DU (1 << 4)
  94. #define UDC_DEVCTL_TDE (1 << 3)
  95. #define UDC_DEVCTL_RDE (1 << 2)
  96. #define UDC_DEVCTL_RES (1 << 0)
  97. /* Device status register */
  98. /* Bit position */
  99. #define UDC_DEVSTS_TS_SHIFT 18
  100. #define UDC_DEVSTS_ENUM_SPEED_SHIFT 13
  101. #define UDC_DEVSTS_ALT_SHIFT 8
  102. #define UDC_DEVSTS_INTF_SHIFT 4
  103. #define UDC_DEVSTS_CFG_SHIFT 0
  104. /* Mask patern */
  105. #define UDC_DEVSTS_TS_MASK 0xfffc0000
  106. #define UDC_DEVSTS_ENUM_SPEED_MASK 0x00006000
  107. #define UDC_DEVSTS_ALT_MASK 0x00000f00
  108. #define UDC_DEVSTS_INTF_MASK 0x000000f0
  109. #define UDC_DEVSTS_CFG_MASK 0x0000000f
  110. /* value for maximum speed for SPEED field */
  111. #define UDC_DEVSTS_ENUM_SPEED_FULL 1
  112. #define UDC_DEVSTS_ENUM_SPEED_HIGH 0
  113. #define UDC_DEVSTS_ENUM_SPEED_LOW 2
  114. #define UDC_DEVSTS_ENUM_SPEED_FULLX 3
  115. /* Device irq register */
  116. /* Bit position */
  117. #define UDC_DEVINT_RWKP (1 << 7)
  118. #define UDC_DEVINT_ENUM (1 << 6)
  119. #define UDC_DEVINT_SOF (1 << 5)
  120. #define UDC_DEVINT_US (1 << 4)
  121. #define UDC_DEVINT_UR (1 << 3)
  122. #define UDC_DEVINT_ES (1 << 2)
  123. #define UDC_DEVINT_SI (1 << 1)
  124. #define UDC_DEVINT_SC (1 << 0)
  125. /* Mask patern */
  126. #define UDC_DEVINT_MSK 0x7f
  127. /* Endpoint irq register */
  128. /* Bit position */
  129. #define UDC_EPINT_IN_SHIFT 0
  130. #define UDC_EPINT_OUT_SHIFT 16
  131. #define UDC_EPINT_IN_EP0 (1 << 0)
  132. #define UDC_EPINT_OUT_EP0 (1 << 16)
  133. /* Mask patern */
  134. #define UDC_EPINT_MSK_DISABLE_ALL 0xffffffff
  135. /* UDC_CSR_BUSY Status register */
  136. /* Bit position */
  137. #define UDC_CSR_BUSY (1 << 0)
  138. /* SOFT RESET register */
  139. /* Bit position */
  140. #define UDC_PSRST (1 << 1)
  141. #define UDC_SRST (1 << 0)
  142. /* USB_DEVICE endpoint register */
  143. /* Bit position */
  144. #define UDC_CSR_NE_NUM_SHIFT 0
  145. #define UDC_CSR_NE_DIR_SHIFT 4
  146. #define UDC_CSR_NE_TYPE_SHIFT 5
  147. #define UDC_CSR_NE_CFG_SHIFT 7
  148. #define UDC_CSR_NE_INTF_SHIFT 11
  149. #define UDC_CSR_NE_ALT_SHIFT 15
  150. #define UDC_CSR_NE_MAX_PKT_SHIFT 19
  151. /* Mask patern */
  152. #define UDC_CSR_NE_NUM_MASK 0x0000000f
  153. #define UDC_CSR_NE_DIR_MASK 0x00000010
  154. #define UDC_CSR_NE_TYPE_MASK 0x00000060
  155. #define UDC_CSR_NE_CFG_MASK 0x00000780
  156. #define UDC_CSR_NE_INTF_MASK 0x00007800
  157. #define UDC_CSR_NE_ALT_MASK 0x00078000
  158. #define UDC_CSR_NE_MAX_PKT_MASK 0x3ff80000
  159. #define PCH_UDC_CSR(ep) (UDC_CSR_ADDR + ep*4)
  160. #define PCH_UDC_EPINT(in, num)\
  161. (1 << (num + (in ? UDC_EPINT_IN_SHIFT : UDC_EPINT_OUT_SHIFT)))
  162. /* Index of endpoint */
  163. #define UDC_EP0IN_IDX 0
  164. #define UDC_EP0OUT_IDX 1
  165. #define UDC_EPIN_IDX(ep) (ep * 2)
  166. #define UDC_EPOUT_IDX(ep) (ep * 2 + 1)
  167. #define PCH_UDC_EP0 0
  168. #define PCH_UDC_EP1 1
  169. #define PCH_UDC_EP2 2
  170. #define PCH_UDC_EP3 3
  171. /* Number of endpoint */
  172. #define PCH_UDC_EP_NUM 32 /* Total number of EPs (16 IN,16 OUT) */
  173. #define PCH_UDC_USED_EP_NUM 4 /* EP number of EP's really used */
  174. /* Length Value */
  175. #define PCH_UDC_BRLEN 0x0F /* Burst length */
  176. #define PCH_UDC_THLEN 0x1F /* Threshold length */
  177. /* Value of EP Buffer Size */
  178. #define UDC_EP0IN_BUFF_SIZE 16
  179. #define UDC_EPIN_BUFF_SIZE 256
  180. #define UDC_EP0OUT_BUFF_SIZE 16
  181. #define UDC_EPOUT_BUFF_SIZE 256
  182. /* Value of EP maximum packet size */
  183. #define UDC_EP0IN_MAX_PKT_SIZE 64
  184. #define UDC_EP0OUT_MAX_PKT_SIZE 64
  185. #define UDC_BULK_MAX_PKT_SIZE 512
  186. /* DMA */
  187. #define DMA_DIR_RX 1 /* DMA for data receive */
  188. #define DMA_DIR_TX 2 /* DMA for data transmit */
  189. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  190. #define UDC_DMA_MAXPACKET 65536 /* maximum packet size for DMA */
  191. /**
  192. * struct pch_udc_data_dma_desc - Structure to hold DMA descriptor information
  193. * for data
  194. * @status: Status quadlet
  195. * @reserved: Reserved
  196. * @dataptr: Buffer descriptor
  197. * @next: Next descriptor
  198. */
  199. struct pch_udc_data_dma_desc {
  200. u32 status;
  201. u32 reserved;
  202. u32 dataptr;
  203. u32 next;
  204. };
  205. /**
  206. * struct pch_udc_stp_dma_desc - Structure to hold DMA descriptor information
  207. * for control data
  208. * @status: Status
  209. * @reserved: Reserved
  210. * @request: Control Request
  211. */
  212. struct pch_udc_stp_dma_desc {
  213. u32 status;
  214. u32 reserved;
  215. struct usb_ctrlrequest request;
  216. } __attribute((packed));
  217. /* DMA status definitions */
  218. /* Buffer status */
  219. #define PCH_UDC_BUFF_STS 0xC0000000
  220. #define PCH_UDC_BS_HST_RDY 0x00000000
  221. #define PCH_UDC_BS_DMA_BSY 0x40000000
  222. #define PCH_UDC_BS_DMA_DONE 0x80000000
  223. #define PCH_UDC_BS_HST_BSY 0xC0000000
  224. /* Rx/Tx Status */
  225. #define PCH_UDC_RXTX_STS 0x30000000
  226. #define PCH_UDC_RTS_SUCC 0x00000000
  227. #define PCH_UDC_RTS_DESERR 0x10000000
  228. #define PCH_UDC_RTS_BUFERR 0x30000000
  229. /* Last Descriptor Indication */
  230. #define PCH_UDC_DMA_LAST 0x08000000
  231. /* Number of Rx/Tx Bytes Mask */
  232. #define PCH_UDC_RXTX_BYTES 0x0000ffff
  233. /**
  234. * struct pch_udc_cfg_data - Structure to hold current configuration
  235. * and interface information
  236. * @cur_cfg: current configuration in use
  237. * @cur_intf: current interface in use
  238. * @cur_alt: current alt interface in use
  239. */
  240. struct pch_udc_cfg_data {
  241. u16 cur_cfg;
  242. u16 cur_intf;
  243. u16 cur_alt;
  244. };
  245. /**
  246. * struct pch_udc_ep - Structure holding a PCH USB device Endpoint information
  247. * @ep: embedded ep request
  248. * @td_stp_phys: for setup request
  249. * @td_data_phys: for data request
  250. * @td_stp: for setup request
  251. * @td_data: for data request
  252. * @dev: reference to device struct
  253. * @offset_addr: offset address of ep register
  254. * @desc: for this ep
  255. * @queue: queue for requests
  256. * @num: endpoint number
  257. * @in: endpoint is IN
  258. * @halted: endpoint halted?
  259. * @epsts: Endpoint status
  260. */
  261. struct pch_udc_ep {
  262. struct usb_ep ep;
  263. dma_addr_t td_stp_phys;
  264. dma_addr_t td_data_phys;
  265. struct pch_udc_stp_dma_desc *td_stp;
  266. struct pch_udc_data_dma_desc *td_data;
  267. struct pch_udc_dev *dev;
  268. unsigned long offset_addr;
  269. struct list_head queue;
  270. unsigned num:5,
  271. in:1,
  272. halted:1;
  273. unsigned long epsts;
  274. };
  275. /**
  276. * struct pch_vbus_gpio_data - Structure holding GPIO informaton
  277. * for detecting VBUS
  278. * @port: gpio descriptor for the VBUS GPIO
  279. * @intr: gpio interrupt number
  280. * @irq_work_fall: Structure for WorkQueue
  281. * @irq_work_rise: Structure for WorkQueue
  282. */
  283. struct pch_vbus_gpio_data {
  284. struct gpio_desc *port;
  285. int intr;
  286. struct work_struct irq_work_fall;
  287. struct work_struct irq_work_rise;
  288. };
  289. /**
  290. * struct pch_udc_dev - Structure holding complete information
  291. * of the PCH USB device
  292. * @gadget: gadget driver data
  293. * @driver: reference to gadget driver bound
  294. * @pdev: reference to the PCI device
  295. * @ep: array of endpoints
  296. * @lock: protects all state
  297. * @stall: stall requested
  298. * @prot_stall: protcol stall requested
  299. * @registered: driver registered with system
  300. * @suspended: driver in suspended state
  301. * @connected: gadget driver associated
  302. * @vbus_session: required vbus_session state
  303. * @set_cfg_not_acked: pending acknowledgement 4 setup
  304. * @waiting_zlp_ack: pending acknowledgement 4 ZLP
  305. * @data_requests: DMA pool for data requests
  306. * @stp_requests: DMA pool for setup requests
  307. * @dma_addr: DMA pool for received
  308. * @setup_data: Received setup data
  309. * @base_addr: for mapped device memory
  310. * @bar: PCI BAR used for mapped device memory
  311. * @cfg_data: current cfg, intf, and alt in use
  312. * @vbus_gpio: GPIO informaton for detecting VBUS
  313. */
  314. struct pch_udc_dev {
  315. struct usb_gadget gadget;
  316. struct usb_gadget_driver *driver;
  317. struct pci_dev *pdev;
  318. struct pch_udc_ep ep[PCH_UDC_EP_NUM];
  319. spinlock_t lock; /* protects all state */
  320. unsigned
  321. stall:1,
  322. prot_stall:1,
  323. suspended:1,
  324. connected:1,
  325. vbus_session:1,
  326. set_cfg_not_acked:1,
  327. waiting_zlp_ack:1;
  328. struct dma_pool *data_requests;
  329. struct dma_pool *stp_requests;
  330. dma_addr_t dma_addr;
  331. struct usb_ctrlrequest setup_data;
  332. void __iomem *base_addr;
  333. unsigned short bar;
  334. struct pch_udc_cfg_data cfg_data;
  335. struct pch_vbus_gpio_data vbus_gpio;
  336. };
  337. #define to_pch_udc(g) (container_of((g), struct pch_udc_dev, gadget))
  338. #define PCH_UDC_PCI_BAR_QUARK_X1000 0
  339. #define PCH_UDC_PCI_BAR 1
  340. #define PCI_DEVICE_ID_INTEL_QUARK_X1000_UDC 0x0939
  341. #define PCI_DEVICE_ID_INTEL_EG20T_UDC 0x8808
  342. #define PCI_DEVICE_ID_ML7213_IOH_UDC 0x801D
  343. #define PCI_DEVICE_ID_ML7831_IOH_UDC 0x8808
  344. static const char ep0_string[] = "ep0in";
  345. static DEFINE_SPINLOCK(udc_stall_spinlock); /* stall spin lock */
  346. static bool speed_fs;
  347. module_param_named(speed_fs, speed_fs, bool, S_IRUGO);
  348. MODULE_PARM_DESC(speed_fs, "true for Full speed operation");
  349. /**
  350. * struct pch_udc_request - Structure holding a PCH USB device request packet
  351. * @req: embedded ep request
  352. * @td_data_phys: phys. address
  353. * @td_data: first dma desc. of chain
  354. * @td_data_last: last dma desc. of chain
  355. * @queue: associated queue
  356. * @dma_going: DMA in progress for request
  357. * @dma_done: DMA completed for request
  358. * @chain_len: chain length
  359. */
  360. struct pch_udc_request {
  361. struct usb_request req;
  362. dma_addr_t td_data_phys;
  363. struct pch_udc_data_dma_desc *td_data;
  364. struct pch_udc_data_dma_desc *td_data_last;
  365. struct list_head queue;
  366. unsigned dma_going:1,
  367. dma_done:1;
  368. unsigned chain_len;
  369. };
  370. static inline u32 pch_udc_readl(struct pch_udc_dev *dev, unsigned long reg)
  371. {
  372. return ioread32(dev->base_addr + reg);
  373. }
  374. static inline void pch_udc_writel(struct pch_udc_dev *dev,
  375. unsigned long val, unsigned long reg)
  376. {
  377. iowrite32(val, dev->base_addr + reg);
  378. }
  379. static inline void pch_udc_bit_set(struct pch_udc_dev *dev,
  380. unsigned long reg,
  381. unsigned long bitmask)
  382. {
  383. pch_udc_writel(dev, pch_udc_readl(dev, reg) | bitmask, reg);
  384. }
  385. static inline void pch_udc_bit_clr(struct pch_udc_dev *dev,
  386. unsigned long reg,
  387. unsigned long bitmask)
  388. {
  389. pch_udc_writel(dev, pch_udc_readl(dev, reg) & ~(bitmask), reg);
  390. }
  391. static inline u32 pch_udc_ep_readl(struct pch_udc_ep *ep, unsigned long reg)
  392. {
  393. return ioread32(ep->dev->base_addr + ep->offset_addr + reg);
  394. }
  395. static inline void pch_udc_ep_writel(struct pch_udc_ep *ep,
  396. unsigned long val, unsigned long reg)
  397. {
  398. iowrite32(val, ep->dev->base_addr + ep->offset_addr + reg);
  399. }
  400. static inline void pch_udc_ep_bit_set(struct pch_udc_ep *ep,
  401. unsigned long reg,
  402. unsigned long bitmask)
  403. {
  404. pch_udc_ep_writel(ep, pch_udc_ep_readl(ep, reg) | bitmask, reg);
  405. }
  406. static inline void pch_udc_ep_bit_clr(struct pch_udc_ep *ep,
  407. unsigned long reg,
  408. unsigned long bitmask)
  409. {
  410. pch_udc_ep_writel(ep, pch_udc_ep_readl(ep, reg) & ~(bitmask), reg);
  411. }
  412. /**
  413. * pch_udc_csr_busy() - Wait till idle.
  414. * @dev: Reference to pch_udc_dev structure
  415. */
  416. static void pch_udc_csr_busy(struct pch_udc_dev *dev)
  417. {
  418. unsigned int count = 200;
  419. /* Wait till idle */
  420. while ((pch_udc_readl(dev, UDC_CSR_BUSY_ADDR) & UDC_CSR_BUSY)
  421. && --count)
  422. cpu_relax();
  423. if (!count)
  424. dev_err(&dev->pdev->dev, "%s: wait error\n", __func__);
  425. }
  426. /**
  427. * pch_udc_write_csr() - Write the command and status registers.
  428. * @dev: Reference to pch_udc_dev structure
  429. * @val: value to be written to CSR register
  430. * @ep: end-point number
  431. */
  432. static void pch_udc_write_csr(struct pch_udc_dev *dev, unsigned long val,
  433. unsigned int ep)
  434. {
  435. unsigned long reg = PCH_UDC_CSR(ep);
  436. pch_udc_csr_busy(dev); /* Wait till idle */
  437. pch_udc_writel(dev, val, reg);
  438. pch_udc_csr_busy(dev); /* Wait till idle */
  439. }
  440. /**
  441. * pch_udc_read_csr() - Read the command and status registers.
  442. * @dev: Reference to pch_udc_dev structure
  443. * @ep: end-point number
  444. *
  445. * Return codes: content of CSR register
  446. */
  447. static u32 pch_udc_read_csr(struct pch_udc_dev *dev, unsigned int ep)
  448. {
  449. unsigned long reg = PCH_UDC_CSR(ep);
  450. pch_udc_csr_busy(dev); /* Wait till idle */
  451. pch_udc_readl(dev, reg); /* Dummy read */
  452. pch_udc_csr_busy(dev); /* Wait till idle */
  453. return pch_udc_readl(dev, reg);
  454. }
  455. /**
  456. * pch_udc_rmt_wakeup() - Initiate for remote wakeup
  457. * @dev: Reference to pch_udc_dev structure
  458. */
  459. static inline void pch_udc_rmt_wakeup(struct pch_udc_dev *dev)
  460. {
  461. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RES);
  462. mdelay(1);
  463. pch_udc_bit_clr(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RES);
  464. }
  465. /**
  466. * pch_udc_get_frame() - Get the current frame from device status register
  467. * @dev: Reference to pch_udc_dev structure
  468. * Retern current frame
  469. */
  470. static inline int pch_udc_get_frame(struct pch_udc_dev *dev)
  471. {
  472. u32 frame = pch_udc_readl(dev, UDC_DEVSTS_ADDR);
  473. return (frame & UDC_DEVSTS_TS_MASK) >> UDC_DEVSTS_TS_SHIFT;
  474. }
  475. /**
  476. * pch_udc_clear_selfpowered() - Clear the self power control
  477. * @dev: Reference to pch_udc_regs structure
  478. */
  479. static inline void pch_udc_clear_selfpowered(struct pch_udc_dev *dev)
  480. {
  481. pch_udc_bit_clr(dev, UDC_DEVCFG_ADDR, UDC_DEVCFG_SP);
  482. }
  483. /**
  484. * pch_udc_set_selfpowered() - Set the self power control
  485. * @dev: Reference to pch_udc_regs structure
  486. */
  487. static inline void pch_udc_set_selfpowered(struct pch_udc_dev *dev)
  488. {
  489. pch_udc_bit_set(dev, UDC_DEVCFG_ADDR, UDC_DEVCFG_SP);
  490. }
  491. /**
  492. * pch_udc_set_disconnect() - Set the disconnect status.
  493. * @dev: Reference to pch_udc_regs structure
  494. */
  495. static inline void pch_udc_set_disconnect(struct pch_udc_dev *dev)
  496. {
  497. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_SD);
  498. }
  499. /**
  500. * pch_udc_clear_disconnect() - Clear the disconnect status.
  501. * @dev: Reference to pch_udc_regs structure
  502. */
  503. static void pch_udc_clear_disconnect(struct pch_udc_dev *dev)
  504. {
  505. /* Clear the disconnect */
  506. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RES);
  507. pch_udc_bit_clr(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_SD);
  508. mdelay(1);
  509. /* Resume USB signalling */
  510. pch_udc_bit_clr(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RES);
  511. }
  512. static void pch_udc_init(struct pch_udc_dev *dev);
  513. /**
  514. * pch_udc_reconnect() - This API initializes usb device controller,
  515. * and clear the disconnect status.
  516. * @dev: Reference to pch_udc_regs structure
  517. */
  518. static void pch_udc_reconnect(struct pch_udc_dev *dev)
  519. {
  520. pch_udc_init(dev);
  521. /* enable device interrupts */
  522. /* pch_udc_enable_interrupts() */
  523. pch_udc_bit_clr(dev, UDC_DEVIRQMSK_ADDR,
  524. UDC_DEVINT_UR | UDC_DEVINT_ENUM);
  525. /* Clear the disconnect */
  526. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RES);
  527. pch_udc_bit_clr(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_SD);
  528. mdelay(1);
  529. /* Resume USB signalling */
  530. pch_udc_bit_clr(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RES);
  531. }
  532. /**
  533. * pch_udc_vbus_session() - set or clearr the disconnect status.
  534. * @dev: Reference to pch_udc_regs structure
  535. * @is_active: Parameter specifying the action
  536. * 0: indicating VBUS power is ending
  537. * !0: indicating VBUS power is starting
  538. */
  539. static inline void pch_udc_vbus_session(struct pch_udc_dev *dev,
  540. int is_active)
  541. {
  542. unsigned long iflags;
  543. spin_lock_irqsave(&dev->lock, iflags);
  544. if (is_active) {
  545. pch_udc_reconnect(dev);
  546. dev->vbus_session = 1;
  547. } else {
  548. if (dev->driver && dev->driver->disconnect) {
  549. spin_unlock_irqrestore(&dev->lock, iflags);
  550. dev->driver->disconnect(&dev->gadget);
  551. spin_lock_irqsave(&dev->lock, iflags);
  552. }
  553. pch_udc_set_disconnect(dev);
  554. dev->vbus_session = 0;
  555. }
  556. spin_unlock_irqrestore(&dev->lock, iflags);
  557. }
  558. /**
  559. * pch_udc_ep_set_stall() - Set the stall of endpoint
  560. * @ep: Reference to structure of type pch_udc_ep_regs
  561. */
  562. static void pch_udc_ep_set_stall(struct pch_udc_ep *ep)
  563. {
  564. if (ep->in) {
  565. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_F);
  566. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_S);
  567. } else {
  568. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_S);
  569. }
  570. }
  571. /**
  572. * pch_udc_ep_clear_stall() - Clear the stall of endpoint
  573. * @ep: Reference to structure of type pch_udc_ep_regs
  574. */
  575. static inline void pch_udc_ep_clear_stall(struct pch_udc_ep *ep)
  576. {
  577. /* Clear the stall */
  578. pch_udc_ep_bit_clr(ep, UDC_EPCTL_ADDR, UDC_EPCTL_S);
  579. /* Clear NAK by writing CNAK */
  580. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_CNAK);
  581. }
  582. /**
  583. * pch_udc_ep_set_trfr_type() - Set the transfer type of endpoint
  584. * @ep: Reference to structure of type pch_udc_ep_regs
  585. * @type: Type of endpoint
  586. */
  587. static inline void pch_udc_ep_set_trfr_type(struct pch_udc_ep *ep,
  588. u8 type)
  589. {
  590. pch_udc_ep_writel(ep, ((type << UDC_EPCTL_ET_SHIFT) &
  591. UDC_EPCTL_ET_MASK), UDC_EPCTL_ADDR);
  592. }
  593. /**
  594. * pch_udc_ep_set_bufsz() - Set the maximum packet size for the endpoint
  595. * @ep: Reference to structure of type pch_udc_ep_regs
  596. * @buf_size: The buffer word size
  597. * @ep_in: EP is IN
  598. */
  599. static void pch_udc_ep_set_bufsz(struct pch_udc_ep *ep,
  600. u32 buf_size, u32 ep_in)
  601. {
  602. u32 data;
  603. if (ep_in) {
  604. data = pch_udc_ep_readl(ep, UDC_BUFIN_FRAMENUM_ADDR);
  605. data = (data & 0xffff0000) | (buf_size & 0xffff);
  606. pch_udc_ep_writel(ep, data, UDC_BUFIN_FRAMENUM_ADDR);
  607. } else {
  608. data = pch_udc_ep_readl(ep, UDC_BUFOUT_MAXPKT_ADDR);
  609. data = (buf_size << 16) | (data & 0xffff);
  610. pch_udc_ep_writel(ep, data, UDC_BUFOUT_MAXPKT_ADDR);
  611. }
  612. }
  613. /**
  614. * pch_udc_ep_set_maxpkt() - Set the Max packet size for the endpoint
  615. * @ep: Reference to structure of type pch_udc_ep_regs
  616. * @pkt_size: The packet byte size
  617. */
  618. static void pch_udc_ep_set_maxpkt(struct pch_udc_ep *ep, u32 pkt_size)
  619. {
  620. u32 data = pch_udc_ep_readl(ep, UDC_BUFOUT_MAXPKT_ADDR);
  621. data = (data & 0xffff0000) | (pkt_size & 0xffff);
  622. pch_udc_ep_writel(ep, data, UDC_BUFOUT_MAXPKT_ADDR);
  623. }
  624. /**
  625. * pch_udc_ep_set_subptr() - Set the Setup buffer pointer for the endpoint
  626. * @ep: Reference to structure of type pch_udc_ep_regs
  627. * @addr: Address of the register
  628. */
  629. static inline void pch_udc_ep_set_subptr(struct pch_udc_ep *ep, u32 addr)
  630. {
  631. pch_udc_ep_writel(ep, addr, UDC_SUBPTR_ADDR);
  632. }
  633. /**
  634. * pch_udc_ep_set_ddptr() - Set the Data descriptor pointer for the endpoint
  635. * @ep: Reference to structure of type pch_udc_ep_regs
  636. * @addr: Address of the register
  637. */
  638. static inline void pch_udc_ep_set_ddptr(struct pch_udc_ep *ep, u32 addr)
  639. {
  640. pch_udc_ep_writel(ep, addr, UDC_DESPTR_ADDR);
  641. }
  642. /**
  643. * pch_udc_ep_set_pd() - Set the poll demand bit for the endpoint
  644. * @ep: Reference to structure of type pch_udc_ep_regs
  645. */
  646. static inline void pch_udc_ep_set_pd(struct pch_udc_ep *ep)
  647. {
  648. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_P);
  649. }
  650. /**
  651. * pch_udc_ep_set_rrdy() - Set the receive ready bit for the endpoint
  652. * @ep: Reference to structure of type pch_udc_ep_regs
  653. */
  654. static inline void pch_udc_ep_set_rrdy(struct pch_udc_ep *ep)
  655. {
  656. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_RRDY);
  657. }
  658. /**
  659. * pch_udc_ep_clear_rrdy() - Clear the receive ready bit for the endpoint
  660. * @ep: Reference to structure of type pch_udc_ep_regs
  661. */
  662. static inline void pch_udc_ep_clear_rrdy(struct pch_udc_ep *ep)
  663. {
  664. pch_udc_ep_bit_clr(ep, UDC_EPCTL_ADDR, UDC_EPCTL_RRDY);
  665. }
  666. /**
  667. * pch_udc_set_dma() - Set the 'TDE' or RDE bit of device control
  668. * register depending on the direction specified
  669. * @dev: Reference to structure of type pch_udc_regs
  670. * @dir: whether Tx or Rx
  671. * DMA_DIR_RX: Receive
  672. * DMA_DIR_TX: Transmit
  673. */
  674. static inline void pch_udc_set_dma(struct pch_udc_dev *dev, int dir)
  675. {
  676. if (dir == DMA_DIR_RX)
  677. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RDE);
  678. else if (dir == DMA_DIR_TX)
  679. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_TDE);
  680. }
  681. /**
  682. * pch_udc_clear_dma() - Clear the 'TDE' or RDE bit of device control
  683. * register depending on the direction specified
  684. * @dev: Reference to structure of type pch_udc_regs
  685. * @dir: Whether Tx or Rx
  686. * DMA_DIR_RX: Receive
  687. * DMA_DIR_TX: Transmit
  688. */
  689. static inline void pch_udc_clear_dma(struct pch_udc_dev *dev, int dir)
  690. {
  691. if (dir == DMA_DIR_RX)
  692. pch_udc_bit_clr(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_RDE);
  693. else if (dir == DMA_DIR_TX)
  694. pch_udc_bit_clr(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_TDE);
  695. }
  696. /**
  697. * pch_udc_set_csr_done() - Set the device control register
  698. * CSR done field (bit 13)
  699. * @dev: reference to structure of type pch_udc_regs
  700. */
  701. static inline void pch_udc_set_csr_done(struct pch_udc_dev *dev)
  702. {
  703. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR, UDC_DEVCTL_CSR_DONE);
  704. }
  705. /**
  706. * pch_udc_disable_interrupts() - Disables the specified interrupts
  707. * @dev: Reference to structure of type pch_udc_regs
  708. * @mask: Mask to disable interrupts
  709. */
  710. static inline void pch_udc_disable_interrupts(struct pch_udc_dev *dev,
  711. u32 mask)
  712. {
  713. pch_udc_bit_set(dev, UDC_DEVIRQMSK_ADDR, mask);
  714. }
  715. /**
  716. * pch_udc_enable_interrupts() - Enable the specified interrupts
  717. * @dev: Reference to structure of type pch_udc_regs
  718. * @mask: Mask to enable interrupts
  719. */
  720. static inline void pch_udc_enable_interrupts(struct pch_udc_dev *dev,
  721. u32 mask)
  722. {
  723. pch_udc_bit_clr(dev, UDC_DEVIRQMSK_ADDR, mask);
  724. }
  725. /**
  726. * pch_udc_disable_ep_interrupts() - Disable endpoint interrupts
  727. * @dev: Reference to structure of type pch_udc_regs
  728. * @mask: Mask to disable interrupts
  729. */
  730. static inline void pch_udc_disable_ep_interrupts(struct pch_udc_dev *dev,
  731. u32 mask)
  732. {
  733. pch_udc_bit_set(dev, UDC_EPIRQMSK_ADDR, mask);
  734. }
  735. /**
  736. * pch_udc_enable_ep_interrupts() - Enable endpoint interrupts
  737. * @dev: Reference to structure of type pch_udc_regs
  738. * @mask: Mask to enable interrupts
  739. */
  740. static inline void pch_udc_enable_ep_interrupts(struct pch_udc_dev *dev,
  741. u32 mask)
  742. {
  743. pch_udc_bit_clr(dev, UDC_EPIRQMSK_ADDR, mask);
  744. }
  745. /**
  746. * pch_udc_read_device_interrupts() - Read the device interrupts
  747. * @dev: Reference to structure of type pch_udc_regs
  748. * Retern The device interrupts
  749. */
  750. static inline u32 pch_udc_read_device_interrupts(struct pch_udc_dev *dev)
  751. {
  752. return pch_udc_readl(dev, UDC_DEVIRQSTS_ADDR);
  753. }
  754. /**
  755. * pch_udc_write_device_interrupts() - Write device interrupts
  756. * @dev: Reference to structure of type pch_udc_regs
  757. * @val: The value to be written to interrupt register
  758. */
  759. static inline void pch_udc_write_device_interrupts(struct pch_udc_dev *dev,
  760. u32 val)
  761. {
  762. pch_udc_writel(dev, val, UDC_DEVIRQSTS_ADDR);
  763. }
  764. /**
  765. * pch_udc_read_ep_interrupts() - Read the endpoint interrupts
  766. * @dev: Reference to structure of type pch_udc_regs
  767. * Retern The endpoint interrupt
  768. */
  769. static inline u32 pch_udc_read_ep_interrupts(struct pch_udc_dev *dev)
  770. {
  771. return pch_udc_readl(dev, UDC_EPIRQSTS_ADDR);
  772. }
  773. /**
  774. * pch_udc_write_ep_interrupts() - Clear endpoint interupts
  775. * @dev: Reference to structure of type pch_udc_regs
  776. * @val: The value to be written to interrupt register
  777. */
  778. static inline void pch_udc_write_ep_interrupts(struct pch_udc_dev *dev,
  779. u32 val)
  780. {
  781. pch_udc_writel(dev, val, UDC_EPIRQSTS_ADDR);
  782. }
  783. /**
  784. * pch_udc_read_device_status() - Read the device status
  785. * @dev: Reference to structure of type pch_udc_regs
  786. * Retern The device status
  787. */
  788. static inline u32 pch_udc_read_device_status(struct pch_udc_dev *dev)
  789. {
  790. return pch_udc_readl(dev, UDC_DEVSTS_ADDR);
  791. }
  792. /**
  793. * pch_udc_read_ep_control() - Read the endpoint control
  794. * @ep: Reference to structure of type pch_udc_ep_regs
  795. * Retern The endpoint control register value
  796. */
  797. static inline u32 pch_udc_read_ep_control(struct pch_udc_ep *ep)
  798. {
  799. return pch_udc_ep_readl(ep, UDC_EPCTL_ADDR);
  800. }
  801. /**
  802. * pch_udc_clear_ep_control() - Clear the endpoint control register
  803. * @ep: Reference to structure of type pch_udc_ep_regs
  804. * Retern The endpoint control register value
  805. */
  806. static inline void pch_udc_clear_ep_control(struct pch_udc_ep *ep)
  807. {
  808. return pch_udc_ep_writel(ep, 0, UDC_EPCTL_ADDR);
  809. }
  810. /**
  811. * pch_udc_read_ep_status() - Read the endpoint status
  812. * @ep: Reference to structure of type pch_udc_ep_regs
  813. * Retern The endpoint status
  814. */
  815. static inline u32 pch_udc_read_ep_status(struct pch_udc_ep *ep)
  816. {
  817. return pch_udc_ep_readl(ep, UDC_EPSTS_ADDR);
  818. }
  819. /**
  820. * pch_udc_clear_ep_status() - Clear the endpoint status
  821. * @ep: Reference to structure of type pch_udc_ep_regs
  822. * @stat: Endpoint status
  823. */
  824. static inline void pch_udc_clear_ep_status(struct pch_udc_ep *ep,
  825. u32 stat)
  826. {
  827. return pch_udc_ep_writel(ep, stat, UDC_EPSTS_ADDR);
  828. }
  829. /**
  830. * pch_udc_ep_set_nak() - Set the bit 7 (SNAK field)
  831. * of the endpoint control register
  832. * @ep: Reference to structure of type pch_udc_ep_regs
  833. */
  834. static inline void pch_udc_ep_set_nak(struct pch_udc_ep *ep)
  835. {
  836. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_SNAK);
  837. }
  838. /**
  839. * pch_udc_ep_clear_nak() - Set the bit 8 (CNAK field)
  840. * of the endpoint control register
  841. * @ep: reference to structure of type pch_udc_ep_regs
  842. */
  843. static void pch_udc_ep_clear_nak(struct pch_udc_ep *ep)
  844. {
  845. unsigned int loopcnt = 0;
  846. struct pch_udc_dev *dev = ep->dev;
  847. if (!(pch_udc_ep_readl(ep, UDC_EPCTL_ADDR) & UDC_EPCTL_NAK))
  848. return;
  849. if (!ep->in) {
  850. loopcnt = 10000;
  851. while (!(pch_udc_read_ep_status(ep) & UDC_EPSTS_MRXFIFO_EMP) &&
  852. --loopcnt)
  853. udelay(5);
  854. if (!loopcnt)
  855. dev_err(&dev->pdev->dev, "%s: RxFIFO not Empty\n",
  856. __func__);
  857. }
  858. loopcnt = 10000;
  859. while ((pch_udc_read_ep_control(ep) & UDC_EPCTL_NAK) && --loopcnt) {
  860. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_CNAK);
  861. udelay(5);
  862. }
  863. if (!loopcnt)
  864. dev_err(&dev->pdev->dev, "%s: Clear NAK not set for ep%d%s\n",
  865. __func__, ep->num, (ep->in ? "in" : "out"));
  866. }
  867. /**
  868. * pch_udc_ep_fifo_flush() - Flush the endpoint fifo
  869. * @ep: reference to structure of type pch_udc_ep_regs
  870. * @dir: direction of endpoint
  871. * 0: endpoint is OUT
  872. * !0: endpoint is IN
  873. */
  874. static void pch_udc_ep_fifo_flush(struct pch_udc_ep *ep, int dir)
  875. {
  876. if (dir) { /* IN ep */
  877. pch_udc_ep_bit_set(ep, UDC_EPCTL_ADDR, UDC_EPCTL_F);
  878. return;
  879. }
  880. }
  881. /**
  882. * pch_udc_ep_enable() - This api enables endpoint
  883. * @ep: reference to structure of type pch_udc_ep_regs
  884. * @cfg: current configuration information
  885. * @desc: endpoint descriptor
  886. */
  887. static void pch_udc_ep_enable(struct pch_udc_ep *ep,
  888. struct pch_udc_cfg_data *cfg,
  889. const struct usb_endpoint_descriptor *desc)
  890. {
  891. u32 val = 0;
  892. u32 buff_size = 0;
  893. pch_udc_ep_set_trfr_type(ep, desc->bmAttributes);
  894. if (ep->in)
  895. buff_size = UDC_EPIN_BUFF_SIZE;
  896. else
  897. buff_size = UDC_EPOUT_BUFF_SIZE;
  898. pch_udc_ep_set_bufsz(ep, buff_size, ep->in);
  899. pch_udc_ep_set_maxpkt(ep, usb_endpoint_maxp(desc));
  900. pch_udc_ep_set_nak(ep);
  901. pch_udc_ep_fifo_flush(ep, ep->in);
  902. /* Configure the endpoint */
  903. val = ep->num << UDC_CSR_NE_NUM_SHIFT | ep->in << UDC_CSR_NE_DIR_SHIFT |
  904. ((desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK) <<
  905. UDC_CSR_NE_TYPE_SHIFT) |
  906. (cfg->cur_cfg << UDC_CSR_NE_CFG_SHIFT) |
  907. (cfg->cur_intf << UDC_CSR_NE_INTF_SHIFT) |
  908. (cfg->cur_alt << UDC_CSR_NE_ALT_SHIFT) |
  909. usb_endpoint_maxp(desc) << UDC_CSR_NE_MAX_PKT_SHIFT;
  910. if (ep->in)
  911. pch_udc_write_csr(ep->dev, val, UDC_EPIN_IDX(ep->num));
  912. else
  913. pch_udc_write_csr(ep->dev, val, UDC_EPOUT_IDX(ep->num));
  914. }
  915. /**
  916. * pch_udc_ep_disable() - This api disables endpoint
  917. * @ep: reference to structure of type pch_udc_ep_regs
  918. */
  919. static void pch_udc_ep_disable(struct pch_udc_ep *ep)
  920. {
  921. if (ep->in) {
  922. /* flush the fifo */
  923. pch_udc_ep_writel(ep, UDC_EPCTL_F, UDC_EPCTL_ADDR);
  924. /* set NAK */
  925. pch_udc_ep_writel(ep, UDC_EPCTL_SNAK, UDC_EPCTL_ADDR);
  926. pch_udc_ep_bit_set(ep, UDC_EPSTS_ADDR, UDC_EPSTS_IN);
  927. } else {
  928. /* set NAK */
  929. pch_udc_ep_writel(ep, UDC_EPCTL_SNAK, UDC_EPCTL_ADDR);
  930. }
  931. /* reset desc pointer */
  932. pch_udc_ep_writel(ep, 0, UDC_DESPTR_ADDR);
  933. }
  934. /**
  935. * pch_udc_wait_ep_stall() - Wait EP stall.
  936. * @ep: reference to structure of type pch_udc_ep_regs
  937. */
  938. static void pch_udc_wait_ep_stall(struct pch_udc_ep *ep)
  939. {
  940. unsigned int count = 10000;
  941. /* Wait till idle */
  942. while ((pch_udc_read_ep_control(ep) & UDC_EPCTL_S) && --count)
  943. udelay(5);
  944. if (!count)
  945. dev_err(&ep->dev->pdev->dev, "%s: wait error\n", __func__);
  946. }
  947. /**
  948. * pch_udc_init() - This API initializes usb device controller
  949. * @dev: Rreference to pch_udc_regs structure
  950. */
  951. static void pch_udc_init(struct pch_udc_dev *dev)
  952. {
  953. if (NULL == dev) {
  954. pr_err("%s: Invalid address\n", __func__);
  955. return;
  956. }
  957. /* Soft Reset and Reset PHY */
  958. pch_udc_writel(dev, UDC_SRST, UDC_SRST_ADDR);
  959. pch_udc_writel(dev, UDC_SRST | UDC_PSRST, UDC_SRST_ADDR);
  960. mdelay(1);
  961. pch_udc_writel(dev, UDC_SRST, UDC_SRST_ADDR);
  962. pch_udc_writel(dev, 0x00, UDC_SRST_ADDR);
  963. mdelay(1);
  964. /* mask and clear all device interrupts */
  965. pch_udc_bit_set(dev, UDC_DEVIRQMSK_ADDR, UDC_DEVINT_MSK);
  966. pch_udc_bit_set(dev, UDC_DEVIRQSTS_ADDR, UDC_DEVINT_MSK);
  967. /* mask and clear all ep interrupts */
  968. pch_udc_bit_set(dev, UDC_EPIRQMSK_ADDR, UDC_EPINT_MSK_DISABLE_ALL);
  969. pch_udc_bit_set(dev, UDC_EPIRQSTS_ADDR, UDC_EPINT_MSK_DISABLE_ALL);
  970. /* enable dynamic CSR programmingi, self powered and device speed */
  971. if (speed_fs)
  972. pch_udc_bit_set(dev, UDC_DEVCFG_ADDR, UDC_DEVCFG_CSR_PRG |
  973. UDC_DEVCFG_SP | UDC_DEVCFG_SPD_FS);
  974. else /* defaul high speed */
  975. pch_udc_bit_set(dev, UDC_DEVCFG_ADDR, UDC_DEVCFG_CSR_PRG |
  976. UDC_DEVCFG_SP | UDC_DEVCFG_SPD_HS);
  977. pch_udc_bit_set(dev, UDC_DEVCTL_ADDR,
  978. (PCH_UDC_THLEN << UDC_DEVCTL_THLEN_SHIFT) |
  979. (PCH_UDC_BRLEN << UDC_DEVCTL_BRLEN_SHIFT) |
  980. UDC_DEVCTL_MODE | UDC_DEVCTL_BREN |
  981. UDC_DEVCTL_THE);
  982. }
  983. /**
  984. * pch_udc_exit() - This API exit usb device controller
  985. * @dev: Reference to pch_udc_regs structure
  986. */
  987. static void pch_udc_exit(struct pch_udc_dev *dev)
  988. {
  989. /* mask all device interrupts */
  990. pch_udc_bit_set(dev, UDC_DEVIRQMSK_ADDR, UDC_DEVINT_MSK);
  991. /* mask all ep interrupts */
  992. pch_udc_bit_set(dev, UDC_EPIRQMSK_ADDR, UDC_EPINT_MSK_DISABLE_ALL);
  993. /* put device in disconnected state */
  994. pch_udc_set_disconnect(dev);
  995. }
  996. /**
  997. * pch_udc_pcd_get_frame() - This API is invoked to get the current frame number
  998. * @gadget: Reference to the gadget driver
  999. *
  1000. * Return codes:
  1001. * 0: Success
  1002. * -EINVAL: If the gadget passed is NULL
  1003. */
  1004. static int pch_udc_pcd_get_frame(struct usb_gadget *gadget)
  1005. {
  1006. struct pch_udc_dev *dev;
  1007. if (!gadget)
  1008. return -EINVAL;
  1009. dev = container_of(gadget, struct pch_udc_dev, gadget);
  1010. return pch_udc_get_frame(dev);
  1011. }
  1012. /**
  1013. * pch_udc_pcd_wakeup() - This API is invoked to initiate a remote wakeup
  1014. * @gadget: Reference to the gadget driver
  1015. *
  1016. * Return codes:
  1017. * 0: Success
  1018. * -EINVAL: If the gadget passed is NULL
  1019. */
  1020. static int pch_udc_pcd_wakeup(struct usb_gadget *gadget)
  1021. {
  1022. struct pch_udc_dev *dev;
  1023. unsigned long flags;
  1024. if (!gadget)
  1025. return -EINVAL;
  1026. dev = container_of(gadget, struct pch_udc_dev, gadget);
  1027. spin_lock_irqsave(&dev->lock, flags);
  1028. pch_udc_rmt_wakeup(dev);
  1029. spin_unlock_irqrestore(&dev->lock, flags);
  1030. return 0;
  1031. }
  1032. /**
  1033. * pch_udc_pcd_selfpowered() - This API is invoked to specify whether the device
  1034. * is self powered or not
  1035. * @gadget: Reference to the gadget driver
  1036. * @value: Specifies self powered or not
  1037. *
  1038. * Return codes:
  1039. * 0: Success
  1040. * -EINVAL: If the gadget passed is NULL
  1041. */
  1042. static int pch_udc_pcd_selfpowered(struct usb_gadget *gadget, int value)
  1043. {
  1044. struct pch_udc_dev *dev;
  1045. if (!gadget)
  1046. return -EINVAL;
  1047. gadget->is_selfpowered = (value != 0);
  1048. dev = container_of(gadget, struct pch_udc_dev, gadget);
  1049. if (value)
  1050. pch_udc_set_selfpowered(dev);
  1051. else
  1052. pch_udc_clear_selfpowered(dev);
  1053. return 0;
  1054. }
  1055. /**
  1056. * pch_udc_pcd_pullup() - This API is invoked to make the device
  1057. * visible/invisible to the host
  1058. * @gadget: Reference to the gadget driver
  1059. * @is_on: Specifies whether the pull up is made active or inactive
  1060. *
  1061. * Return codes:
  1062. * 0: Success
  1063. * -EINVAL: If the gadget passed is NULL
  1064. */
  1065. static int pch_udc_pcd_pullup(struct usb_gadget *gadget, int is_on)
  1066. {
  1067. struct pch_udc_dev *dev;
  1068. unsigned long iflags;
  1069. if (!gadget)
  1070. return -EINVAL;
  1071. dev = container_of(gadget, struct pch_udc_dev, gadget);
  1072. spin_lock_irqsave(&dev->lock, iflags);
  1073. if (is_on) {
  1074. pch_udc_reconnect(dev);
  1075. } else {
  1076. if (dev->driver && dev->driver->disconnect) {
  1077. spin_unlock_irqrestore(&dev->lock, iflags);
  1078. dev->driver->disconnect(&dev->gadget);
  1079. spin_lock_irqsave(&dev->lock, iflags);
  1080. }
  1081. pch_udc_set_disconnect(dev);
  1082. }
  1083. spin_unlock_irqrestore(&dev->lock, iflags);
  1084. return 0;
  1085. }
  1086. /**
  1087. * pch_udc_pcd_vbus_session() - This API is used by a driver for an external
  1088. * transceiver (or GPIO) that
  1089. * detects a VBUS power session starting/ending
  1090. * @gadget: Reference to the gadget driver
  1091. * @is_active: specifies whether the session is starting or ending
  1092. *
  1093. * Return codes:
  1094. * 0: Success
  1095. * -EINVAL: If the gadget passed is NULL
  1096. */
  1097. static int pch_udc_pcd_vbus_session(struct usb_gadget *gadget, int is_active)
  1098. {
  1099. struct pch_udc_dev *dev;
  1100. if (!gadget)
  1101. return -EINVAL;
  1102. dev = container_of(gadget, struct pch_udc_dev, gadget);
  1103. pch_udc_vbus_session(dev, is_active);
  1104. return 0;
  1105. }
  1106. /**
  1107. * pch_udc_pcd_vbus_draw() - This API is used by gadget drivers during
  1108. * SET_CONFIGURATION calls to
  1109. * specify how much power the device can consume
  1110. * @gadget: Reference to the gadget driver
  1111. * @mA: specifies the current limit in 2mA unit
  1112. *
  1113. * Return codes:
  1114. * -EINVAL: If the gadget passed is NULL
  1115. * -EOPNOTSUPP:
  1116. */
  1117. static int pch_udc_pcd_vbus_draw(struct usb_gadget *gadget, unsigned int mA)
  1118. {
  1119. return -EOPNOTSUPP;
  1120. }
  1121. static int pch_udc_start(struct usb_gadget *g,
  1122. struct usb_gadget_driver *driver);
  1123. static int pch_udc_stop(struct usb_gadget *g);
  1124. static const struct usb_gadget_ops pch_udc_ops = {
  1125. .get_frame = pch_udc_pcd_get_frame,
  1126. .wakeup = pch_udc_pcd_wakeup,
  1127. .set_selfpowered = pch_udc_pcd_selfpowered,
  1128. .pullup = pch_udc_pcd_pullup,
  1129. .vbus_session = pch_udc_pcd_vbus_session,
  1130. .vbus_draw = pch_udc_pcd_vbus_draw,
  1131. .udc_start = pch_udc_start,
  1132. .udc_stop = pch_udc_stop,
  1133. };
  1134. /**
  1135. * pch_vbus_gpio_get_value() - This API gets value of GPIO port as VBUS status.
  1136. * @dev: Reference to the driver structure
  1137. *
  1138. * Return value:
  1139. * 1: VBUS is high
  1140. * 0: VBUS is low
  1141. * -1: It is not enable to detect VBUS using GPIO
  1142. */
  1143. static int pch_vbus_gpio_get_value(struct pch_udc_dev *dev)
  1144. {
  1145. int vbus = 0;
  1146. if (dev->vbus_gpio.port)
  1147. vbus = gpiod_get_value(dev->vbus_gpio.port) ? 1 : 0;
  1148. else
  1149. vbus = -1;
  1150. return vbus;
  1151. }
  1152. /**
  1153. * pch_vbus_gpio_work_fall() - This API keeps watch on VBUS becoming Low.
  1154. * If VBUS is Low, disconnect is processed
  1155. * @irq_work: Structure for WorkQueue
  1156. *
  1157. */
  1158. static void pch_vbus_gpio_work_fall(struct work_struct *irq_work)
  1159. {
  1160. struct pch_vbus_gpio_data *vbus_gpio = container_of(irq_work,
  1161. struct pch_vbus_gpio_data, irq_work_fall);
  1162. struct pch_udc_dev *dev =
  1163. container_of(vbus_gpio, struct pch_udc_dev, vbus_gpio);
  1164. int vbus_saved = -1;
  1165. int vbus;
  1166. int count;
  1167. if (!dev->vbus_gpio.port)
  1168. return;
  1169. for (count = 0; count < (PCH_VBUS_PERIOD / PCH_VBUS_INTERVAL);
  1170. count++) {
  1171. vbus = pch_vbus_gpio_get_value(dev);
  1172. if ((vbus_saved == vbus) && (vbus == 0)) {
  1173. dev_dbg(&dev->pdev->dev, "VBUS fell");
  1174. if (dev->driver
  1175. && dev->driver->disconnect) {
  1176. dev->driver->disconnect(
  1177. &dev->gadget);
  1178. }
  1179. if (dev->vbus_gpio.intr)
  1180. pch_udc_init(dev);
  1181. else
  1182. pch_udc_reconnect(dev);
  1183. return;
  1184. }
  1185. vbus_saved = vbus;
  1186. mdelay(PCH_VBUS_INTERVAL);
  1187. }
  1188. }
  1189. /**
  1190. * pch_vbus_gpio_work_rise() - This API checks VBUS is High.
  1191. * If VBUS is High, connect is processed
  1192. * @irq_work: Structure for WorkQueue
  1193. *
  1194. */
  1195. static void pch_vbus_gpio_work_rise(struct work_struct *irq_work)
  1196. {
  1197. struct pch_vbus_gpio_data *vbus_gpio = container_of(irq_work,
  1198. struct pch_vbus_gpio_data, irq_work_rise);
  1199. struct pch_udc_dev *dev =
  1200. container_of(vbus_gpio, struct pch_udc_dev, vbus_gpio);
  1201. int vbus;
  1202. if (!dev->vbus_gpio.port)
  1203. return;
  1204. mdelay(PCH_VBUS_INTERVAL);
  1205. vbus = pch_vbus_gpio_get_value(dev);
  1206. if (vbus == 1) {
  1207. dev_dbg(&dev->pdev->dev, "VBUS rose");
  1208. pch_udc_reconnect(dev);
  1209. return;
  1210. }
  1211. }
  1212. /**
  1213. * pch_vbus_gpio_irq() - IRQ handler for GPIO interrupt for changing VBUS
  1214. * @irq: Interrupt request number
  1215. * @data: Reference to the device structure
  1216. *
  1217. * Return codes:
  1218. * 0: Success
  1219. * -EINVAL: GPIO port is invalid or can't be initialized.
  1220. */
  1221. static irqreturn_t pch_vbus_gpio_irq(int irq, void *data)
  1222. {
  1223. struct pch_udc_dev *dev = (struct pch_udc_dev *)data;
  1224. if (!dev->vbus_gpio.port || !dev->vbus_gpio.intr)
  1225. return IRQ_NONE;
  1226. if (pch_vbus_gpio_get_value(dev))
  1227. schedule_work(&dev->vbus_gpio.irq_work_rise);
  1228. else
  1229. schedule_work(&dev->vbus_gpio.irq_work_fall);
  1230. return IRQ_HANDLED;
  1231. }
  1232. /**
  1233. * pch_vbus_gpio_init() - This API initializes GPIO port detecting VBUS.
  1234. * @dev: Reference to the driver structure
  1235. *
  1236. * Return codes:
  1237. * 0: Success
  1238. * -EINVAL: GPIO port is invalid or can't be initialized.
  1239. */
  1240. static int pch_vbus_gpio_init(struct pch_udc_dev *dev)
  1241. {
  1242. struct device *d = &dev->pdev->dev;
  1243. int err;
  1244. int irq_num = 0;
  1245. struct gpio_desc *gpiod;
  1246. dev->vbus_gpio.port = NULL;
  1247. dev->vbus_gpio.intr = 0;
  1248. /* Retrieve the GPIO line from the USB gadget device */
  1249. gpiod = devm_gpiod_get_optional(d, NULL, GPIOD_IN);
  1250. if (IS_ERR(gpiod))
  1251. return PTR_ERR(gpiod);
  1252. gpiod_set_consumer_name(gpiod, "pch_vbus");
  1253. dev->vbus_gpio.port = gpiod;
  1254. INIT_WORK(&dev->vbus_gpio.irq_work_fall, pch_vbus_gpio_work_fall);
  1255. irq_num = gpiod_to_irq(gpiod);
  1256. if (irq_num > 0) {
  1257. irq_set_irq_type(irq_num, IRQ_TYPE_EDGE_BOTH);
  1258. err = request_irq(irq_num, pch_vbus_gpio_irq, 0,
  1259. "vbus_detect", dev);
  1260. if (!err) {
  1261. dev->vbus_gpio.intr = irq_num;
  1262. INIT_WORK(&dev->vbus_gpio.irq_work_rise,
  1263. pch_vbus_gpio_work_rise);
  1264. } else {
  1265. pr_err("%s: can't request irq %d, err: %d\n",
  1266. __func__, irq_num, err);
  1267. }
  1268. }
  1269. return 0;
  1270. }
  1271. /**
  1272. * pch_vbus_gpio_free() - This API frees resources of GPIO port
  1273. * @dev: Reference to the driver structure
  1274. */
  1275. static void pch_vbus_gpio_free(struct pch_udc_dev *dev)
  1276. {
  1277. if (dev->vbus_gpio.intr)
  1278. free_irq(dev->vbus_gpio.intr, dev);
  1279. }
  1280. /**
  1281. * complete_req() - This API is invoked from the driver when processing
  1282. * of a request is complete
  1283. * @ep: Reference to the endpoint structure
  1284. * @req: Reference to the request structure
  1285. * @status: Indicates the success/failure of completion
  1286. */
  1287. static void complete_req(struct pch_udc_ep *ep, struct pch_udc_request *req,
  1288. int status)
  1289. __releases(&dev->lock)
  1290. __acquires(&dev->lock)
  1291. {
  1292. struct pch_udc_dev *dev;
  1293. unsigned halted = ep->halted;
  1294. list_del_init(&req->queue);
  1295. /* set new status if pending */
  1296. if (req->req.status == -EINPROGRESS)
  1297. req->req.status = status;
  1298. else
  1299. status = req->req.status;
  1300. dev = ep->dev;
  1301. usb_gadget_unmap_request(&dev->gadget, &req->req, ep->in);
  1302. ep->halted = 1;
  1303. spin_unlock(&dev->lock);
  1304. if (!ep->in)
  1305. pch_udc_ep_clear_rrdy(ep);
  1306. usb_gadget_giveback_request(&ep->ep, &req->req);
  1307. spin_lock(&dev->lock);
  1308. ep->halted = halted;
  1309. }
  1310. /**
  1311. * empty_req_queue() - This API empties the request queue of an endpoint
  1312. * @ep: Reference to the endpoint structure
  1313. */
  1314. static void empty_req_queue(struct pch_udc_ep *ep)
  1315. {
  1316. struct pch_udc_request *req;
  1317. ep->halted = 1;
  1318. while (!list_empty(&ep->queue)) {
  1319. req = list_entry(ep->queue.next, struct pch_udc_request, queue);
  1320. complete_req(ep, req, -ESHUTDOWN); /* Remove from list */
  1321. }
  1322. }
  1323. /**
  1324. * pch_udc_free_dma_chain() - This function frees the DMA chain created
  1325. * for the request
  1326. * @dev: Reference to the driver structure
  1327. * @req: Reference to the request to be freed
  1328. *
  1329. * Return codes:
  1330. * 0: Success
  1331. */
  1332. static void pch_udc_free_dma_chain(struct pch_udc_dev *dev,
  1333. struct pch_udc_request *req)
  1334. {
  1335. struct pch_udc_data_dma_desc *td = req->td_data;
  1336. unsigned i = req->chain_len;
  1337. dma_addr_t addr2;
  1338. dma_addr_t addr = (dma_addr_t)td->next;
  1339. td->next = 0x00;
  1340. for (; i > 1; --i) {
  1341. /* do not free first desc., will be done by free for request */
  1342. td = phys_to_virt(addr);
  1343. addr2 = (dma_addr_t)td->next;
  1344. dma_pool_free(dev->data_requests, td, addr);
  1345. addr = addr2;
  1346. }
  1347. req->chain_len = 1;
  1348. }
  1349. /**
  1350. * pch_udc_create_dma_chain() - This function creates or reinitializes
  1351. * a DMA chain
  1352. * @ep: Reference to the endpoint structure
  1353. * @req: Reference to the request
  1354. * @buf_len: The buffer length
  1355. * @gfp_flags: Flags to be used while mapping the data buffer
  1356. *
  1357. * Return codes:
  1358. * 0: success,
  1359. * -ENOMEM: dma_pool_alloc invocation fails
  1360. */
  1361. static int pch_udc_create_dma_chain(struct pch_udc_ep *ep,
  1362. struct pch_udc_request *req,
  1363. unsigned long buf_len,
  1364. gfp_t gfp_flags)
  1365. {
  1366. struct pch_udc_data_dma_desc *td = req->td_data, *last;
  1367. unsigned long bytes = req->req.length, i = 0;
  1368. dma_addr_t dma_addr;
  1369. unsigned len = 1;
  1370. if (req->chain_len > 1)
  1371. pch_udc_free_dma_chain(ep->dev, req);
  1372. td->dataptr = req->req.dma;
  1373. td->status = PCH_UDC_BS_HST_BSY;
  1374. for (; ; bytes -= buf_len, ++len) {
  1375. td->status = PCH_UDC_BS_HST_BSY | min(buf_len, bytes);
  1376. if (bytes <= buf_len)
  1377. break;
  1378. last = td;
  1379. td = dma_pool_alloc(ep->dev->data_requests, gfp_flags,
  1380. &dma_addr);
  1381. if (!td)
  1382. goto nomem;
  1383. i += buf_len;
  1384. td->dataptr = req->td_data->dataptr + i;
  1385. last->next = dma_addr;
  1386. }
  1387. req->td_data_last = td;
  1388. td->status |= PCH_UDC_DMA_LAST;
  1389. td->next = req->td_data_phys;
  1390. req->chain_len = len;
  1391. return 0;
  1392. nomem:
  1393. if (len > 1) {
  1394. req->chain_len = len;
  1395. pch_udc_free_dma_chain(ep->dev, req);
  1396. }
  1397. req->chain_len = 1;
  1398. return -ENOMEM;
  1399. }
  1400. /**
  1401. * prepare_dma() - This function creates and initializes the DMA chain
  1402. * for the request
  1403. * @ep: Reference to the endpoint structure
  1404. * @req: Reference to the request
  1405. * @gfp: Flag to be used while mapping the data buffer
  1406. *
  1407. * Return codes:
  1408. * 0: Success
  1409. * Other 0: linux error number on failure
  1410. */
  1411. static int prepare_dma(struct pch_udc_ep *ep, struct pch_udc_request *req,
  1412. gfp_t gfp)
  1413. {
  1414. int retval;
  1415. /* Allocate and create a DMA chain */
  1416. retval = pch_udc_create_dma_chain(ep, req, ep->ep.maxpacket, gfp);
  1417. if (retval) {
  1418. pr_err("%s: could not create DMA chain:%d\n", __func__, retval);
  1419. return retval;
  1420. }
  1421. if (ep->in)
  1422. req->td_data->status = (req->td_data->status &
  1423. ~PCH_UDC_BUFF_STS) | PCH_UDC_BS_HST_RDY;
  1424. return 0;
  1425. }
  1426. /**
  1427. * process_zlp() - This function process zero length packets
  1428. * from the gadget driver
  1429. * @ep: Reference to the endpoint structure
  1430. * @req: Reference to the request
  1431. */
  1432. static void process_zlp(struct pch_udc_ep *ep, struct pch_udc_request *req)
  1433. {
  1434. struct pch_udc_dev *dev = ep->dev;
  1435. /* IN zlp's are handled by hardware */
  1436. complete_req(ep, req, 0);
  1437. /* if set_config or set_intf is waiting for ack by zlp
  1438. * then set CSR_DONE
  1439. */
  1440. if (dev->set_cfg_not_acked) {
  1441. pch_udc_set_csr_done(dev);
  1442. dev->set_cfg_not_acked = 0;
  1443. }
  1444. /* setup command is ACK'ed now by zlp */
  1445. if (!dev->stall && dev->waiting_zlp_ack) {
  1446. pch_udc_ep_clear_nak(&(dev->ep[UDC_EP0IN_IDX]));
  1447. dev->waiting_zlp_ack = 0;
  1448. }
  1449. }
  1450. /**
  1451. * pch_udc_start_rxrequest() - This function starts the receive requirement.
  1452. * @ep: Reference to the endpoint structure
  1453. * @req: Reference to the request structure
  1454. */
  1455. static void pch_udc_start_rxrequest(struct pch_udc_ep *ep,
  1456. struct pch_udc_request *req)
  1457. {
  1458. struct pch_udc_data_dma_desc *td_data;
  1459. pch_udc_clear_dma(ep->dev, DMA_DIR_RX);
  1460. td_data = req->td_data;
  1461. /* Set the status bits for all descriptors */
  1462. while (1) {
  1463. td_data->status = (td_data->status & ~PCH_UDC_BUFF_STS) |
  1464. PCH_UDC_BS_HST_RDY;
  1465. if ((td_data->status & PCH_UDC_DMA_LAST) == PCH_UDC_DMA_LAST)
  1466. break;
  1467. td_data = phys_to_virt(td_data->next);
  1468. }
  1469. /* Write the descriptor pointer */
  1470. pch_udc_ep_set_ddptr(ep, req->td_data_phys);
  1471. req->dma_going = 1;
  1472. pch_udc_enable_ep_interrupts(ep->dev, UDC_EPINT_OUT_EP0 << ep->num);
  1473. pch_udc_set_dma(ep->dev, DMA_DIR_RX);
  1474. pch_udc_ep_clear_nak(ep);
  1475. pch_udc_ep_set_rrdy(ep);
  1476. }
  1477. /**
  1478. * pch_udc_pcd_ep_enable() - This API enables the endpoint. It is called
  1479. * from gadget driver
  1480. * @usbep: Reference to the USB endpoint structure
  1481. * @desc: Reference to the USB endpoint descriptor structure
  1482. *
  1483. * Return codes:
  1484. * 0: Success
  1485. * -EINVAL:
  1486. * -ESHUTDOWN:
  1487. */
  1488. static int pch_udc_pcd_ep_enable(struct usb_ep *usbep,
  1489. const struct usb_endpoint_descriptor *desc)
  1490. {
  1491. struct pch_udc_ep *ep;
  1492. struct pch_udc_dev *dev;
  1493. unsigned long iflags;
  1494. if (!usbep || (usbep->name == ep0_string) || !desc ||
  1495. (desc->bDescriptorType != USB_DT_ENDPOINT) || !desc->wMaxPacketSize)
  1496. return -EINVAL;
  1497. ep = container_of(usbep, struct pch_udc_ep, ep);
  1498. dev = ep->dev;
  1499. if (!dev->driver || (dev->gadget.speed == USB_SPEED_UNKNOWN))
  1500. return -ESHUTDOWN;
  1501. spin_lock_irqsave(&dev->lock, iflags);
  1502. ep->ep.desc = desc;
  1503. ep->halted = 0;
  1504. pch_udc_ep_enable(ep, &ep->dev->cfg_data, desc);
  1505. ep->ep.maxpacket = usb_endpoint_maxp(desc);
  1506. pch_udc_enable_ep_interrupts(ep->dev, PCH_UDC_EPINT(ep->in, ep->num));
  1507. spin_unlock_irqrestore(&dev->lock, iflags);
  1508. return 0;
  1509. }
  1510. /**
  1511. * pch_udc_pcd_ep_disable() - This API disables endpoint and is called
  1512. * from gadget driver
  1513. * @usbep: Reference to the USB endpoint structure
  1514. *
  1515. * Return codes:
  1516. * 0: Success
  1517. * -EINVAL:
  1518. */
  1519. static int pch_udc_pcd_ep_disable(struct usb_ep *usbep)
  1520. {
  1521. struct pch_udc_ep *ep;
  1522. unsigned long iflags;
  1523. if (!usbep)
  1524. return -EINVAL;
  1525. ep = container_of(usbep, struct pch_udc_ep, ep);
  1526. if ((usbep->name == ep0_string) || !ep->ep.desc)
  1527. return -EINVAL;
  1528. spin_lock_irqsave(&ep->dev->lock, iflags);
  1529. empty_req_queue(ep);
  1530. ep->halted = 1;
  1531. pch_udc_ep_disable(ep);
  1532. pch_udc_disable_ep_interrupts(ep->dev, PCH_UDC_EPINT(ep->in, ep->num));
  1533. ep->ep.desc = NULL;
  1534. INIT_LIST_HEAD(&ep->queue);
  1535. spin_unlock_irqrestore(&ep->dev->lock, iflags);
  1536. return 0;
  1537. }
  1538. /**
  1539. * pch_udc_alloc_request() - This function allocates request structure.
  1540. * It is called by gadget driver
  1541. * @usbep: Reference to the USB endpoint structure
  1542. * @gfp: Flag to be used while allocating memory
  1543. *
  1544. * Return codes:
  1545. * NULL: Failure
  1546. * Allocated address: Success
  1547. */
  1548. static struct usb_request *pch_udc_alloc_request(struct usb_ep *usbep,
  1549. gfp_t gfp)
  1550. {
  1551. struct pch_udc_request *req;
  1552. struct pch_udc_ep *ep;
  1553. struct pch_udc_data_dma_desc *dma_desc;
  1554. if (!usbep)
  1555. return NULL;
  1556. ep = container_of(usbep, struct pch_udc_ep, ep);
  1557. req = kzalloc(sizeof *req, gfp);
  1558. if (!req)
  1559. return NULL;
  1560. req->req.dma = DMA_ADDR_INVALID;
  1561. INIT_LIST_HEAD(&req->queue);
  1562. if (!ep->dev->dma_addr)
  1563. return &req->req;
  1564. /* ep0 in requests are allocated from data pool here */
  1565. dma_desc = dma_pool_alloc(ep->dev->data_requests, gfp,
  1566. &req->td_data_phys);
  1567. if (NULL == dma_desc) {
  1568. kfree(req);
  1569. return NULL;
  1570. }
  1571. /* prevent from using desc. - set HOST BUSY */
  1572. dma_desc->status |= PCH_UDC_BS_HST_BSY;
  1573. dma_desc->dataptr = lower_32_bits(DMA_ADDR_INVALID);
  1574. req->td_data = dma_desc;
  1575. req->td_data_last = dma_desc;
  1576. req->chain_len = 1;
  1577. return &req->req;
  1578. }
  1579. /**
  1580. * pch_udc_free_request() - This function frees request structure.
  1581. * It is called by gadget driver
  1582. * @usbep: Reference to the USB endpoint structure
  1583. * @usbreq: Reference to the USB request
  1584. */
  1585. static void pch_udc_free_request(struct usb_ep *usbep,
  1586. struct usb_request *usbreq)
  1587. {
  1588. struct pch_udc_ep *ep;
  1589. struct pch_udc_request *req;
  1590. struct pch_udc_dev *dev;
  1591. if (!usbep || !usbreq)
  1592. return;
  1593. ep = container_of(usbep, struct pch_udc_ep, ep);
  1594. req = container_of(usbreq, struct pch_udc_request, req);
  1595. dev = ep->dev;
  1596. if (!list_empty(&req->queue))
  1597. dev_err(&dev->pdev->dev, "%s: %s req=0x%p queue not empty\n",
  1598. __func__, usbep->name, req);
  1599. if (req->td_data != NULL) {
  1600. if (req->chain_len > 1)
  1601. pch_udc_free_dma_chain(ep->dev, req);
  1602. dma_pool_free(ep->dev->data_requests, req->td_data,
  1603. req->td_data_phys);
  1604. }
  1605. kfree(req);
  1606. }
  1607. /**
  1608. * pch_udc_pcd_queue() - This function queues a request packet. It is called
  1609. * by gadget driver
  1610. * @usbep: Reference to the USB endpoint structure
  1611. * @usbreq: Reference to the USB request
  1612. * @gfp: Flag to be used while mapping the data buffer
  1613. *
  1614. * Return codes:
  1615. * 0: Success
  1616. * linux error number: Failure
  1617. */
  1618. static int pch_udc_pcd_queue(struct usb_ep *usbep, struct usb_request *usbreq,
  1619. gfp_t gfp)
  1620. {
  1621. int retval = 0;
  1622. struct pch_udc_ep *ep;
  1623. struct pch_udc_dev *dev;
  1624. struct pch_udc_request *req;
  1625. unsigned long iflags;
  1626. if (!usbep || !usbreq || !usbreq->complete || !usbreq->buf)
  1627. return -EINVAL;
  1628. ep = container_of(usbep, struct pch_udc_ep, ep);
  1629. dev = ep->dev;
  1630. if (!ep->ep.desc && ep->num)
  1631. return -EINVAL;
  1632. req = container_of(usbreq, struct pch_udc_request, req);
  1633. if (!list_empty(&req->queue))
  1634. return -EINVAL;
  1635. if (!dev->driver || (dev->gadget.speed == USB_SPEED_UNKNOWN))
  1636. return -ESHUTDOWN;
  1637. spin_lock_irqsave(&dev->lock, iflags);
  1638. /* map the buffer for dma */
  1639. retval = usb_gadget_map_request(&dev->gadget, usbreq, ep->in);
  1640. if (retval)
  1641. goto probe_end;
  1642. if (usbreq->length > 0) {
  1643. retval = prepare_dma(ep, req, GFP_ATOMIC);
  1644. if (retval)
  1645. goto probe_end;
  1646. }
  1647. usbreq->actual = 0;
  1648. usbreq->status = -EINPROGRESS;
  1649. req->dma_done = 0;
  1650. if (list_empty(&ep->queue) && !ep->halted) {
  1651. /* no pending transfer, so start this req */
  1652. if (!usbreq->length) {
  1653. process_zlp(ep, req);
  1654. retval = 0;
  1655. goto probe_end;
  1656. }
  1657. if (!ep->in) {
  1658. pch_udc_start_rxrequest(ep, req);
  1659. } else {
  1660. /*
  1661. * For IN trfr the descriptors will be programmed and
  1662. * P bit will be set when
  1663. * we get an IN token
  1664. */
  1665. pch_udc_wait_ep_stall(ep);
  1666. pch_udc_ep_clear_nak(ep);
  1667. pch_udc_enable_ep_interrupts(ep->dev, (1 << ep->num));
  1668. }
  1669. }
  1670. /* Now add this request to the ep's pending requests */
  1671. if (req != NULL)
  1672. list_add_tail(&req->queue, &ep->queue);
  1673. probe_end:
  1674. spin_unlock_irqrestore(&dev->lock, iflags);
  1675. return retval;
  1676. }
  1677. /**
  1678. * pch_udc_pcd_dequeue() - This function de-queues a request packet.
  1679. * It is called by gadget driver
  1680. * @usbep: Reference to the USB endpoint structure
  1681. * @usbreq: Reference to the USB request
  1682. *
  1683. * Return codes:
  1684. * 0: Success
  1685. * linux error number: Failure
  1686. */
  1687. static int pch_udc_pcd_dequeue(struct usb_ep *usbep,
  1688. struct usb_request *usbreq)
  1689. {
  1690. struct pch_udc_ep *ep;
  1691. struct pch_udc_request *req;
  1692. unsigned long flags;
  1693. int ret = -EINVAL;
  1694. ep = container_of(usbep, struct pch_udc_ep, ep);
  1695. if (!usbep || !usbreq || (!ep->ep.desc && ep->num))
  1696. return ret;
  1697. req = container_of(usbreq, struct pch_udc_request, req);
  1698. spin_lock_irqsave(&ep->dev->lock, flags);
  1699. /* make sure it's still queued on this endpoint */
  1700. list_for_each_entry(req, &ep->queue, queue) {
  1701. if (&req->req == usbreq) {
  1702. pch_udc_ep_set_nak(ep);
  1703. if (!list_empty(&req->queue))
  1704. complete_req(ep, req, -ECONNRESET);
  1705. ret = 0;
  1706. break;
  1707. }
  1708. }
  1709. spin_unlock_irqrestore(&ep->dev->lock, flags);
  1710. return ret;
  1711. }
  1712. /**
  1713. * pch_udc_pcd_set_halt() - This function Sets or clear the endpoint halt
  1714. * feature
  1715. * @usbep: Reference to the USB endpoint structure
  1716. * @halt: Specifies whether to set or clear the feature
  1717. *
  1718. * Return codes:
  1719. * 0: Success
  1720. * linux error number: Failure
  1721. */
  1722. static int pch_udc_pcd_set_halt(struct usb_ep *usbep, int halt)
  1723. {
  1724. struct pch_udc_ep *ep;
  1725. unsigned long iflags;
  1726. int ret;
  1727. if (!usbep)
  1728. return -EINVAL;
  1729. ep = container_of(usbep, struct pch_udc_ep, ep);
  1730. if (!ep->ep.desc && !ep->num)
  1731. return -EINVAL;
  1732. if (!ep->dev->driver || (ep->dev->gadget.speed == USB_SPEED_UNKNOWN))
  1733. return -ESHUTDOWN;
  1734. spin_lock_irqsave(&udc_stall_spinlock, iflags);
  1735. if (list_empty(&ep->queue)) {
  1736. if (halt) {
  1737. if (ep->num == PCH_UDC_EP0)
  1738. ep->dev->stall = 1;
  1739. pch_udc_ep_set_stall(ep);
  1740. pch_udc_enable_ep_interrupts(
  1741. ep->dev, PCH_UDC_EPINT(ep->in, ep->num));
  1742. } else {
  1743. pch_udc_ep_clear_stall(ep);
  1744. }
  1745. ret = 0;
  1746. } else {
  1747. ret = -EAGAIN;
  1748. }
  1749. spin_unlock_irqrestore(&udc_stall_spinlock, iflags);
  1750. return ret;
  1751. }
  1752. /**
  1753. * pch_udc_pcd_set_wedge() - This function Sets or clear the endpoint
  1754. * halt feature
  1755. * @usbep: Reference to the USB endpoint structure
  1756. *
  1757. * Return codes:
  1758. * 0: Success
  1759. * linux error number: Failure
  1760. */
  1761. static int pch_udc_pcd_set_wedge(struct usb_ep *usbep)
  1762. {
  1763. struct pch_udc_ep *ep;
  1764. unsigned long iflags;
  1765. int ret;
  1766. if (!usbep)
  1767. return -EINVAL;
  1768. ep = container_of(usbep, struct pch_udc_ep, ep);
  1769. if (!ep->ep.desc && !ep->num)
  1770. return -EINVAL;
  1771. if (!ep->dev->driver || (ep->dev->gadget.speed == USB_SPEED_UNKNOWN))
  1772. return -ESHUTDOWN;
  1773. spin_lock_irqsave(&udc_stall_spinlock, iflags);
  1774. if (!list_empty(&ep->queue)) {
  1775. ret = -EAGAIN;
  1776. } else {
  1777. if (ep->num == PCH_UDC_EP0)
  1778. ep->dev->stall = 1;
  1779. pch_udc_ep_set_stall(ep);
  1780. pch_udc_enable_ep_interrupts(ep->dev,
  1781. PCH_UDC_EPINT(ep->in, ep->num));
  1782. ep->dev->prot_stall = 1;
  1783. ret = 0;
  1784. }
  1785. spin_unlock_irqrestore(&udc_stall_spinlock, iflags);
  1786. return ret;
  1787. }
  1788. /**
  1789. * pch_udc_pcd_fifo_flush() - This function Flush the FIFO of specified endpoint
  1790. * @usbep: Reference to the USB endpoint structure
  1791. */
  1792. static void pch_udc_pcd_fifo_flush(struct usb_ep *usbep)
  1793. {
  1794. struct pch_udc_ep *ep;
  1795. if (!usbep)
  1796. return;
  1797. ep = container_of(usbep, struct pch_udc_ep, ep);
  1798. if (ep->ep.desc || !ep->num)
  1799. pch_udc_ep_fifo_flush(ep, ep->in);
  1800. }
  1801. static const struct usb_ep_ops pch_udc_ep_ops = {
  1802. .enable = pch_udc_pcd_ep_enable,
  1803. .disable = pch_udc_pcd_ep_disable,
  1804. .alloc_request = pch_udc_alloc_request,
  1805. .free_request = pch_udc_free_request,
  1806. .queue = pch_udc_pcd_queue,
  1807. .dequeue = pch_udc_pcd_dequeue,
  1808. .set_halt = pch_udc_pcd_set_halt,
  1809. .set_wedge = pch_udc_pcd_set_wedge,
  1810. .fifo_status = NULL,
  1811. .fifo_flush = pch_udc_pcd_fifo_flush,
  1812. };
  1813. /**
  1814. * pch_udc_init_setup_buff() - This function initializes the SETUP buffer
  1815. * @td_stp: Reference to the SETP buffer structure
  1816. */
  1817. static void pch_udc_init_setup_buff(struct pch_udc_stp_dma_desc *td_stp)
  1818. {
  1819. static u32 pky_marker;
  1820. if (!td_stp)
  1821. return;
  1822. td_stp->reserved = ++pky_marker;
  1823. memset(&td_stp->request, 0xFF, sizeof td_stp->request);
  1824. td_stp->status = PCH_UDC_BS_HST_RDY;
  1825. }
  1826. /**
  1827. * pch_udc_start_next_txrequest() - This function starts
  1828. * the next transmission requirement
  1829. * @ep: Reference to the endpoint structure
  1830. */
  1831. static void pch_udc_start_next_txrequest(struct pch_udc_ep *ep)
  1832. {
  1833. struct pch_udc_request *req;
  1834. struct pch_udc_data_dma_desc *td_data;
  1835. if (pch_udc_read_ep_control(ep) & UDC_EPCTL_P)
  1836. return;
  1837. if (list_empty(&ep->queue))
  1838. return;
  1839. /* next request */
  1840. req = list_entry(ep->queue.next, struct pch_udc_request, queue);
  1841. if (req->dma_going)
  1842. return;
  1843. if (!req->td_data)
  1844. return;
  1845. pch_udc_wait_ep_stall(ep);
  1846. req->dma_going = 1;
  1847. pch_udc_ep_set_ddptr(ep, 0);
  1848. td_data = req->td_data;
  1849. while (1) {
  1850. td_data->status = (td_data->status & ~PCH_UDC_BUFF_STS) |
  1851. PCH_UDC_BS_HST_RDY;
  1852. if ((td_data->status & PCH_UDC_DMA_LAST) == PCH_UDC_DMA_LAST)
  1853. break;
  1854. td_data = phys_to_virt(td_data->next);
  1855. }
  1856. pch_udc_ep_set_ddptr(ep, req->td_data_phys);
  1857. pch_udc_set_dma(ep->dev, DMA_DIR_TX);
  1858. pch_udc_ep_set_pd(ep);
  1859. pch_udc_enable_ep_interrupts(ep->dev, PCH_UDC_EPINT(ep->in, ep->num));
  1860. pch_udc_ep_clear_nak(ep);
  1861. }
  1862. /**
  1863. * pch_udc_complete_transfer() - This function completes a transfer
  1864. * @ep: Reference to the endpoint structure
  1865. */
  1866. static void pch_udc_complete_transfer(struct pch_udc_ep *ep)
  1867. {
  1868. struct pch_udc_request *req;
  1869. struct pch_udc_dev *dev = ep->dev;
  1870. if (list_empty(&ep->queue))
  1871. return;
  1872. req = list_entry(ep->queue.next, struct pch_udc_request, queue);
  1873. if ((req->td_data_last->status & PCH_UDC_BUFF_STS) !=
  1874. PCH_UDC_BS_DMA_DONE)
  1875. return;
  1876. if ((req->td_data_last->status & PCH_UDC_RXTX_STS) !=
  1877. PCH_UDC_RTS_SUCC) {
  1878. dev_err(&dev->pdev->dev, "Invalid RXTX status (0x%08x) "
  1879. "epstatus=0x%08x\n",
  1880. (req->td_data_last->status & PCH_UDC_RXTX_STS),
  1881. (int)(ep->epsts));
  1882. return;
  1883. }
  1884. req->req.actual = req->req.length;
  1885. req->td_data_last->status = PCH_UDC_BS_HST_BSY | PCH_UDC_DMA_LAST;
  1886. req->td_data->status = PCH_UDC_BS_HST_BSY | PCH_UDC_DMA_LAST;
  1887. complete_req(ep, req, 0);
  1888. req->dma_going = 0;
  1889. if (!list_empty(&ep->queue)) {
  1890. pch_udc_wait_ep_stall(ep);
  1891. pch_udc_ep_clear_nak(ep);
  1892. pch_udc_enable_ep_interrupts(ep->dev,
  1893. PCH_UDC_EPINT(ep->in, ep->num));
  1894. } else {
  1895. pch_udc_disable_ep_interrupts(ep->dev,
  1896. PCH_UDC_EPINT(ep->in, ep->num));
  1897. }
  1898. }
  1899. /**
  1900. * pch_udc_complete_receiver() - This function completes a receiver
  1901. * @ep: Reference to the endpoint structure
  1902. */
  1903. static void pch_udc_complete_receiver(struct pch_udc_ep *ep)
  1904. {
  1905. struct pch_udc_request *req;
  1906. struct pch_udc_dev *dev = ep->dev;
  1907. unsigned int count;
  1908. struct pch_udc_data_dma_desc *td;
  1909. dma_addr_t addr;
  1910. if (list_empty(&ep->queue))
  1911. return;
  1912. /* next request */
  1913. req = list_entry(ep->queue.next, struct pch_udc_request, queue);
  1914. pch_udc_clear_dma(ep->dev, DMA_DIR_RX);
  1915. pch_udc_ep_set_ddptr(ep, 0);
  1916. if ((req->td_data_last->status & PCH_UDC_BUFF_STS) ==
  1917. PCH_UDC_BS_DMA_DONE)
  1918. td = req->td_data_last;
  1919. else
  1920. td = req->td_data;
  1921. while (1) {
  1922. if ((td->status & PCH_UDC_RXTX_STS) != PCH_UDC_RTS_SUCC) {
  1923. dev_err(&dev->pdev->dev, "Invalid RXTX status=0x%08x "
  1924. "epstatus=0x%08x\n",
  1925. (req->td_data->status & PCH_UDC_RXTX_STS),
  1926. (int)(ep->epsts));
  1927. return;
  1928. }
  1929. if ((td->status & PCH_UDC_BUFF_STS) == PCH_UDC_BS_DMA_DONE)
  1930. if (td->status & PCH_UDC_DMA_LAST) {
  1931. count = td->status & PCH_UDC_RXTX_BYTES;
  1932. break;
  1933. }
  1934. if (td == req->td_data_last) {
  1935. dev_err(&dev->pdev->dev, "Not complete RX descriptor");
  1936. return;
  1937. }
  1938. addr = (dma_addr_t)td->next;
  1939. td = phys_to_virt(addr);
  1940. }
  1941. /* on 64k packets the RXBYTES field is zero */
  1942. if (!count && (req->req.length == UDC_DMA_MAXPACKET))
  1943. count = UDC_DMA_MAXPACKET;
  1944. req->td_data->status |= PCH_UDC_DMA_LAST;
  1945. td->status |= PCH_UDC_BS_HST_BSY;
  1946. req->dma_going = 0;
  1947. req->req.actual = count;
  1948. complete_req(ep, req, 0);
  1949. /* If there is a new/failed requests try that now */
  1950. if (!list_empty(&ep->queue)) {
  1951. req = list_entry(ep->queue.next, struct pch_udc_request, queue);
  1952. pch_udc_start_rxrequest(ep, req);
  1953. }
  1954. }
  1955. /**
  1956. * pch_udc_svc_data_in() - This function process endpoint interrupts
  1957. * for IN endpoints
  1958. * @dev: Reference to the device structure
  1959. * @ep_num: Endpoint that generated the interrupt
  1960. */
  1961. static void pch_udc_svc_data_in(struct pch_udc_dev *dev, int ep_num)
  1962. {
  1963. u32 epsts;
  1964. struct pch_udc_ep *ep;
  1965. ep = &dev->ep[UDC_EPIN_IDX(ep_num)];
  1966. epsts = ep->epsts;
  1967. ep->epsts = 0;
  1968. if (!(epsts & (UDC_EPSTS_IN | UDC_EPSTS_BNA | UDC_EPSTS_HE |
  1969. UDC_EPSTS_TDC | UDC_EPSTS_RCS | UDC_EPSTS_TXEMPTY |
  1970. UDC_EPSTS_RSS | UDC_EPSTS_XFERDONE)))
  1971. return;
  1972. if ((epsts & UDC_EPSTS_BNA))
  1973. return;
  1974. if (epsts & UDC_EPSTS_HE)
  1975. return;
  1976. if (epsts & UDC_EPSTS_RSS) {
  1977. pch_udc_ep_set_stall(ep);
  1978. pch_udc_enable_ep_interrupts(ep->dev,
  1979. PCH_UDC_EPINT(ep->in, ep->num));
  1980. }
  1981. if (epsts & UDC_EPSTS_RCS) {
  1982. if (!dev->prot_stall) {
  1983. pch_udc_ep_clear_stall(ep);
  1984. } else {
  1985. pch_udc_ep_set_stall(ep);
  1986. pch_udc_enable_ep_interrupts(ep->dev,
  1987. PCH_UDC_EPINT(ep->in, ep->num));
  1988. }
  1989. }
  1990. if (epsts & UDC_EPSTS_TDC)
  1991. pch_udc_complete_transfer(ep);
  1992. /* On IN interrupt, provide data if we have any */
  1993. if ((epsts & UDC_EPSTS_IN) && !(epsts & UDC_EPSTS_RSS) &&
  1994. !(epsts & UDC_EPSTS_TDC) && !(epsts & UDC_EPSTS_TXEMPTY))
  1995. pch_udc_start_next_txrequest(ep);
  1996. }
  1997. /**
  1998. * pch_udc_svc_data_out() - Handles interrupts from OUT endpoint
  1999. * @dev: Reference to the device structure
  2000. * @ep_num: Endpoint that generated the interrupt
  2001. */
  2002. static void pch_udc_svc_data_out(struct pch_udc_dev *dev, int ep_num)
  2003. {
  2004. u32 epsts;
  2005. struct pch_udc_ep *ep;
  2006. struct pch_udc_request *req = NULL;
  2007. ep = &dev->ep[UDC_EPOUT_IDX(ep_num)];
  2008. epsts = ep->epsts;
  2009. ep->epsts = 0;
  2010. if ((epsts & UDC_EPSTS_BNA) && (!list_empty(&ep->queue))) {
  2011. /* next request */
  2012. req = list_entry(ep->queue.next, struct pch_udc_request,
  2013. queue);
  2014. if ((req->td_data_last->status & PCH_UDC_BUFF_STS) !=
  2015. PCH_UDC_BS_DMA_DONE) {
  2016. if (!req->dma_going)
  2017. pch_udc_start_rxrequest(ep, req);
  2018. return;
  2019. }
  2020. }
  2021. if (epsts & UDC_EPSTS_HE)
  2022. return;
  2023. if (epsts & UDC_EPSTS_RSS) {
  2024. pch_udc_ep_set_stall(ep);
  2025. pch_udc_enable_ep_interrupts(ep->dev,
  2026. PCH_UDC_EPINT(ep->in, ep->num));
  2027. }
  2028. if (epsts & UDC_EPSTS_RCS) {
  2029. if (!dev->prot_stall) {
  2030. pch_udc_ep_clear_stall(ep);
  2031. } else {
  2032. pch_udc_ep_set_stall(ep);
  2033. pch_udc_enable_ep_interrupts(ep->dev,
  2034. PCH_UDC_EPINT(ep->in, ep->num));
  2035. }
  2036. }
  2037. if (((epsts & UDC_EPSTS_OUT_MASK) >> UDC_EPSTS_OUT_SHIFT) ==
  2038. UDC_EPSTS_OUT_DATA) {
  2039. if (ep->dev->prot_stall == 1) {
  2040. pch_udc_ep_set_stall(ep);
  2041. pch_udc_enable_ep_interrupts(ep->dev,
  2042. PCH_UDC_EPINT(ep->in, ep->num));
  2043. } else {
  2044. pch_udc_complete_receiver(ep);
  2045. }
  2046. }
  2047. if (list_empty(&ep->queue))
  2048. pch_udc_set_dma(dev, DMA_DIR_RX);
  2049. }
  2050. static int pch_udc_gadget_setup(struct pch_udc_dev *dev)
  2051. __must_hold(&dev->lock)
  2052. {
  2053. int rc;
  2054. /* In some cases we can get an interrupt before driver gets setup */
  2055. if (!dev->driver)
  2056. return -ESHUTDOWN;
  2057. spin_unlock(&dev->lock);
  2058. rc = dev->driver->setup(&dev->gadget, &dev->setup_data);
  2059. spin_lock(&dev->lock);
  2060. return rc;
  2061. }
  2062. /**
  2063. * pch_udc_svc_control_in() - Handle Control IN endpoint interrupts
  2064. * @dev: Reference to the device structure
  2065. */
  2066. static void pch_udc_svc_control_in(struct pch_udc_dev *dev)
  2067. {
  2068. u32 epsts;
  2069. struct pch_udc_ep *ep;
  2070. struct pch_udc_ep *ep_out;
  2071. ep = &dev->ep[UDC_EP0IN_IDX];
  2072. ep_out = &dev->ep[UDC_EP0OUT_IDX];
  2073. epsts = ep->epsts;
  2074. ep->epsts = 0;
  2075. if (!(epsts & (UDC_EPSTS_IN | UDC_EPSTS_BNA | UDC_EPSTS_HE |
  2076. UDC_EPSTS_TDC | UDC_EPSTS_RCS | UDC_EPSTS_TXEMPTY |
  2077. UDC_EPSTS_XFERDONE)))
  2078. return;
  2079. if ((epsts & UDC_EPSTS_BNA))
  2080. return;
  2081. if (epsts & UDC_EPSTS_HE)
  2082. return;
  2083. if ((epsts & UDC_EPSTS_TDC) && (!dev->stall)) {
  2084. pch_udc_complete_transfer(ep);
  2085. pch_udc_clear_dma(dev, DMA_DIR_RX);
  2086. ep_out->td_data->status = (ep_out->td_data->status &
  2087. ~PCH_UDC_BUFF_STS) |
  2088. PCH_UDC_BS_HST_RDY;
  2089. pch_udc_ep_clear_nak(ep_out);
  2090. pch_udc_set_dma(dev, DMA_DIR_RX);
  2091. pch_udc_ep_set_rrdy(ep_out);
  2092. }
  2093. /* On IN interrupt, provide data if we have any */
  2094. if ((epsts & UDC_EPSTS_IN) && !(epsts & UDC_EPSTS_TDC) &&
  2095. !(epsts & UDC_EPSTS_TXEMPTY))
  2096. pch_udc_start_next_txrequest(ep);
  2097. }
  2098. /**
  2099. * pch_udc_svc_control_out() - Routine that handle Control
  2100. * OUT endpoint interrupts
  2101. * @dev: Reference to the device structure
  2102. */
  2103. static void pch_udc_svc_control_out(struct pch_udc_dev *dev)
  2104. __releases(&dev->lock)
  2105. __acquires(&dev->lock)
  2106. {
  2107. u32 stat;
  2108. int setup_supported;
  2109. struct pch_udc_ep *ep;
  2110. ep = &dev->ep[UDC_EP0OUT_IDX];
  2111. stat = ep->epsts;
  2112. ep->epsts = 0;
  2113. /* If setup data */
  2114. if (((stat & UDC_EPSTS_OUT_MASK) >> UDC_EPSTS_OUT_SHIFT) ==
  2115. UDC_EPSTS_OUT_SETUP) {
  2116. dev->stall = 0;
  2117. dev->ep[UDC_EP0IN_IDX].halted = 0;
  2118. dev->ep[UDC_EP0OUT_IDX].halted = 0;
  2119. dev->setup_data = ep->td_stp->request;
  2120. pch_udc_init_setup_buff(ep->td_stp);
  2121. pch_udc_clear_dma(dev, DMA_DIR_RX);
  2122. pch_udc_ep_fifo_flush(&(dev->ep[UDC_EP0IN_IDX]),
  2123. dev->ep[UDC_EP0IN_IDX].in);
  2124. if ((dev->setup_data.bRequestType & USB_DIR_IN))
  2125. dev->gadget.ep0 = &dev->ep[UDC_EP0IN_IDX].ep;
  2126. else /* OUT */
  2127. dev->gadget.ep0 = &ep->ep;
  2128. /* If Mass storage Reset */
  2129. if ((dev->setup_data.bRequestType == 0x21) &&
  2130. (dev->setup_data.bRequest == 0xFF))
  2131. dev->prot_stall = 0;
  2132. /* call gadget with setup data received */
  2133. setup_supported = pch_udc_gadget_setup(dev);
  2134. if (dev->setup_data.bRequestType & USB_DIR_IN) {
  2135. ep->td_data->status = (ep->td_data->status &
  2136. ~PCH_UDC_BUFF_STS) |
  2137. PCH_UDC_BS_HST_RDY;
  2138. pch_udc_ep_set_ddptr(ep, ep->td_data_phys);
  2139. }
  2140. /* ep0 in returns data on IN phase */
  2141. if (setup_supported >= 0 && setup_supported <
  2142. UDC_EP0IN_MAX_PKT_SIZE) {
  2143. pch_udc_ep_clear_nak(&(dev->ep[UDC_EP0IN_IDX]));
  2144. /* Gadget would have queued a request when
  2145. * we called the setup */
  2146. if (!(dev->setup_data.bRequestType & USB_DIR_IN)) {
  2147. pch_udc_set_dma(dev, DMA_DIR_RX);
  2148. pch_udc_ep_clear_nak(ep);
  2149. }
  2150. } else if (setup_supported < 0) {
  2151. /* if unsupported request, then stall */
  2152. pch_udc_ep_set_stall(&(dev->ep[UDC_EP0IN_IDX]));
  2153. pch_udc_enable_ep_interrupts(ep->dev,
  2154. PCH_UDC_EPINT(ep->in, ep->num));
  2155. dev->stall = 0;
  2156. pch_udc_set_dma(dev, DMA_DIR_RX);
  2157. } else {
  2158. dev->waiting_zlp_ack = 1;
  2159. }
  2160. } else if ((((stat & UDC_EPSTS_OUT_MASK) >> UDC_EPSTS_OUT_SHIFT) ==
  2161. UDC_EPSTS_OUT_DATA) && !dev->stall) {
  2162. pch_udc_clear_dma(dev, DMA_DIR_RX);
  2163. pch_udc_ep_set_ddptr(ep, 0);
  2164. if (!list_empty(&ep->queue)) {
  2165. ep->epsts = stat;
  2166. pch_udc_svc_data_out(dev, PCH_UDC_EP0);
  2167. }
  2168. pch_udc_set_dma(dev, DMA_DIR_RX);
  2169. }
  2170. pch_udc_ep_set_rrdy(ep);
  2171. }
  2172. /**
  2173. * pch_udc_postsvc_epinters() - This function enables end point interrupts
  2174. * and clears NAK status
  2175. * @dev: Reference to the device structure
  2176. * @ep_num: End point number
  2177. */
  2178. static void pch_udc_postsvc_epinters(struct pch_udc_dev *dev, int ep_num)
  2179. {
  2180. struct pch_udc_ep *ep = &dev->ep[UDC_EPIN_IDX(ep_num)];
  2181. if (list_empty(&ep->queue))
  2182. return;
  2183. pch_udc_enable_ep_interrupts(ep->dev, PCH_UDC_EPINT(ep->in, ep->num));
  2184. pch_udc_ep_clear_nak(ep);
  2185. }
  2186. /**
  2187. * pch_udc_read_all_epstatus() - This function read all endpoint status
  2188. * @dev: Reference to the device structure
  2189. * @ep_intr: Status of endpoint interrupt
  2190. */
  2191. static void pch_udc_read_all_epstatus(struct pch_udc_dev *dev, u32 ep_intr)
  2192. {
  2193. int i;
  2194. struct pch_udc_ep *ep;
  2195. for (i = 0; i < PCH_UDC_USED_EP_NUM; i++) {
  2196. /* IN */
  2197. if (ep_intr & (0x1 << i)) {
  2198. ep = &dev->ep[UDC_EPIN_IDX(i)];
  2199. ep->epsts = pch_udc_read_ep_status(ep);
  2200. pch_udc_clear_ep_status(ep, ep->epsts);
  2201. }
  2202. /* OUT */
  2203. if (ep_intr & (0x10000 << i)) {
  2204. ep = &dev->ep[UDC_EPOUT_IDX(i)];
  2205. ep->epsts = pch_udc_read_ep_status(ep);
  2206. pch_udc_clear_ep_status(ep, ep->epsts);
  2207. }
  2208. }
  2209. }
  2210. /**
  2211. * pch_udc_activate_control_ep() - This function enables the control endpoints
  2212. * for traffic after a reset
  2213. * @dev: Reference to the device structure
  2214. */
  2215. static void pch_udc_activate_control_ep(struct pch_udc_dev *dev)
  2216. {
  2217. struct pch_udc_ep *ep;
  2218. u32 val;
  2219. /* Setup the IN endpoint */
  2220. ep = &dev->ep[UDC_EP0IN_IDX];
  2221. pch_udc_clear_ep_control(ep);
  2222. pch_udc_ep_fifo_flush(ep, ep->in);
  2223. pch_udc_ep_set_bufsz(ep, UDC_EP0IN_BUFF_SIZE, ep->in);
  2224. pch_udc_ep_set_maxpkt(ep, UDC_EP0IN_MAX_PKT_SIZE);
  2225. /* Initialize the IN EP Descriptor */
  2226. ep->td_data = NULL;
  2227. ep->td_stp = NULL;
  2228. ep->td_data_phys = 0;
  2229. ep->td_stp_phys = 0;
  2230. /* Setup the OUT endpoint */
  2231. ep = &dev->ep[UDC_EP0OUT_IDX];
  2232. pch_udc_clear_ep_control(ep);
  2233. pch_udc_ep_fifo_flush(ep, ep->in);
  2234. pch_udc_ep_set_bufsz(ep, UDC_EP0OUT_BUFF_SIZE, ep->in);
  2235. pch_udc_ep_set_maxpkt(ep, UDC_EP0OUT_MAX_PKT_SIZE);
  2236. val = UDC_EP0OUT_MAX_PKT_SIZE << UDC_CSR_NE_MAX_PKT_SHIFT;
  2237. pch_udc_write_csr(ep->dev, val, UDC_EP0OUT_IDX);
  2238. /* Initialize the SETUP buffer */
  2239. pch_udc_init_setup_buff(ep->td_stp);
  2240. /* Write the pointer address of dma descriptor */
  2241. pch_udc_ep_set_subptr(ep, ep->td_stp_phys);
  2242. /* Write the pointer address of Setup descriptor */
  2243. pch_udc_ep_set_ddptr(ep, ep->td_data_phys);
  2244. /* Initialize the dma descriptor */
  2245. ep->td_data->status = PCH_UDC_DMA_LAST;
  2246. ep->td_data->dataptr = dev->dma_addr;
  2247. ep->td_data->next = ep->td_data_phys;
  2248. pch_udc_ep_clear_nak(ep);
  2249. }
  2250. /**
  2251. * pch_udc_svc_ur_interrupt() - This function handles a USB reset interrupt
  2252. * @dev: Reference to driver structure
  2253. */
  2254. static void pch_udc_svc_ur_interrupt(struct pch_udc_dev *dev)
  2255. {
  2256. struct pch_udc_ep *ep;
  2257. int i;
  2258. pch_udc_clear_dma(dev, DMA_DIR_TX);
  2259. pch_udc_clear_dma(dev, DMA_DIR_RX);
  2260. /* Mask all endpoint interrupts */
  2261. pch_udc_disable_ep_interrupts(dev, UDC_EPINT_MSK_DISABLE_ALL);
  2262. /* clear all endpoint interrupts */
  2263. pch_udc_write_ep_interrupts(dev, UDC_EPINT_MSK_DISABLE_ALL);
  2264. for (i = 0; i < PCH_UDC_EP_NUM; i++) {
  2265. ep = &dev->ep[i];
  2266. pch_udc_clear_ep_status(ep, UDC_EPSTS_ALL_CLR_MASK);
  2267. pch_udc_clear_ep_control(ep);
  2268. pch_udc_ep_set_ddptr(ep, 0);
  2269. pch_udc_write_csr(ep->dev, 0x00, i);
  2270. }
  2271. dev->stall = 0;
  2272. dev->prot_stall = 0;
  2273. dev->waiting_zlp_ack = 0;
  2274. dev->set_cfg_not_acked = 0;
  2275. /* disable ep to empty req queue. Skip the control EP's */
  2276. for (i = 0; i < (PCH_UDC_USED_EP_NUM*2); i++) {
  2277. ep = &dev->ep[i];
  2278. pch_udc_ep_set_nak(ep);
  2279. pch_udc_ep_fifo_flush(ep, ep->in);
  2280. /* Complete request queue */
  2281. empty_req_queue(ep);
  2282. }
  2283. if (dev->driver) {
  2284. spin_unlock(&dev->lock);
  2285. usb_gadget_udc_reset(&dev->gadget, dev->driver);
  2286. spin_lock(&dev->lock);
  2287. }
  2288. }
  2289. /**
  2290. * pch_udc_svc_enum_interrupt() - This function handles a USB speed enumeration
  2291. * done interrupt
  2292. * @dev: Reference to driver structure
  2293. */
  2294. static void pch_udc_svc_enum_interrupt(struct pch_udc_dev *dev)
  2295. {
  2296. u32 dev_stat, dev_speed;
  2297. u32 speed = USB_SPEED_FULL;
  2298. dev_stat = pch_udc_read_device_status(dev);
  2299. dev_speed = (dev_stat & UDC_DEVSTS_ENUM_SPEED_MASK) >>
  2300. UDC_DEVSTS_ENUM_SPEED_SHIFT;
  2301. switch (dev_speed) {
  2302. case UDC_DEVSTS_ENUM_SPEED_HIGH:
  2303. speed = USB_SPEED_HIGH;
  2304. break;
  2305. case UDC_DEVSTS_ENUM_SPEED_FULL:
  2306. speed = USB_SPEED_FULL;
  2307. break;
  2308. case UDC_DEVSTS_ENUM_SPEED_LOW:
  2309. speed = USB_SPEED_LOW;
  2310. break;
  2311. default:
  2312. BUG();
  2313. }
  2314. dev->gadget.speed = speed;
  2315. pch_udc_activate_control_ep(dev);
  2316. pch_udc_enable_ep_interrupts(dev, UDC_EPINT_IN_EP0 | UDC_EPINT_OUT_EP0);
  2317. pch_udc_set_dma(dev, DMA_DIR_TX);
  2318. pch_udc_set_dma(dev, DMA_DIR_RX);
  2319. pch_udc_ep_set_rrdy(&(dev->ep[UDC_EP0OUT_IDX]));
  2320. /* enable device interrupts */
  2321. pch_udc_enable_interrupts(dev, UDC_DEVINT_UR | UDC_DEVINT_US |
  2322. UDC_DEVINT_ES | UDC_DEVINT_ENUM |
  2323. UDC_DEVINT_SI | UDC_DEVINT_SC);
  2324. }
  2325. /**
  2326. * pch_udc_svc_intf_interrupt() - This function handles a set interface
  2327. * interrupt
  2328. * @dev: Reference to driver structure
  2329. */
  2330. static void pch_udc_svc_intf_interrupt(struct pch_udc_dev *dev)
  2331. {
  2332. u32 reg, dev_stat = 0;
  2333. int i;
  2334. dev_stat = pch_udc_read_device_status(dev);
  2335. dev->cfg_data.cur_intf = (dev_stat & UDC_DEVSTS_INTF_MASK) >>
  2336. UDC_DEVSTS_INTF_SHIFT;
  2337. dev->cfg_data.cur_alt = (dev_stat & UDC_DEVSTS_ALT_MASK) >>
  2338. UDC_DEVSTS_ALT_SHIFT;
  2339. dev->set_cfg_not_acked = 1;
  2340. /* Construct the usb request for gadget driver and inform it */
  2341. memset(&dev->setup_data, 0 , sizeof dev->setup_data);
  2342. dev->setup_data.bRequest = USB_REQ_SET_INTERFACE;
  2343. dev->setup_data.bRequestType = USB_RECIP_INTERFACE;
  2344. dev->setup_data.wValue = cpu_to_le16(dev->cfg_data.cur_alt);
  2345. dev->setup_data.wIndex = cpu_to_le16(dev->cfg_data.cur_intf);
  2346. /* programm the Endpoint Cfg registers */
  2347. /* Only one end point cfg register */
  2348. reg = pch_udc_read_csr(dev, UDC_EP0OUT_IDX);
  2349. reg = (reg & ~UDC_CSR_NE_INTF_MASK) |
  2350. (dev->cfg_data.cur_intf << UDC_CSR_NE_INTF_SHIFT);
  2351. reg = (reg & ~UDC_CSR_NE_ALT_MASK) |
  2352. (dev->cfg_data.cur_alt << UDC_CSR_NE_ALT_SHIFT);
  2353. pch_udc_write_csr(dev, reg, UDC_EP0OUT_IDX);
  2354. for (i = 0; i < PCH_UDC_USED_EP_NUM * 2; i++) {
  2355. /* clear stall bits */
  2356. pch_udc_ep_clear_stall(&(dev->ep[i]));
  2357. dev->ep[i].halted = 0;
  2358. }
  2359. dev->stall = 0;
  2360. pch_udc_gadget_setup(dev);
  2361. }
  2362. /**
  2363. * pch_udc_svc_cfg_interrupt() - This function handles a set configuration
  2364. * interrupt
  2365. * @dev: Reference to driver structure
  2366. */
  2367. static void pch_udc_svc_cfg_interrupt(struct pch_udc_dev *dev)
  2368. {
  2369. int i;
  2370. u32 reg, dev_stat = 0;
  2371. dev_stat = pch_udc_read_device_status(dev);
  2372. dev->set_cfg_not_acked = 1;
  2373. dev->cfg_data.cur_cfg = (dev_stat & UDC_DEVSTS_CFG_MASK) >>
  2374. UDC_DEVSTS_CFG_SHIFT;
  2375. /* make usb request for gadget driver */
  2376. memset(&dev->setup_data, 0 , sizeof dev->setup_data);
  2377. dev->setup_data.bRequest = USB_REQ_SET_CONFIGURATION;
  2378. dev->setup_data.wValue = cpu_to_le16(dev->cfg_data.cur_cfg);
  2379. /* program the NE registers */
  2380. /* Only one end point cfg register */
  2381. reg = pch_udc_read_csr(dev, UDC_EP0OUT_IDX);
  2382. reg = (reg & ~UDC_CSR_NE_CFG_MASK) |
  2383. (dev->cfg_data.cur_cfg << UDC_CSR_NE_CFG_SHIFT);
  2384. pch_udc_write_csr(dev, reg, UDC_EP0OUT_IDX);
  2385. for (i = 0; i < PCH_UDC_USED_EP_NUM * 2; i++) {
  2386. /* clear stall bits */
  2387. pch_udc_ep_clear_stall(&(dev->ep[i]));
  2388. dev->ep[i].halted = 0;
  2389. }
  2390. dev->stall = 0;
  2391. /* call gadget zero with setup data received */
  2392. pch_udc_gadget_setup(dev);
  2393. }
  2394. /**
  2395. * pch_udc_dev_isr() - This function services device interrupts
  2396. * by invoking appropriate routines.
  2397. * @dev: Reference to the device structure
  2398. * @dev_intr: The Device interrupt status.
  2399. */
  2400. static void pch_udc_dev_isr(struct pch_udc_dev *dev, u32 dev_intr)
  2401. {
  2402. int vbus;
  2403. /* USB Reset Interrupt */
  2404. if (dev_intr & UDC_DEVINT_UR) {
  2405. pch_udc_svc_ur_interrupt(dev);
  2406. dev_dbg(&dev->pdev->dev, "USB_RESET\n");
  2407. }
  2408. /* Enumeration Done Interrupt */
  2409. if (dev_intr & UDC_DEVINT_ENUM) {
  2410. pch_udc_svc_enum_interrupt(dev);
  2411. dev_dbg(&dev->pdev->dev, "USB_ENUM\n");
  2412. }
  2413. /* Set Interface Interrupt */
  2414. if (dev_intr & UDC_DEVINT_SI)
  2415. pch_udc_svc_intf_interrupt(dev);
  2416. /* Set Config Interrupt */
  2417. if (dev_intr & UDC_DEVINT_SC)
  2418. pch_udc_svc_cfg_interrupt(dev);
  2419. /* USB Suspend interrupt */
  2420. if (dev_intr & UDC_DEVINT_US) {
  2421. if (dev->driver
  2422. && dev->driver->suspend) {
  2423. spin_unlock(&dev->lock);
  2424. dev->driver->suspend(&dev->gadget);
  2425. spin_lock(&dev->lock);
  2426. }
  2427. vbus = pch_vbus_gpio_get_value(dev);
  2428. if ((dev->vbus_session == 0)
  2429. && (vbus != 1)) {
  2430. if (dev->driver && dev->driver->disconnect) {
  2431. spin_unlock(&dev->lock);
  2432. dev->driver->disconnect(&dev->gadget);
  2433. spin_lock(&dev->lock);
  2434. }
  2435. pch_udc_reconnect(dev);
  2436. } else if ((dev->vbus_session == 0)
  2437. && (vbus == 1)
  2438. && !dev->vbus_gpio.intr)
  2439. schedule_work(&dev->vbus_gpio.irq_work_fall);
  2440. dev_dbg(&dev->pdev->dev, "USB_SUSPEND\n");
  2441. }
  2442. /* Clear the SOF interrupt, if enabled */
  2443. if (dev_intr & UDC_DEVINT_SOF)
  2444. dev_dbg(&dev->pdev->dev, "SOF\n");
  2445. /* ES interrupt, IDLE > 3ms on the USB */
  2446. if (dev_intr & UDC_DEVINT_ES)
  2447. dev_dbg(&dev->pdev->dev, "ES\n");
  2448. /* RWKP interrupt */
  2449. if (dev_intr & UDC_DEVINT_RWKP)
  2450. dev_dbg(&dev->pdev->dev, "RWKP\n");
  2451. }
  2452. /**
  2453. * pch_udc_isr() - This function handles interrupts from the PCH USB Device
  2454. * @irq: Interrupt request number
  2455. * @pdev: Reference to the device structure
  2456. */
  2457. static irqreturn_t pch_udc_isr(int irq, void *pdev)
  2458. {
  2459. struct pch_udc_dev *dev = (struct pch_udc_dev *) pdev;
  2460. u32 dev_intr, ep_intr;
  2461. int i;
  2462. dev_intr = pch_udc_read_device_interrupts(dev);
  2463. ep_intr = pch_udc_read_ep_interrupts(dev);
  2464. /* For a hot plug, this find that the controller is hung up. */
  2465. if (dev_intr == ep_intr)
  2466. if (dev_intr == pch_udc_readl(dev, UDC_DEVCFG_ADDR)) {
  2467. dev_dbg(&dev->pdev->dev, "UDC: Hung up\n");
  2468. /* The controller is reset */
  2469. pch_udc_writel(dev, UDC_SRST, UDC_SRST_ADDR);
  2470. return IRQ_HANDLED;
  2471. }
  2472. if (dev_intr)
  2473. /* Clear device interrupts */
  2474. pch_udc_write_device_interrupts(dev, dev_intr);
  2475. if (ep_intr)
  2476. /* Clear ep interrupts */
  2477. pch_udc_write_ep_interrupts(dev, ep_intr);
  2478. if (!dev_intr && !ep_intr)
  2479. return IRQ_NONE;
  2480. spin_lock(&dev->lock);
  2481. if (dev_intr)
  2482. pch_udc_dev_isr(dev, dev_intr);
  2483. if (ep_intr) {
  2484. pch_udc_read_all_epstatus(dev, ep_intr);
  2485. /* Process Control In interrupts, if present */
  2486. if (ep_intr & UDC_EPINT_IN_EP0) {
  2487. pch_udc_svc_control_in(dev);
  2488. pch_udc_postsvc_epinters(dev, 0);
  2489. }
  2490. /* Process Control Out interrupts, if present */
  2491. if (ep_intr & UDC_EPINT_OUT_EP0)
  2492. pch_udc_svc_control_out(dev);
  2493. /* Process data in end point interrupts */
  2494. for (i = 1; i < PCH_UDC_USED_EP_NUM; i++) {
  2495. if (ep_intr & (1 << i)) {
  2496. pch_udc_svc_data_in(dev, i);
  2497. pch_udc_postsvc_epinters(dev, i);
  2498. }
  2499. }
  2500. /* Process data out end point interrupts */
  2501. for (i = UDC_EPINT_OUT_SHIFT + 1; i < (UDC_EPINT_OUT_SHIFT +
  2502. PCH_UDC_USED_EP_NUM); i++)
  2503. if (ep_intr & (1 << i))
  2504. pch_udc_svc_data_out(dev, i -
  2505. UDC_EPINT_OUT_SHIFT);
  2506. }
  2507. spin_unlock(&dev->lock);
  2508. return IRQ_HANDLED;
  2509. }
  2510. /**
  2511. * pch_udc_setup_ep0() - This function enables control endpoint for traffic
  2512. * @dev: Reference to the device structure
  2513. */
  2514. static void pch_udc_setup_ep0(struct pch_udc_dev *dev)
  2515. {
  2516. /* enable ep0 interrupts */
  2517. pch_udc_enable_ep_interrupts(dev, UDC_EPINT_IN_EP0 |
  2518. UDC_EPINT_OUT_EP0);
  2519. /* enable device interrupts */
  2520. pch_udc_enable_interrupts(dev, UDC_DEVINT_UR | UDC_DEVINT_US |
  2521. UDC_DEVINT_ES | UDC_DEVINT_ENUM |
  2522. UDC_DEVINT_SI | UDC_DEVINT_SC);
  2523. }
  2524. /**
  2525. * pch_udc_pcd_reinit() - This API initializes the endpoint structures
  2526. * @dev: Reference to the driver structure
  2527. */
  2528. static void pch_udc_pcd_reinit(struct pch_udc_dev *dev)
  2529. {
  2530. const char *const ep_string[] = {
  2531. ep0_string, "ep0out", "ep1in", "ep1out", "ep2in", "ep2out",
  2532. "ep3in", "ep3out", "ep4in", "ep4out", "ep5in", "ep5out",
  2533. "ep6in", "ep6out", "ep7in", "ep7out", "ep8in", "ep8out",
  2534. "ep9in", "ep9out", "ep10in", "ep10out", "ep11in", "ep11out",
  2535. "ep12in", "ep12out", "ep13in", "ep13out", "ep14in", "ep14out",
  2536. "ep15in", "ep15out",
  2537. };
  2538. int i;
  2539. dev->gadget.speed = USB_SPEED_UNKNOWN;
  2540. INIT_LIST_HEAD(&dev->gadget.ep_list);
  2541. /* Initialize the endpoints structures */
  2542. memset(dev->ep, 0, sizeof dev->ep);
  2543. for (i = 0; i < PCH_UDC_EP_NUM; i++) {
  2544. struct pch_udc_ep *ep = &dev->ep[i];
  2545. ep->dev = dev;
  2546. ep->halted = 1;
  2547. ep->num = i / 2;
  2548. ep->in = ~i & 1;
  2549. ep->ep.name = ep_string[i];
  2550. ep->ep.ops = &pch_udc_ep_ops;
  2551. if (ep->in) {
  2552. ep->offset_addr = ep->num * UDC_EP_REG_SHIFT;
  2553. ep->ep.caps.dir_in = true;
  2554. } else {
  2555. ep->offset_addr = (UDC_EPINT_OUT_SHIFT + ep->num) *
  2556. UDC_EP_REG_SHIFT;
  2557. ep->ep.caps.dir_out = true;
  2558. }
  2559. if (i == UDC_EP0IN_IDX || i == UDC_EP0OUT_IDX) {
  2560. ep->ep.caps.type_control = true;
  2561. } else {
  2562. ep->ep.caps.type_iso = true;
  2563. ep->ep.caps.type_bulk = true;
  2564. ep->ep.caps.type_int = true;
  2565. }
  2566. /* need to set ep->ep.maxpacket and set Default Configuration?*/
  2567. usb_ep_set_maxpacket_limit(&ep->ep, UDC_BULK_MAX_PKT_SIZE);
  2568. list_add_tail(&ep->ep.ep_list, &dev->gadget.ep_list);
  2569. INIT_LIST_HEAD(&ep->queue);
  2570. }
  2571. usb_ep_set_maxpacket_limit(&dev->ep[UDC_EP0IN_IDX].ep, UDC_EP0IN_MAX_PKT_SIZE);
  2572. usb_ep_set_maxpacket_limit(&dev->ep[UDC_EP0OUT_IDX].ep, UDC_EP0OUT_MAX_PKT_SIZE);
  2573. /* remove ep0 in and out from the list. They have own pointer */
  2574. list_del_init(&dev->ep[UDC_EP0IN_IDX].ep.ep_list);
  2575. list_del_init(&dev->ep[UDC_EP0OUT_IDX].ep.ep_list);
  2576. dev->gadget.ep0 = &dev->ep[UDC_EP0IN_IDX].ep;
  2577. INIT_LIST_HEAD(&dev->gadget.ep0->ep_list);
  2578. }
  2579. /**
  2580. * pch_udc_pcd_init() - This API initializes the driver structure
  2581. * @dev: Reference to the driver structure
  2582. *
  2583. * Return codes:
  2584. * 0: Success
  2585. * -ERRNO: All kind of errors when retrieving VBUS GPIO
  2586. */
  2587. static int pch_udc_pcd_init(struct pch_udc_dev *dev)
  2588. {
  2589. int ret;
  2590. pch_udc_init(dev);
  2591. pch_udc_pcd_reinit(dev);
  2592. ret = pch_vbus_gpio_init(dev);
  2593. if (ret)
  2594. pch_udc_exit(dev);
  2595. return ret;
  2596. }
  2597. /**
  2598. * init_dma_pools() - create dma pools during initialization
  2599. * @dev: reference to struct pci_dev
  2600. */
  2601. static int init_dma_pools(struct pch_udc_dev *dev)
  2602. {
  2603. struct pch_udc_stp_dma_desc *td_stp;
  2604. struct pch_udc_data_dma_desc *td_data;
  2605. void *ep0out_buf;
  2606. /* DMA setup */
  2607. dev->data_requests = dma_pool_create("data_requests", &dev->pdev->dev,
  2608. sizeof(struct pch_udc_data_dma_desc), 0, 0);
  2609. if (!dev->data_requests) {
  2610. dev_err(&dev->pdev->dev, "%s: can't get request data pool\n",
  2611. __func__);
  2612. return -ENOMEM;
  2613. }
  2614. /* dma desc for setup data */
  2615. dev->stp_requests = dma_pool_create("setup requests", &dev->pdev->dev,
  2616. sizeof(struct pch_udc_stp_dma_desc), 0, 0);
  2617. if (!dev->stp_requests) {
  2618. dev_err(&dev->pdev->dev, "%s: can't get setup request pool\n",
  2619. __func__);
  2620. return -ENOMEM;
  2621. }
  2622. /* setup */
  2623. td_stp = dma_pool_alloc(dev->stp_requests, GFP_KERNEL,
  2624. &dev->ep[UDC_EP0OUT_IDX].td_stp_phys);
  2625. if (!td_stp) {
  2626. dev_err(&dev->pdev->dev,
  2627. "%s: can't allocate setup dma descriptor\n", __func__);
  2628. return -ENOMEM;
  2629. }
  2630. dev->ep[UDC_EP0OUT_IDX].td_stp = td_stp;
  2631. /* data: 0 packets !? */
  2632. td_data = dma_pool_alloc(dev->data_requests, GFP_KERNEL,
  2633. &dev->ep[UDC_EP0OUT_IDX].td_data_phys);
  2634. if (!td_data) {
  2635. dev_err(&dev->pdev->dev,
  2636. "%s: can't allocate data dma descriptor\n", __func__);
  2637. return -ENOMEM;
  2638. }
  2639. dev->ep[UDC_EP0OUT_IDX].td_data = td_data;
  2640. dev->ep[UDC_EP0IN_IDX].td_stp = NULL;
  2641. dev->ep[UDC_EP0IN_IDX].td_stp_phys = 0;
  2642. dev->ep[UDC_EP0IN_IDX].td_data = NULL;
  2643. dev->ep[UDC_EP0IN_IDX].td_data_phys = 0;
  2644. ep0out_buf = devm_kzalloc(&dev->pdev->dev, UDC_EP0OUT_BUFF_SIZE * 4,
  2645. GFP_KERNEL);
  2646. if (!ep0out_buf)
  2647. return -ENOMEM;
  2648. dev->dma_addr = dma_map_single(&dev->pdev->dev, ep0out_buf,
  2649. UDC_EP0OUT_BUFF_SIZE * 4,
  2650. DMA_FROM_DEVICE);
  2651. return dma_mapping_error(&dev->pdev->dev, dev->dma_addr);
  2652. }
  2653. static int pch_udc_start(struct usb_gadget *g,
  2654. struct usb_gadget_driver *driver)
  2655. {
  2656. struct pch_udc_dev *dev = to_pch_udc(g);
  2657. dev->driver = driver;
  2658. /* get ready for ep0 traffic */
  2659. pch_udc_setup_ep0(dev);
  2660. /* clear SD */
  2661. if ((pch_vbus_gpio_get_value(dev) != 0) || !dev->vbus_gpio.intr)
  2662. pch_udc_clear_disconnect(dev);
  2663. dev->connected = 1;
  2664. return 0;
  2665. }
  2666. static int pch_udc_stop(struct usb_gadget *g)
  2667. {
  2668. struct pch_udc_dev *dev = to_pch_udc(g);
  2669. pch_udc_disable_interrupts(dev, UDC_DEVINT_MSK);
  2670. /* Assures that there are no pending requests with this driver */
  2671. dev->driver = NULL;
  2672. dev->connected = 0;
  2673. /* set SD */
  2674. pch_udc_set_disconnect(dev);
  2675. return 0;
  2676. }
  2677. static void pch_vbus_gpio_remove_table(void *table)
  2678. {
  2679. gpiod_remove_lookup_table(table);
  2680. }
  2681. static int pch_vbus_gpio_add_table(struct device *d, void *table)
  2682. {
  2683. gpiod_add_lookup_table(table);
  2684. return devm_add_action_or_reset(d, pch_vbus_gpio_remove_table, table);
  2685. }
  2686. static struct gpiod_lookup_table pch_udc_minnow_vbus_gpio_table = {
  2687. .dev_id = "0000:02:02.4",
  2688. .table = {
  2689. GPIO_LOOKUP("sch_gpio.33158", 12, NULL, GPIO_ACTIVE_HIGH),
  2690. {}
  2691. },
  2692. };
  2693. static int pch_udc_minnow_platform_init(struct device *d)
  2694. {
  2695. return pch_vbus_gpio_add_table(d, &pch_udc_minnow_vbus_gpio_table);
  2696. }
  2697. static int pch_udc_quark_platform_init(struct device *d)
  2698. {
  2699. struct pch_udc_dev *dev = dev_get_drvdata(d);
  2700. dev->bar = PCH_UDC_PCI_BAR_QUARK_X1000;
  2701. return 0;
  2702. }
  2703. static void pch_udc_shutdown(struct pci_dev *pdev)
  2704. {
  2705. struct pch_udc_dev *dev = pci_get_drvdata(pdev);
  2706. pch_udc_disable_interrupts(dev, UDC_DEVINT_MSK);
  2707. pch_udc_disable_ep_interrupts(dev, UDC_EPINT_MSK_DISABLE_ALL);
  2708. /* disable the pullup so the host will think we're gone */
  2709. pch_udc_set_disconnect(dev);
  2710. }
  2711. static void pch_udc_remove(struct pci_dev *pdev)
  2712. {
  2713. struct pch_udc_dev *dev = pci_get_drvdata(pdev);
  2714. usb_del_gadget_udc(&dev->gadget);
  2715. /* gadget driver must not be registered */
  2716. if (dev->driver)
  2717. dev_err(&pdev->dev,
  2718. "%s: gadget driver still bound!!!\n", __func__);
  2719. /* dma pool cleanup */
  2720. dma_pool_destroy(dev->data_requests);
  2721. if (dev->stp_requests) {
  2722. /* cleanup DMA desc's for ep0in */
  2723. if (dev->ep[UDC_EP0OUT_IDX].td_stp) {
  2724. dma_pool_free(dev->stp_requests,
  2725. dev->ep[UDC_EP0OUT_IDX].td_stp,
  2726. dev->ep[UDC_EP0OUT_IDX].td_stp_phys);
  2727. }
  2728. if (dev->ep[UDC_EP0OUT_IDX].td_data) {
  2729. dma_pool_free(dev->stp_requests,
  2730. dev->ep[UDC_EP0OUT_IDX].td_data,
  2731. dev->ep[UDC_EP0OUT_IDX].td_data_phys);
  2732. }
  2733. dma_pool_destroy(dev->stp_requests);
  2734. }
  2735. if (dev->dma_addr)
  2736. dma_unmap_single(&dev->pdev->dev, dev->dma_addr,
  2737. UDC_EP0OUT_BUFF_SIZE * 4, DMA_FROM_DEVICE);
  2738. pch_vbus_gpio_free(dev);
  2739. pch_udc_exit(dev);
  2740. }
  2741. static int __maybe_unused pch_udc_suspend(struct device *d)
  2742. {
  2743. struct pch_udc_dev *dev = dev_get_drvdata(d);
  2744. pch_udc_disable_interrupts(dev, UDC_DEVINT_MSK);
  2745. pch_udc_disable_ep_interrupts(dev, UDC_EPINT_MSK_DISABLE_ALL);
  2746. return 0;
  2747. }
  2748. static int __maybe_unused pch_udc_resume(struct device *d)
  2749. {
  2750. return 0;
  2751. }
  2752. static SIMPLE_DEV_PM_OPS(pch_udc_pm, pch_udc_suspend, pch_udc_resume);
  2753. typedef int (*platform_init_fn)(struct device *);
  2754. static int pch_udc_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  2755. {
  2756. platform_init_fn platform_init = (platform_init_fn)id->driver_data;
  2757. int retval;
  2758. struct pch_udc_dev *dev;
  2759. /* init */
  2760. dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
  2761. if (!dev)
  2762. return -ENOMEM;
  2763. /* pci setup */
  2764. retval = pcim_enable_device(pdev);
  2765. if (retval)
  2766. return retval;
  2767. dev->bar = PCH_UDC_PCI_BAR;
  2768. dev->pdev = pdev;
  2769. pci_set_drvdata(pdev, dev);
  2770. /* Platform specific hook */
  2771. if (platform_init) {
  2772. retval = platform_init(&pdev->dev);
  2773. if (retval)
  2774. return retval;
  2775. }
  2776. /* PCI resource allocation */
  2777. retval = pcim_iomap_regions(pdev, BIT(dev->bar), pci_name(pdev));
  2778. if (retval)
  2779. return retval;
  2780. dev->base_addr = pcim_iomap_table(pdev)[dev->bar];
  2781. /* initialize the hardware */
  2782. retval = pch_udc_pcd_init(dev);
  2783. if (retval)
  2784. return retval;
  2785. pci_enable_msi(pdev);
  2786. retval = devm_request_irq(&pdev->dev, pdev->irq, pch_udc_isr,
  2787. IRQF_SHARED, KBUILD_MODNAME, dev);
  2788. if (retval) {
  2789. dev_err(&pdev->dev, "%s: request_irq(%d) fail\n", __func__,
  2790. pdev->irq);
  2791. goto finished;
  2792. }
  2793. pci_set_master(pdev);
  2794. pci_try_set_mwi(pdev);
  2795. /* device struct setup */
  2796. spin_lock_init(&dev->lock);
  2797. dev->gadget.ops = &pch_udc_ops;
  2798. retval = init_dma_pools(dev);
  2799. if (retval)
  2800. goto finished;
  2801. dev->gadget.name = KBUILD_MODNAME;
  2802. dev->gadget.max_speed = USB_SPEED_HIGH;
  2803. /* Put the device in disconnected state till a driver is bound */
  2804. pch_udc_set_disconnect(dev);
  2805. retval = usb_add_gadget_udc(&pdev->dev, &dev->gadget);
  2806. if (retval)
  2807. goto finished;
  2808. return 0;
  2809. finished:
  2810. pch_udc_remove(pdev);
  2811. return retval;
  2812. }
  2813. static const struct pci_device_id pch_udc_pcidev_id[] = {
  2814. {
  2815. PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QUARK_X1000_UDC),
  2816. .class = PCI_CLASS_SERIAL_USB_DEVICE,
  2817. .class_mask = 0xffffffff,
  2818. .driver_data = (kernel_ulong_t)&pch_udc_quark_platform_init,
  2819. },
  2820. {
  2821. PCI_DEVICE_SUB(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EG20T_UDC,
  2822. PCI_VENDOR_ID_CIRCUITCO, PCI_SUBSYSTEM_ID_CIRCUITCO_MINNOWBOARD),
  2823. .class = PCI_CLASS_SERIAL_USB_DEVICE,
  2824. .class_mask = 0xffffffff,
  2825. .driver_data = (kernel_ulong_t)&pch_udc_minnow_platform_init,
  2826. },
  2827. {
  2828. PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EG20T_UDC),
  2829. .class = PCI_CLASS_SERIAL_USB_DEVICE,
  2830. .class_mask = 0xffffffff,
  2831. },
  2832. {
  2833. PCI_DEVICE(PCI_VENDOR_ID_ROHM, PCI_DEVICE_ID_ML7213_IOH_UDC),
  2834. .class = PCI_CLASS_SERIAL_USB_DEVICE,
  2835. .class_mask = 0xffffffff,
  2836. },
  2837. {
  2838. PCI_DEVICE(PCI_VENDOR_ID_ROHM, PCI_DEVICE_ID_ML7831_IOH_UDC),
  2839. .class = PCI_CLASS_SERIAL_USB_DEVICE,
  2840. .class_mask = 0xffffffff,
  2841. },
  2842. { 0 },
  2843. };
  2844. MODULE_DEVICE_TABLE(pci, pch_udc_pcidev_id);
  2845. static struct pci_driver pch_udc_driver = {
  2846. .name = KBUILD_MODNAME,
  2847. .id_table = pch_udc_pcidev_id,
  2848. .probe = pch_udc_probe,
  2849. .remove = pch_udc_remove,
  2850. .shutdown = pch_udc_shutdown,
  2851. .driver = {
  2852. .pm = &pch_udc_pm,
  2853. },
  2854. };
  2855. module_pci_driver(pch_udc_driver);
  2856. MODULE_DESCRIPTION("Intel EG20T USB Device Controller");
  2857. MODULE_AUTHOR("LAPIS Semiconductor, <[email protected]>");
  2858. MODULE_LICENSE("GPL");