dwc3-pci.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * dwc3-pci.c - PCI Specific glue layer
  4. *
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
  6. *
  7. * Authors: Felipe Balbi <[email protected]>,
  8. * Sebastian Andrzej Siewior <[email protected]>
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/module.h>
  12. #include <linux/slab.h>
  13. #include <linux/pci.h>
  14. #include <linux/workqueue.h>
  15. #include <linux/pm_runtime.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/gpio/consumer.h>
  18. #include <linux/gpio/machine.h>
  19. #include <linux/acpi.h>
  20. #include <linux/delay.h>
  21. #define PCI_DEVICE_ID_INTEL_BYT 0x0f37
  22. #define PCI_DEVICE_ID_INTEL_MRFLD 0x119e
  23. #define PCI_DEVICE_ID_INTEL_BSW 0x22b7
  24. #define PCI_DEVICE_ID_INTEL_SPTLP 0x9d30
  25. #define PCI_DEVICE_ID_INTEL_SPTH 0xa130
  26. #define PCI_DEVICE_ID_INTEL_BXT 0x0aaa
  27. #define PCI_DEVICE_ID_INTEL_BXT_M 0x1aaa
  28. #define PCI_DEVICE_ID_INTEL_APL 0x5aaa
  29. #define PCI_DEVICE_ID_INTEL_KBP 0xa2b0
  30. #define PCI_DEVICE_ID_INTEL_CMLLP 0x02ee
  31. #define PCI_DEVICE_ID_INTEL_CMLH 0x06ee
  32. #define PCI_DEVICE_ID_INTEL_GLK 0x31aa
  33. #define PCI_DEVICE_ID_INTEL_CNPLP 0x9dee
  34. #define PCI_DEVICE_ID_INTEL_CNPH 0xa36e
  35. #define PCI_DEVICE_ID_INTEL_CNPV 0xa3b0
  36. #define PCI_DEVICE_ID_INTEL_ICLLP 0x34ee
  37. #define PCI_DEVICE_ID_INTEL_EHL 0x4b7e
  38. #define PCI_DEVICE_ID_INTEL_TGPLP 0xa0ee
  39. #define PCI_DEVICE_ID_INTEL_TGPH 0x43ee
  40. #define PCI_DEVICE_ID_INTEL_JSP 0x4dee
  41. #define PCI_DEVICE_ID_INTEL_ADL 0x460e
  42. #define PCI_DEVICE_ID_INTEL_ADL_PCH 0x51ee
  43. #define PCI_DEVICE_ID_INTEL_ADLN 0x465e
  44. #define PCI_DEVICE_ID_INTEL_ADLN_PCH 0x54ee
  45. #define PCI_DEVICE_ID_INTEL_ADLS 0x7ae1
  46. #define PCI_DEVICE_ID_INTEL_RPL 0xa70e
  47. #define PCI_DEVICE_ID_INTEL_RPLS 0x7a61
  48. #define PCI_DEVICE_ID_INTEL_MTLM 0x7eb1
  49. #define PCI_DEVICE_ID_INTEL_MTLP 0x7ec1
  50. #define PCI_DEVICE_ID_INTEL_MTLS 0x7f6f
  51. #define PCI_DEVICE_ID_INTEL_MTL 0x7e7e
  52. #define PCI_DEVICE_ID_INTEL_TGL 0x9a15
  53. #define PCI_DEVICE_ID_AMD_MR 0x163a
  54. #define PCI_INTEL_BXT_DSM_GUID "732b85d5-b7a7-4a1b-9ba0-4bbd00ffd511"
  55. #define PCI_INTEL_BXT_FUNC_PMU_PWR 4
  56. #define PCI_INTEL_BXT_STATE_D0 0
  57. #define PCI_INTEL_BXT_STATE_D3 3
  58. #define GP_RWBAR 1
  59. #define GP_RWREG1 0xa0
  60. #define GP_RWREG1_ULPI_REFCLK_DISABLE (1 << 17)
  61. /**
  62. * struct dwc3_pci - Driver private structure
  63. * @dwc3: child dwc3 platform_device
  64. * @pci: our link to PCI bus
  65. * @guid: _DSM GUID
  66. * @has_dsm_for_pm: true for devices which need to run _DSM on runtime PM
  67. * @wakeup_work: work for asynchronous resume
  68. */
  69. struct dwc3_pci {
  70. struct platform_device *dwc3;
  71. struct pci_dev *pci;
  72. guid_t guid;
  73. unsigned int has_dsm_for_pm:1;
  74. struct work_struct wakeup_work;
  75. };
  76. static const struct acpi_gpio_params reset_gpios = { 0, 0, false };
  77. static const struct acpi_gpio_params cs_gpios = { 1, 0, false };
  78. static const struct acpi_gpio_mapping acpi_dwc3_byt_gpios[] = {
  79. { "reset-gpios", &reset_gpios, 1 },
  80. { "cs-gpios", &cs_gpios, 1 },
  81. { },
  82. };
  83. static struct gpiod_lookup_table platform_bytcr_gpios = {
  84. .dev_id = "0000:00:16.0",
  85. .table = {
  86. GPIO_LOOKUP("INT33FC:00", 54, "cs", GPIO_ACTIVE_HIGH),
  87. GPIO_LOOKUP("INT33FC:02", 14, "reset", GPIO_ACTIVE_HIGH),
  88. {}
  89. },
  90. };
  91. static int dwc3_byt_enable_ulpi_refclock(struct pci_dev *pci)
  92. {
  93. void __iomem *reg;
  94. u32 value;
  95. reg = pcim_iomap(pci, GP_RWBAR, 0);
  96. if (!reg)
  97. return -ENOMEM;
  98. value = readl(reg + GP_RWREG1);
  99. if (!(value & GP_RWREG1_ULPI_REFCLK_DISABLE))
  100. goto unmap; /* ULPI refclk already enabled */
  101. value &= ~GP_RWREG1_ULPI_REFCLK_DISABLE;
  102. writel(value, reg + GP_RWREG1);
  103. /* This comes from the Intel Android x86 tree w/o any explanation */
  104. msleep(100);
  105. unmap:
  106. pcim_iounmap(pci, reg);
  107. return 0;
  108. }
  109. static const struct property_entry dwc3_pci_intel_properties[] = {
  110. PROPERTY_ENTRY_STRING("dr_mode", "peripheral"),
  111. PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
  112. {}
  113. };
  114. static const struct property_entry dwc3_pci_intel_phy_charger_detect_properties[] = {
  115. PROPERTY_ENTRY_STRING("dr_mode", "peripheral"),
  116. PROPERTY_ENTRY_BOOL("snps,dis_u2_susphy_quirk"),
  117. PROPERTY_ENTRY_BOOL("linux,phy_charger_detect"),
  118. PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
  119. {}
  120. };
  121. static const struct property_entry dwc3_pci_intel_byt_properties[] = {
  122. PROPERTY_ENTRY_STRING("dr_mode", "peripheral"),
  123. PROPERTY_ENTRY_BOOL("snps,dis_u2_susphy_quirk"),
  124. PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
  125. {}
  126. };
  127. static const struct property_entry dwc3_pci_mrfld_properties[] = {
  128. PROPERTY_ENTRY_STRING("dr_mode", "otg"),
  129. PROPERTY_ENTRY_STRING("linux,extcon-name", "mrfld_bcove_pwrsrc"),
  130. PROPERTY_ENTRY_BOOL("snps,dis_u3_susphy_quirk"),
  131. PROPERTY_ENTRY_BOOL("snps,dis_u2_susphy_quirk"),
  132. PROPERTY_ENTRY_BOOL("snps,usb2-gadget-lpm-disable"),
  133. PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
  134. {}
  135. };
  136. static const struct property_entry dwc3_pci_amd_properties[] = {
  137. PROPERTY_ENTRY_BOOL("snps,has-lpm-erratum"),
  138. PROPERTY_ENTRY_U8("snps,lpm-nyet-threshold", 0xf),
  139. PROPERTY_ENTRY_BOOL("snps,u2exit_lfps_quirk"),
  140. PROPERTY_ENTRY_BOOL("snps,u2ss_inp3_quirk"),
  141. PROPERTY_ENTRY_BOOL("snps,req_p1p2p3_quirk"),
  142. PROPERTY_ENTRY_BOOL("snps,del_p1p2p3_quirk"),
  143. PROPERTY_ENTRY_BOOL("snps,del_phy_power_chg_quirk"),
  144. PROPERTY_ENTRY_BOOL("snps,lfps_filter_quirk"),
  145. PROPERTY_ENTRY_BOOL("snps,rx_detect_poll_quirk"),
  146. PROPERTY_ENTRY_BOOL("snps,tx_de_emphasis_quirk"),
  147. PROPERTY_ENTRY_U8("snps,tx_de_emphasis", 1),
  148. /* FIXME these quirks should be removed when AMD NL tapes out */
  149. PROPERTY_ENTRY_BOOL("snps,disable_scramble_quirk"),
  150. PROPERTY_ENTRY_BOOL("snps,dis_u3_susphy_quirk"),
  151. PROPERTY_ENTRY_BOOL("snps,dis_u2_susphy_quirk"),
  152. PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
  153. {}
  154. };
  155. static const struct property_entry dwc3_pci_mr_properties[] = {
  156. PROPERTY_ENTRY_STRING("dr_mode", "otg"),
  157. PROPERTY_ENTRY_BOOL("usb-role-switch"),
  158. PROPERTY_ENTRY_STRING("role-switch-default-mode", "host"),
  159. PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
  160. {}
  161. };
  162. static const struct software_node dwc3_pci_intel_swnode = {
  163. .properties = dwc3_pci_intel_properties,
  164. };
  165. static const struct software_node dwc3_pci_intel_phy_charger_detect_swnode = {
  166. .properties = dwc3_pci_intel_phy_charger_detect_properties,
  167. };
  168. static const struct software_node dwc3_pci_intel_byt_swnode = {
  169. .properties = dwc3_pci_intel_byt_properties,
  170. };
  171. static const struct software_node dwc3_pci_intel_mrfld_swnode = {
  172. .properties = dwc3_pci_mrfld_properties,
  173. };
  174. static const struct software_node dwc3_pci_amd_swnode = {
  175. .properties = dwc3_pci_amd_properties,
  176. };
  177. static const struct software_node dwc3_pci_amd_mr_swnode = {
  178. .properties = dwc3_pci_mr_properties,
  179. };
  180. static int dwc3_pci_quirks(struct dwc3_pci *dwc,
  181. const struct software_node *swnode)
  182. {
  183. struct pci_dev *pdev = dwc->pci;
  184. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  185. if (pdev->device == PCI_DEVICE_ID_INTEL_BXT ||
  186. pdev->device == PCI_DEVICE_ID_INTEL_BXT_M ||
  187. pdev->device == PCI_DEVICE_ID_INTEL_EHL) {
  188. guid_parse(PCI_INTEL_BXT_DSM_GUID, &dwc->guid);
  189. dwc->has_dsm_for_pm = true;
  190. }
  191. if (pdev->device == PCI_DEVICE_ID_INTEL_BYT) {
  192. struct gpio_desc *gpio;
  193. int ret;
  194. /* On BYT the FW does not always enable the refclock */
  195. ret = dwc3_byt_enable_ulpi_refclock(pdev);
  196. if (ret)
  197. return ret;
  198. ret = devm_acpi_dev_add_driver_gpios(&pdev->dev,
  199. acpi_dwc3_byt_gpios);
  200. if (ret)
  201. dev_dbg(&pdev->dev, "failed to add mapping table\n");
  202. /*
  203. * A lot of BYT devices lack ACPI resource entries for
  204. * the GPIOs. If the ACPI entry for the GPIO controller
  205. * is present add a fallback mapping to the reference
  206. * design GPIOs which all boards seem to use.
  207. */
  208. if (acpi_dev_present("INT33FC", NULL, -1))
  209. gpiod_add_lookup_table(&platform_bytcr_gpios);
  210. /*
  211. * These GPIOs will turn on the USB2 PHY. Note that we have to
  212. * put the gpio descriptors again here because the phy driver
  213. * might want to grab them, too.
  214. */
  215. gpio = gpiod_get_optional(&pdev->dev, "cs", GPIOD_OUT_LOW);
  216. if (IS_ERR(gpio))
  217. return PTR_ERR(gpio);
  218. gpiod_set_value_cansleep(gpio, 1);
  219. gpiod_put(gpio);
  220. gpio = gpiod_get_optional(&pdev->dev, "reset", GPIOD_OUT_LOW);
  221. if (IS_ERR(gpio))
  222. return PTR_ERR(gpio);
  223. if (gpio) {
  224. gpiod_set_value_cansleep(gpio, 1);
  225. gpiod_put(gpio);
  226. usleep_range(10000, 11000);
  227. }
  228. /*
  229. * Make the pdev name predictable (only 1 DWC3 on BYT)
  230. * and patch the phy dev-name into the lookup table so
  231. * that the phy-driver can get the GPIOs.
  232. */
  233. dwc->dwc3->id = PLATFORM_DEVID_NONE;
  234. platform_bytcr_gpios.dev_id = "dwc3.ulpi";
  235. /*
  236. * Some Android tablets with a Crystal Cove PMIC
  237. * (INT33FD), rely on the TUSB1211 phy for charger
  238. * detection. These can be identified by them _not_
  239. * using the standard ACPI battery and ac drivers.
  240. */
  241. if (acpi_dev_present("INT33FD", "1", 2) &&
  242. acpi_quirk_skip_acpi_ac_and_battery()) {
  243. dev_info(&pdev->dev, "Using TUSB1211 phy for charger detection\n");
  244. swnode = &dwc3_pci_intel_phy_charger_detect_swnode;
  245. }
  246. }
  247. }
  248. return device_add_software_node(&dwc->dwc3->dev, swnode);
  249. }
  250. #ifdef CONFIG_PM
  251. static void dwc3_pci_resume_work(struct work_struct *work)
  252. {
  253. struct dwc3_pci *dwc = container_of(work, struct dwc3_pci, wakeup_work);
  254. struct platform_device *dwc3 = dwc->dwc3;
  255. int ret;
  256. ret = pm_runtime_get_sync(&dwc3->dev);
  257. if (ret < 0) {
  258. pm_runtime_put_sync_autosuspend(&dwc3->dev);
  259. return;
  260. }
  261. pm_runtime_mark_last_busy(&dwc3->dev);
  262. pm_runtime_put_sync_autosuspend(&dwc3->dev);
  263. }
  264. #endif
  265. static int dwc3_pci_probe(struct pci_dev *pci, const struct pci_device_id *id)
  266. {
  267. struct dwc3_pci *dwc;
  268. struct resource res[2];
  269. int ret;
  270. struct device *dev = &pci->dev;
  271. ret = pcim_enable_device(pci);
  272. if (ret) {
  273. dev_err(dev, "failed to enable pci device\n");
  274. return -ENODEV;
  275. }
  276. pci_set_master(pci);
  277. dwc = devm_kzalloc(dev, sizeof(*dwc), GFP_KERNEL);
  278. if (!dwc)
  279. return -ENOMEM;
  280. dwc->dwc3 = platform_device_alloc("dwc3", PLATFORM_DEVID_AUTO);
  281. if (!dwc->dwc3)
  282. return -ENOMEM;
  283. memset(res, 0x00, sizeof(struct resource) * ARRAY_SIZE(res));
  284. res[0].start = pci_resource_start(pci, 0);
  285. res[0].end = pci_resource_end(pci, 0);
  286. res[0].name = "dwc_usb3";
  287. res[0].flags = IORESOURCE_MEM;
  288. res[1].start = pci->irq;
  289. res[1].name = "dwc_usb3";
  290. res[1].flags = IORESOURCE_IRQ;
  291. ret = platform_device_add_resources(dwc->dwc3, res, ARRAY_SIZE(res));
  292. if (ret) {
  293. dev_err(dev, "couldn't add resources to dwc3 device\n");
  294. goto err;
  295. }
  296. dwc->pci = pci;
  297. dwc->dwc3->dev.parent = dev;
  298. ACPI_COMPANION_SET(&dwc->dwc3->dev, ACPI_COMPANION(dev));
  299. ret = dwc3_pci_quirks(dwc, (void *)id->driver_data);
  300. if (ret)
  301. goto err;
  302. ret = platform_device_add(dwc->dwc3);
  303. if (ret) {
  304. dev_err(dev, "failed to register dwc3 device\n");
  305. goto err;
  306. }
  307. device_init_wakeup(dev, true);
  308. pci_set_drvdata(pci, dwc);
  309. pm_runtime_put(dev);
  310. #ifdef CONFIG_PM
  311. INIT_WORK(&dwc->wakeup_work, dwc3_pci_resume_work);
  312. #endif
  313. return 0;
  314. err:
  315. device_remove_software_node(&dwc->dwc3->dev);
  316. platform_device_put(dwc->dwc3);
  317. return ret;
  318. }
  319. static void dwc3_pci_remove(struct pci_dev *pci)
  320. {
  321. struct dwc3_pci *dwc = pci_get_drvdata(pci);
  322. struct pci_dev *pdev = dwc->pci;
  323. if (pdev->device == PCI_DEVICE_ID_INTEL_BYT)
  324. gpiod_remove_lookup_table(&platform_bytcr_gpios);
  325. #ifdef CONFIG_PM
  326. cancel_work_sync(&dwc->wakeup_work);
  327. #endif
  328. device_init_wakeup(&pci->dev, false);
  329. pm_runtime_get(&pci->dev);
  330. device_remove_software_node(&dwc->dwc3->dev);
  331. platform_device_unregister(dwc->dwc3);
  332. }
  333. static const struct pci_device_id dwc3_pci_id_table[] = {
  334. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BSW),
  335. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  336. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BYT),
  337. (kernel_ulong_t) &dwc3_pci_intel_byt_swnode, },
  338. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_MRFLD),
  339. (kernel_ulong_t) &dwc3_pci_intel_mrfld_swnode, },
  340. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CMLLP),
  341. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  342. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CMLH),
  343. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  344. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_SPTLP),
  345. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  346. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_SPTH),
  347. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  348. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BXT),
  349. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  350. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BXT_M),
  351. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  352. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_APL),
  353. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  354. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_KBP),
  355. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  356. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_GLK),
  357. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  358. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CNPLP),
  359. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  360. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CNPH),
  361. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  362. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CNPV),
  363. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  364. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ICLLP),
  365. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  366. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_EHL),
  367. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  368. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_TGPLP),
  369. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  370. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_TGPH),
  371. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  372. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_JSP),
  373. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  374. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ADL),
  375. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  376. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ADL_PCH),
  377. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  378. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ADLN),
  379. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  380. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ADLN_PCH),
  381. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  382. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ADLS),
  383. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  384. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_RPL),
  385. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  386. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_RPLS),
  387. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  388. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_MTLM),
  389. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  390. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_MTLP),
  391. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  392. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_MTLS),
  393. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  394. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_MTL),
  395. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  396. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_TGL),
  397. (kernel_ulong_t) &dwc3_pci_intel_swnode, },
  398. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_NL_USB),
  399. (kernel_ulong_t) &dwc3_pci_amd_swnode, },
  400. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_MR),
  401. (kernel_ulong_t)&dwc3_pci_amd_mr_swnode, },
  402. { } /* Terminating Entry */
  403. };
  404. MODULE_DEVICE_TABLE(pci, dwc3_pci_id_table);
  405. #if defined(CONFIG_PM) || defined(CONFIG_PM_SLEEP)
  406. static int dwc3_pci_dsm(struct dwc3_pci *dwc, int param)
  407. {
  408. union acpi_object *obj;
  409. union acpi_object tmp;
  410. union acpi_object argv4 = ACPI_INIT_DSM_ARGV4(1, &tmp);
  411. if (!dwc->has_dsm_for_pm)
  412. return 0;
  413. tmp.type = ACPI_TYPE_INTEGER;
  414. tmp.integer.value = param;
  415. obj = acpi_evaluate_dsm(ACPI_HANDLE(&dwc->pci->dev), &dwc->guid,
  416. 1, PCI_INTEL_BXT_FUNC_PMU_PWR, &argv4);
  417. if (!obj) {
  418. dev_err(&dwc->pci->dev, "failed to evaluate _DSM\n");
  419. return -EIO;
  420. }
  421. ACPI_FREE(obj);
  422. return 0;
  423. }
  424. #endif /* CONFIG_PM || CONFIG_PM_SLEEP */
  425. #ifdef CONFIG_PM
  426. static int dwc3_pci_runtime_suspend(struct device *dev)
  427. {
  428. struct dwc3_pci *dwc = dev_get_drvdata(dev);
  429. if (device_can_wakeup(dev))
  430. return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D3);
  431. return -EBUSY;
  432. }
  433. static int dwc3_pci_runtime_resume(struct device *dev)
  434. {
  435. struct dwc3_pci *dwc = dev_get_drvdata(dev);
  436. int ret;
  437. ret = dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D0);
  438. if (ret)
  439. return ret;
  440. queue_work(pm_wq, &dwc->wakeup_work);
  441. return 0;
  442. }
  443. #endif /* CONFIG_PM */
  444. #ifdef CONFIG_PM_SLEEP
  445. static int dwc3_pci_suspend(struct device *dev)
  446. {
  447. struct dwc3_pci *dwc = dev_get_drvdata(dev);
  448. return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D3);
  449. }
  450. static int dwc3_pci_resume(struct device *dev)
  451. {
  452. struct dwc3_pci *dwc = dev_get_drvdata(dev);
  453. return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D0);
  454. }
  455. #endif /* CONFIG_PM_SLEEP */
  456. static const struct dev_pm_ops dwc3_pci_dev_pm_ops = {
  457. SET_SYSTEM_SLEEP_PM_OPS(dwc3_pci_suspend, dwc3_pci_resume)
  458. SET_RUNTIME_PM_OPS(dwc3_pci_runtime_suspend, dwc3_pci_runtime_resume,
  459. NULL)
  460. };
  461. static struct pci_driver dwc3_pci_driver = {
  462. .name = "dwc3-pci",
  463. .id_table = dwc3_pci_id_table,
  464. .probe = dwc3_pci_probe,
  465. .remove = dwc3_pci_remove,
  466. .driver = {
  467. .pm = &dwc3_pci_dev_pm_ops,
  468. }
  469. };
  470. MODULE_AUTHOR("Felipe Balbi <[email protected]>");
  471. MODULE_LICENSE("GPL v2");
  472. MODULE_DESCRIPTION("DesignWare USB3 PCI Glue Layer");
  473. module_pci_driver(dwc3_pci_driver);