dwc3-omap.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * dwc3-omap.c - OMAP Specific Glue layer
  4. *
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
  6. *
  7. * Authors: Felipe Balbi <[email protected]>,
  8. * Sebastian Andrzej Siewior <[email protected]>
  9. */
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/slab.h>
  13. #include <linux/irq.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/pm_runtime.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/ioport.h>
  19. #include <linux/io.h>
  20. #include <linux/of.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/extcon.h>
  23. #include <linux/regulator/consumer.h>
  24. #include <linux/usb/otg.h>
  25. /*
  26. * All these registers belong to OMAP's Wrapper around the
  27. * DesignWare USB3 Core.
  28. */
  29. #define USBOTGSS_REVISION 0x0000
  30. #define USBOTGSS_SYSCONFIG 0x0010
  31. #define USBOTGSS_IRQ_EOI 0x0020
  32. #define USBOTGSS_EOI_OFFSET 0x0008
  33. #define USBOTGSS_IRQSTATUS_RAW_0 0x0024
  34. #define USBOTGSS_IRQSTATUS_0 0x0028
  35. #define USBOTGSS_IRQENABLE_SET_0 0x002c
  36. #define USBOTGSS_IRQENABLE_CLR_0 0x0030
  37. #define USBOTGSS_IRQ0_OFFSET 0x0004
  38. #define USBOTGSS_IRQSTATUS_RAW_1 0x0030
  39. #define USBOTGSS_IRQSTATUS_1 0x0034
  40. #define USBOTGSS_IRQENABLE_SET_1 0x0038
  41. #define USBOTGSS_IRQENABLE_CLR_1 0x003c
  42. #define USBOTGSS_IRQSTATUS_RAW_2 0x0040
  43. #define USBOTGSS_IRQSTATUS_2 0x0044
  44. #define USBOTGSS_IRQENABLE_SET_2 0x0048
  45. #define USBOTGSS_IRQENABLE_CLR_2 0x004c
  46. #define USBOTGSS_IRQSTATUS_RAW_3 0x0050
  47. #define USBOTGSS_IRQSTATUS_3 0x0054
  48. #define USBOTGSS_IRQENABLE_SET_3 0x0058
  49. #define USBOTGSS_IRQENABLE_CLR_3 0x005c
  50. #define USBOTGSS_IRQSTATUS_EOI_MISC 0x0030
  51. #define USBOTGSS_IRQSTATUS_RAW_MISC 0x0034
  52. #define USBOTGSS_IRQSTATUS_MISC 0x0038
  53. #define USBOTGSS_IRQENABLE_SET_MISC 0x003c
  54. #define USBOTGSS_IRQENABLE_CLR_MISC 0x0040
  55. #define USBOTGSS_IRQMISC_OFFSET 0x03fc
  56. #define USBOTGSS_UTMI_OTG_STATUS 0x0080
  57. #define USBOTGSS_UTMI_OTG_CTRL 0x0084
  58. #define USBOTGSS_UTMI_OTG_OFFSET 0x0480
  59. #define USBOTGSS_TXFIFO_DEPTH 0x0508
  60. #define USBOTGSS_RXFIFO_DEPTH 0x050c
  61. #define USBOTGSS_MMRAM_OFFSET 0x0100
  62. #define USBOTGSS_FLADJ 0x0104
  63. #define USBOTGSS_DEBUG_CFG 0x0108
  64. #define USBOTGSS_DEBUG_DATA 0x010c
  65. #define USBOTGSS_DEV_EBC_EN 0x0110
  66. #define USBOTGSS_DEBUG_OFFSET 0x0600
  67. /* SYSCONFIG REGISTER */
  68. #define USBOTGSS_SYSCONFIG_DMADISABLE BIT(16)
  69. /* IRQ_EOI REGISTER */
  70. #define USBOTGSS_IRQ_EOI_LINE_NUMBER BIT(0)
  71. /* IRQS0 BITS */
  72. #define USBOTGSS_IRQO_COREIRQ_ST BIT(0)
  73. /* IRQMISC BITS */
  74. #define USBOTGSS_IRQMISC_DMADISABLECLR BIT(17)
  75. #define USBOTGSS_IRQMISC_OEVT BIT(16)
  76. #define USBOTGSS_IRQMISC_DRVVBUS_RISE BIT(13)
  77. #define USBOTGSS_IRQMISC_CHRGVBUS_RISE BIT(12)
  78. #define USBOTGSS_IRQMISC_DISCHRGVBUS_RISE BIT(11)
  79. #define USBOTGSS_IRQMISC_IDPULLUP_RISE BIT(8)
  80. #define USBOTGSS_IRQMISC_DRVVBUS_FALL BIT(5)
  81. #define USBOTGSS_IRQMISC_CHRGVBUS_FALL BIT(4)
  82. #define USBOTGSS_IRQMISC_DISCHRGVBUS_FALL BIT(3)
  83. #define USBOTGSS_IRQMISC_IDPULLUP_FALL BIT(0)
  84. /* UTMI_OTG_STATUS REGISTER */
  85. #define USBOTGSS_UTMI_OTG_STATUS_DRVVBUS BIT(5)
  86. #define USBOTGSS_UTMI_OTG_STATUS_CHRGVBUS BIT(4)
  87. #define USBOTGSS_UTMI_OTG_STATUS_DISCHRGVBUS BIT(3)
  88. #define USBOTGSS_UTMI_OTG_STATUS_IDPULLUP BIT(0)
  89. /* UTMI_OTG_CTRL REGISTER */
  90. #define USBOTGSS_UTMI_OTG_CTRL_SW_MODE BIT(31)
  91. #define USBOTGSS_UTMI_OTG_CTRL_POWERPRESENT BIT(9)
  92. #define USBOTGSS_UTMI_OTG_CTRL_TXBITSTUFFENABLE BIT(8)
  93. #define USBOTGSS_UTMI_OTG_CTRL_IDDIG BIT(4)
  94. #define USBOTGSS_UTMI_OTG_CTRL_SESSEND BIT(3)
  95. #define USBOTGSS_UTMI_OTG_CTRL_SESSVALID BIT(2)
  96. #define USBOTGSS_UTMI_OTG_CTRL_VBUSVALID BIT(1)
  97. enum dwc3_omap_utmi_mode {
  98. DWC3_OMAP_UTMI_MODE_UNKNOWN = 0,
  99. DWC3_OMAP_UTMI_MODE_HW,
  100. DWC3_OMAP_UTMI_MODE_SW,
  101. };
  102. struct dwc3_omap {
  103. struct device *dev;
  104. int irq;
  105. void __iomem *base;
  106. u32 utmi_otg_ctrl;
  107. u32 utmi_otg_offset;
  108. u32 irqmisc_offset;
  109. u32 irq_eoi_offset;
  110. u32 debug_offset;
  111. u32 irq0_offset;
  112. struct extcon_dev *edev;
  113. struct notifier_block vbus_nb;
  114. struct notifier_block id_nb;
  115. struct regulator *vbus_reg;
  116. };
  117. enum omap_dwc3_vbus_id_status {
  118. OMAP_DWC3_ID_FLOAT,
  119. OMAP_DWC3_ID_GROUND,
  120. OMAP_DWC3_VBUS_OFF,
  121. OMAP_DWC3_VBUS_VALID,
  122. };
  123. static inline u32 dwc3_omap_readl(void __iomem *base, u32 offset)
  124. {
  125. return readl(base + offset);
  126. }
  127. static inline void dwc3_omap_writel(void __iomem *base, u32 offset, u32 value)
  128. {
  129. writel(value, base + offset);
  130. }
  131. static u32 dwc3_omap_read_utmi_ctrl(struct dwc3_omap *omap)
  132. {
  133. return dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_CTRL +
  134. omap->utmi_otg_offset);
  135. }
  136. static void dwc3_omap_write_utmi_ctrl(struct dwc3_omap *omap, u32 value)
  137. {
  138. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_CTRL +
  139. omap->utmi_otg_offset, value);
  140. }
  141. static u32 dwc3_omap_read_irq0_status(struct dwc3_omap *omap)
  142. {
  143. return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_RAW_0 -
  144. omap->irq0_offset);
  145. }
  146. static void dwc3_omap_write_irq0_status(struct dwc3_omap *omap, u32 value)
  147. {
  148. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_0 -
  149. omap->irq0_offset, value);
  150. }
  151. static u32 dwc3_omap_read_irqmisc_status(struct dwc3_omap *omap)
  152. {
  153. return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_RAW_MISC +
  154. omap->irqmisc_offset);
  155. }
  156. static void dwc3_omap_write_irqmisc_status(struct dwc3_omap *omap, u32 value)
  157. {
  158. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_MISC +
  159. omap->irqmisc_offset, value);
  160. }
  161. static void dwc3_omap_write_irqmisc_set(struct dwc3_omap *omap, u32 value)
  162. {
  163. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_MISC +
  164. omap->irqmisc_offset, value);
  165. }
  166. static void dwc3_omap_write_irq0_set(struct dwc3_omap *omap, u32 value)
  167. {
  168. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0 -
  169. omap->irq0_offset, value);
  170. }
  171. static void dwc3_omap_write_irqmisc_clr(struct dwc3_omap *omap, u32 value)
  172. {
  173. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_CLR_MISC +
  174. omap->irqmisc_offset, value);
  175. }
  176. static void dwc3_omap_write_irq0_clr(struct dwc3_omap *omap, u32 value)
  177. {
  178. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_CLR_0 -
  179. omap->irq0_offset, value);
  180. }
  181. static void dwc3_omap_set_mailbox(struct dwc3_omap *omap,
  182. enum omap_dwc3_vbus_id_status status)
  183. {
  184. int ret;
  185. u32 val;
  186. switch (status) {
  187. case OMAP_DWC3_ID_GROUND:
  188. if (omap->vbus_reg) {
  189. ret = regulator_enable(omap->vbus_reg);
  190. if (ret) {
  191. dev_err(omap->dev, "regulator enable failed\n");
  192. return;
  193. }
  194. }
  195. val = dwc3_omap_read_utmi_ctrl(omap);
  196. val &= ~USBOTGSS_UTMI_OTG_CTRL_IDDIG;
  197. dwc3_omap_write_utmi_ctrl(omap, val);
  198. break;
  199. case OMAP_DWC3_VBUS_VALID:
  200. val = dwc3_omap_read_utmi_ctrl(omap);
  201. val &= ~USBOTGSS_UTMI_OTG_CTRL_SESSEND;
  202. val |= USBOTGSS_UTMI_OTG_CTRL_VBUSVALID
  203. | USBOTGSS_UTMI_OTG_CTRL_SESSVALID;
  204. dwc3_omap_write_utmi_ctrl(omap, val);
  205. break;
  206. case OMAP_DWC3_ID_FLOAT:
  207. if (omap->vbus_reg && regulator_is_enabled(omap->vbus_reg))
  208. regulator_disable(omap->vbus_reg);
  209. val = dwc3_omap_read_utmi_ctrl(omap);
  210. val |= USBOTGSS_UTMI_OTG_CTRL_IDDIG;
  211. dwc3_omap_write_utmi_ctrl(omap, val);
  212. break;
  213. case OMAP_DWC3_VBUS_OFF:
  214. val = dwc3_omap_read_utmi_ctrl(omap);
  215. val &= ~(USBOTGSS_UTMI_OTG_CTRL_SESSVALID
  216. | USBOTGSS_UTMI_OTG_CTRL_VBUSVALID);
  217. val |= USBOTGSS_UTMI_OTG_CTRL_SESSEND;
  218. dwc3_omap_write_utmi_ctrl(omap, val);
  219. break;
  220. default:
  221. dev_WARN(omap->dev, "invalid state\n");
  222. }
  223. }
  224. static void dwc3_omap_enable_irqs(struct dwc3_omap *omap);
  225. static void dwc3_omap_disable_irqs(struct dwc3_omap *omap);
  226. static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
  227. {
  228. struct dwc3_omap *omap = _omap;
  229. if (dwc3_omap_read_irqmisc_status(omap) ||
  230. dwc3_omap_read_irq0_status(omap)) {
  231. /* mask irqs */
  232. dwc3_omap_disable_irqs(omap);
  233. return IRQ_WAKE_THREAD;
  234. }
  235. return IRQ_NONE;
  236. }
  237. static irqreturn_t dwc3_omap_interrupt_thread(int irq, void *_omap)
  238. {
  239. struct dwc3_omap *omap = _omap;
  240. u32 reg;
  241. /* clear irq status flags */
  242. reg = dwc3_omap_read_irqmisc_status(omap);
  243. dwc3_omap_write_irqmisc_status(omap, reg);
  244. reg = dwc3_omap_read_irq0_status(omap);
  245. dwc3_omap_write_irq0_status(omap, reg);
  246. /* unmask irqs */
  247. dwc3_omap_enable_irqs(omap);
  248. return IRQ_HANDLED;
  249. }
  250. static void dwc3_omap_enable_irqs(struct dwc3_omap *omap)
  251. {
  252. u32 reg;
  253. /* enable all IRQs */
  254. reg = USBOTGSS_IRQO_COREIRQ_ST;
  255. dwc3_omap_write_irq0_set(omap, reg);
  256. reg = (USBOTGSS_IRQMISC_OEVT |
  257. USBOTGSS_IRQMISC_DRVVBUS_RISE |
  258. USBOTGSS_IRQMISC_CHRGVBUS_RISE |
  259. USBOTGSS_IRQMISC_DISCHRGVBUS_RISE |
  260. USBOTGSS_IRQMISC_IDPULLUP_RISE |
  261. USBOTGSS_IRQMISC_DRVVBUS_FALL |
  262. USBOTGSS_IRQMISC_CHRGVBUS_FALL |
  263. USBOTGSS_IRQMISC_DISCHRGVBUS_FALL |
  264. USBOTGSS_IRQMISC_IDPULLUP_FALL);
  265. dwc3_omap_write_irqmisc_set(omap, reg);
  266. }
  267. static void dwc3_omap_disable_irqs(struct dwc3_omap *omap)
  268. {
  269. u32 reg;
  270. /* disable all IRQs */
  271. reg = USBOTGSS_IRQO_COREIRQ_ST;
  272. dwc3_omap_write_irq0_clr(omap, reg);
  273. reg = (USBOTGSS_IRQMISC_OEVT |
  274. USBOTGSS_IRQMISC_DRVVBUS_RISE |
  275. USBOTGSS_IRQMISC_CHRGVBUS_RISE |
  276. USBOTGSS_IRQMISC_DISCHRGVBUS_RISE |
  277. USBOTGSS_IRQMISC_IDPULLUP_RISE |
  278. USBOTGSS_IRQMISC_DRVVBUS_FALL |
  279. USBOTGSS_IRQMISC_CHRGVBUS_FALL |
  280. USBOTGSS_IRQMISC_DISCHRGVBUS_FALL |
  281. USBOTGSS_IRQMISC_IDPULLUP_FALL);
  282. dwc3_omap_write_irqmisc_clr(omap, reg);
  283. }
  284. static int dwc3_omap_id_notifier(struct notifier_block *nb,
  285. unsigned long event, void *ptr)
  286. {
  287. struct dwc3_omap *omap = container_of(nb, struct dwc3_omap, id_nb);
  288. if (event)
  289. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_GROUND);
  290. else
  291. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_FLOAT);
  292. return NOTIFY_DONE;
  293. }
  294. static int dwc3_omap_vbus_notifier(struct notifier_block *nb,
  295. unsigned long event, void *ptr)
  296. {
  297. struct dwc3_omap *omap = container_of(nb, struct dwc3_omap, vbus_nb);
  298. if (event)
  299. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_VALID);
  300. else
  301. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_OFF);
  302. return NOTIFY_DONE;
  303. }
  304. static void dwc3_omap_map_offset(struct dwc3_omap *omap)
  305. {
  306. struct device_node *node = omap->dev->of_node;
  307. /*
  308. * Differentiate between OMAP5 and AM437x.
  309. *
  310. * For OMAP5(ES2.0) and AM437x wrapper revision is same, even
  311. * though there are changes in wrapper register offsets.
  312. *
  313. * Using dt compatible to differentiate AM437x.
  314. */
  315. if (of_device_is_compatible(node, "ti,am437x-dwc3")) {
  316. omap->irq_eoi_offset = USBOTGSS_EOI_OFFSET;
  317. omap->irq0_offset = USBOTGSS_IRQ0_OFFSET;
  318. omap->irqmisc_offset = USBOTGSS_IRQMISC_OFFSET;
  319. omap->utmi_otg_offset = USBOTGSS_UTMI_OTG_OFFSET;
  320. omap->debug_offset = USBOTGSS_DEBUG_OFFSET;
  321. }
  322. }
  323. static void dwc3_omap_set_utmi_mode(struct dwc3_omap *omap)
  324. {
  325. u32 reg;
  326. struct device_node *node = omap->dev->of_node;
  327. u32 utmi_mode = 0;
  328. reg = dwc3_omap_read_utmi_ctrl(omap);
  329. of_property_read_u32(node, "utmi-mode", &utmi_mode);
  330. switch (utmi_mode) {
  331. case DWC3_OMAP_UTMI_MODE_SW:
  332. reg |= USBOTGSS_UTMI_OTG_CTRL_SW_MODE;
  333. break;
  334. case DWC3_OMAP_UTMI_MODE_HW:
  335. reg &= ~USBOTGSS_UTMI_OTG_CTRL_SW_MODE;
  336. break;
  337. default:
  338. dev_WARN(omap->dev, "UNKNOWN utmi mode %d\n", utmi_mode);
  339. }
  340. dwc3_omap_write_utmi_ctrl(omap, reg);
  341. }
  342. static int dwc3_omap_extcon_register(struct dwc3_omap *omap)
  343. {
  344. int ret;
  345. struct device_node *node = omap->dev->of_node;
  346. struct extcon_dev *edev;
  347. if (of_property_read_bool(node, "extcon")) {
  348. edev = extcon_get_edev_by_phandle(omap->dev, 0);
  349. if (IS_ERR(edev)) {
  350. dev_vdbg(omap->dev, "couldn't get extcon device\n");
  351. return -EPROBE_DEFER;
  352. }
  353. omap->vbus_nb.notifier_call = dwc3_omap_vbus_notifier;
  354. ret = devm_extcon_register_notifier(omap->dev, edev,
  355. EXTCON_USB, &omap->vbus_nb);
  356. if (ret < 0)
  357. dev_vdbg(omap->dev, "failed to register notifier for USB\n");
  358. omap->id_nb.notifier_call = dwc3_omap_id_notifier;
  359. ret = devm_extcon_register_notifier(omap->dev, edev,
  360. EXTCON_USB_HOST, &omap->id_nb);
  361. if (ret < 0)
  362. dev_vdbg(omap->dev, "failed to register notifier for USB-HOST\n");
  363. if (extcon_get_state(edev, EXTCON_USB) == true)
  364. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_VALID);
  365. else
  366. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_OFF);
  367. if (extcon_get_state(edev, EXTCON_USB_HOST) == true)
  368. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_GROUND);
  369. else
  370. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_FLOAT);
  371. omap->edev = edev;
  372. }
  373. return 0;
  374. }
  375. static int dwc3_omap_probe(struct platform_device *pdev)
  376. {
  377. struct device_node *node = pdev->dev.of_node;
  378. struct dwc3_omap *omap;
  379. struct device *dev = &pdev->dev;
  380. struct regulator *vbus_reg = NULL;
  381. int ret;
  382. int irq;
  383. void __iomem *base;
  384. if (!node) {
  385. dev_err(dev, "device node not found\n");
  386. return -EINVAL;
  387. }
  388. omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
  389. if (!omap)
  390. return -ENOMEM;
  391. platform_set_drvdata(pdev, omap);
  392. irq = platform_get_irq(pdev, 0);
  393. if (irq < 0)
  394. return irq;
  395. base = devm_platform_ioremap_resource(pdev, 0);
  396. if (IS_ERR(base))
  397. return PTR_ERR(base);
  398. if (of_property_read_bool(node, "vbus-supply")) {
  399. vbus_reg = devm_regulator_get(dev, "vbus");
  400. if (IS_ERR(vbus_reg)) {
  401. dev_err(dev, "vbus init failed\n");
  402. return PTR_ERR(vbus_reg);
  403. }
  404. }
  405. omap->dev = dev;
  406. omap->irq = irq;
  407. omap->base = base;
  408. omap->vbus_reg = vbus_reg;
  409. pm_runtime_enable(dev);
  410. ret = pm_runtime_get_sync(dev);
  411. if (ret < 0) {
  412. dev_err(dev, "get_sync failed with err %d\n", ret);
  413. goto err1;
  414. }
  415. dwc3_omap_map_offset(omap);
  416. dwc3_omap_set_utmi_mode(omap);
  417. ret = dwc3_omap_extcon_register(omap);
  418. if (ret < 0)
  419. goto err1;
  420. ret = of_platform_populate(node, NULL, NULL, dev);
  421. if (ret) {
  422. dev_err(&pdev->dev, "failed to create dwc3 core\n");
  423. goto err1;
  424. }
  425. ret = devm_request_threaded_irq(dev, omap->irq, dwc3_omap_interrupt,
  426. dwc3_omap_interrupt_thread, IRQF_SHARED,
  427. "dwc3-omap", omap);
  428. if (ret) {
  429. dev_err(dev, "failed to request IRQ #%d --> %d\n",
  430. omap->irq, ret);
  431. goto err1;
  432. }
  433. dwc3_omap_enable_irqs(omap);
  434. return 0;
  435. err1:
  436. pm_runtime_put_sync(dev);
  437. pm_runtime_disable(dev);
  438. return ret;
  439. }
  440. static int dwc3_omap_remove(struct platform_device *pdev)
  441. {
  442. struct dwc3_omap *omap = platform_get_drvdata(pdev);
  443. dwc3_omap_disable_irqs(omap);
  444. disable_irq(omap->irq);
  445. of_platform_depopulate(omap->dev);
  446. pm_runtime_put_sync(&pdev->dev);
  447. pm_runtime_disable(&pdev->dev);
  448. return 0;
  449. }
  450. static const struct of_device_id of_dwc3_match[] = {
  451. {
  452. .compatible = "ti,dwc3"
  453. },
  454. {
  455. .compatible = "ti,am437x-dwc3"
  456. },
  457. { },
  458. };
  459. MODULE_DEVICE_TABLE(of, of_dwc3_match);
  460. #ifdef CONFIG_PM_SLEEP
  461. static int dwc3_omap_suspend(struct device *dev)
  462. {
  463. struct dwc3_omap *omap = dev_get_drvdata(dev);
  464. omap->utmi_otg_ctrl = dwc3_omap_read_utmi_ctrl(omap);
  465. dwc3_omap_disable_irqs(omap);
  466. return 0;
  467. }
  468. static int dwc3_omap_resume(struct device *dev)
  469. {
  470. struct dwc3_omap *omap = dev_get_drvdata(dev);
  471. dwc3_omap_write_utmi_ctrl(omap, omap->utmi_otg_ctrl);
  472. dwc3_omap_enable_irqs(omap);
  473. pm_runtime_disable(dev);
  474. pm_runtime_set_active(dev);
  475. pm_runtime_enable(dev);
  476. return 0;
  477. }
  478. static void dwc3_omap_complete(struct device *dev)
  479. {
  480. struct dwc3_omap *omap = dev_get_drvdata(dev);
  481. if (extcon_get_state(omap->edev, EXTCON_USB))
  482. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_VALID);
  483. else
  484. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_OFF);
  485. if (extcon_get_state(omap->edev, EXTCON_USB_HOST))
  486. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_GROUND);
  487. else
  488. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_FLOAT);
  489. }
  490. static const struct dev_pm_ops dwc3_omap_dev_pm_ops = {
  491. SET_SYSTEM_SLEEP_PM_OPS(dwc3_omap_suspend, dwc3_omap_resume)
  492. .complete = dwc3_omap_complete,
  493. };
  494. #define DEV_PM_OPS (&dwc3_omap_dev_pm_ops)
  495. #else
  496. #define DEV_PM_OPS NULL
  497. #endif /* CONFIG_PM_SLEEP */
  498. static struct platform_driver dwc3_omap_driver = {
  499. .probe = dwc3_omap_probe,
  500. .remove = dwc3_omap_remove,
  501. .driver = {
  502. .name = "omap-dwc3",
  503. .of_match_table = of_dwc3_match,
  504. .pm = DEV_PM_OPS,
  505. },
  506. };
  507. module_platform_driver(dwc3_omap_driver);
  508. MODULE_ALIAS("platform:omap-dwc3");
  509. MODULE_AUTHOR("Felipe Balbi <[email protected]>");
  510. MODULE_LICENSE("GPL v2");
  511. MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");