sccnxp.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * NXP (Philips) SCC+++(SCN+++) serial driver
  4. *
  5. * Copyright (C) 2012 Alexander Shiyan <[email protected]>
  6. *
  7. * Based on sc26xx.c, by Thomas Bogendörfer ([email protected])
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/delay.h>
  11. #include <linux/err.h>
  12. #include <linux/module.h>
  13. #include <linux/mod_devicetable.h>
  14. #include <linux/device.h>
  15. #include <linux/console.h>
  16. #include <linux/serial_core.h>
  17. #include <linux/serial.h>
  18. #include <linux/io.h>
  19. #include <linux/tty.h>
  20. #include <linux/tty_flip.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/platform_data/serial-sccnxp.h>
  24. #include <linux/regulator/consumer.h>
  25. #define SCCNXP_NAME "uart-sccnxp"
  26. #define SCCNXP_MAJOR 204
  27. #define SCCNXP_MINOR 205
  28. #define SCCNXP_MR_REG (0x00)
  29. # define MR0_BAUD_NORMAL (0 << 0)
  30. # define MR0_BAUD_EXT1 (1 << 0)
  31. # define MR0_BAUD_EXT2 (5 << 0)
  32. # define MR0_FIFO (1 << 3)
  33. # define MR0_TXLVL (1 << 4)
  34. # define MR1_BITS_5 (0 << 0)
  35. # define MR1_BITS_6 (1 << 0)
  36. # define MR1_BITS_7 (2 << 0)
  37. # define MR1_BITS_8 (3 << 0)
  38. # define MR1_PAR_EVN (0 << 2)
  39. # define MR1_PAR_ODD (1 << 2)
  40. # define MR1_PAR_NO (4 << 2)
  41. # define MR2_STOP1 (7 << 0)
  42. # define MR2_STOP2 (0xf << 0)
  43. #define SCCNXP_SR_REG (0x01)
  44. # define SR_RXRDY (1 << 0)
  45. # define SR_FULL (1 << 1)
  46. # define SR_TXRDY (1 << 2)
  47. # define SR_TXEMT (1 << 3)
  48. # define SR_OVR (1 << 4)
  49. # define SR_PE (1 << 5)
  50. # define SR_FE (1 << 6)
  51. # define SR_BRK (1 << 7)
  52. #define SCCNXP_CSR_REG (SCCNXP_SR_REG)
  53. # define CSR_TIMER_MODE (0x0d)
  54. #define SCCNXP_CR_REG (0x02)
  55. # define CR_RX_ENABLE (1 << 0)
  56. # define CR_RX_DISABLE (1 << 1)
  57. # define CR_TX_ENABLE (1 << 2)
  58. # define CR_TX_DISABLE (1 << 3)
  59. # define CR_CMD_MRPTR1 (0x01 << 4)
  60. # define CR_CMD_RX_RESET (0x02 << 4)
  61. # define CR_CMD_TX_RESET (0x03 << 4)
  62. # define CR_CMD_STATUS_RESET (0x04 << 4)
  63. # define CR_CMD_BREAK_RESET (0x05 << 4)
  64. # define CR_CMD_START_BREAK (0x06 << 4)
  65. # define CR_CMD_STOP_BREAK (0x07 << 4)
  66. # define CR_CMD_MRPTR0 (0x0b << 4)
  67. #define SCCNXP_RHR_REG (0x03)
  68. #define SCCNXP_THR_REG SCCNXP_RHR_REG
  69. #define SCCNXP_IPCR_REG (0x04)
  70. #define SCCNXP_ACR_REG SCCNXP_IPCR_REG
  71. # define ACR_BAUD0 (0 << 7)
  72. # define ACR_BAUD1 (1 << 7)
  73. # define ACR_TIMER_MODE (6 << 4)
  74. #define SCCNXP_ISR_REG (0x05)
  75. #define SCCNXP_IMR_REG SCCNXP_ISR_REG
  76. # define IMR_TXRDY (1 << 0)
  77. # define IMR_RXRDY (1 << 1)
  78. # define ISR_TXRDY(x) (1 << ((x * 4) + 0))
  79. # define ISR_RXRDY(x) (1 << ((x * 4) + 1))
  80. #define SCCNXP_CTPU_REG (0x06)
  81. #define SCCNXP_CTPL_REG (0x07)
  82. #define SCCNXP_IPR_REG (0x0d)
  83. #define SCCNXP_OPCR_REG SCCNXP_IPR_REG
  84. #define SCCNXP_SOP_REG (0x0e)
  85. #define SCCNXP_START_COUNTER_REG SCCNXP_SOP_REG
  86. #define SCCNXP_ROP_REG (0x0f)
  87. /* Route helpers */
  88. #define MCTRL_MASK(sig) (0xf << (sig))
  89. #define MCTRL_IBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_IP0)
  90. #define MCTRL_OBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_OP0)
  91. #define SCCNXP_HAVE_IO 0x00000001
  92. #define SCCNXP_HAVE_MR0 0x00000002
  93. struct sccnxp_chip {
  94. const char *name;
  95. unsigned int nr;
  96. unsigned long freq_min;
  97. unsigned long freq_std;
  98. unsigned long freq_max;
  99. unsigned int flags;
  100. unsigned int fifosize;
  101. /* Time between read/write cycles */
  102. unsigned int trwd;
  103. };
  104. struct sccnxp_port {
  105. struct uart_driver uart;
  106. struct uart_port port[SCCNXP_MAX_UARTS];
  107. bool opened[SCCNXP_MAX_UARTS];
  108. int irq;
  109. u8 imr;
  110. struct sccnxp_chip *chip;
  111. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  112. struct console console;
  113. #endif
  114. spinlock_t lock;
  115. bool poll;
  116. struct timer_list timer;
  117. struct sccnxp_pdata pdata;
  118. struct regulator *regulator;
  119. };
  120. static const struct sccnxp_chip sc2681 = {
  121. .name = "SC2681",
  122. .nr = 2,
  123. .freq_min = 1000000,
  124. .freq_std = 3686400,
  125. .freq_max = 4000000,
  126. .flags = SCCNXP_HAVE_IO,
  127. .fifosize = 3,
  128. .trwd = 200,
  129. };
  130. static const struct sccnxp_chip sc2691 = {
  131. .name = "SC2691",
  132. .nr = 1,
  133. .freq_min = 1000000,
  134. .freq_std = 3686400,
  135. .freq_max = 4000000,
  136. .flags = 0,
  137. .fifosize = 3,
  138. .trwd = 150,
  139. };
  140. static const struct sccnxp_chip sc2692 = {
  141. .name = "SC2692",
  142. .nr = 2,
  143. .freq_min = 1000000,
  144. .freq_std = 3686400,
  145. .freq_max = 4000000,
  146. .flags = SCCNXP_HAVE_IO,
  147. .fifosize = 3,
  148. .trwd = 30,
  149. };
  150. static const struct sccnxp_chip sc2891 = {
  151. .name = "SC2891",
  152. .nr = 1,
  153. .freq_min = 100000,
  154. .freq_std = 3686400,
  155. .freq_max = 8000000,
  156. .flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0,
  157. .fifosize = 16,
  158. .trwd = 27,
  159. };
  160. static const struct sccnxp_chip sc2892 = {
  161. .name = "SC2892",
  162. .nr = 2,
  163. .freq_min = 100000,
  164. .freq_std = 3686400,
  165. .freq_max = 8000000,
  166. .flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0,
  167. .fifosize = 16,
  168. .trwd = 17,
  169. };
  170. static const struct sccnxp_chip sc28202 = {
  171. .name = "SC28202",
  172. .nr = 2,
  173. .freq_min = 1000000,
  174. .freq_std = 14745600,
  175. .freq_max = 50000000,
  176. .flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0,
  177. .fifosize = 256,
  178. .trwd = 10,
  179. };
  180. static const struct sccnxp_chip sc68681 = {
  181. .name = "SC68681",
  182. .nr = 2,
  183. .freq_min = 1000000,
  184. .freq_std = 3686400,
  185. .freq_max = 4000000,
  186. .flags = SCCNXP_HAVE_IO,
  187. .fifosize = 3,
  188. .trwd = 200,
  189. };
  190. static const struct sccnxp_chip sc68692 = {
  191. .name = "SC68692",
  192. .nr = 2,
  193. .freq_min = 1000000,
  194. .freq_std = 3686400,
  195. .freq_max = 4000000,
  196. .flags = SCCNXP_HAVE_IO,
  197. .fifosize = 3,
  198. .trwd = 200,
  199. };
  200. static u8 sccnxp_read(struct uart_port *port, u8 reg)
  201. {
  202. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  203. u8 ret;
  204. ret = readb(port->membase + (reg << port->regshift));
  205. ndelay(s->chip->trwd);
  206. return ret;
  207. }
  208. static void sccnxp_write(struct uart_port *port, u8 reg, u8 v)
  209. {
  210. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  211. writeb(v, port->membase + (reg << port->regshift));
  212. ndelay(s->chip->trwd);
  213. }
  214. static u8 sccnxp_port_read(struct uart_port *port, u8 reg)
  215. {
  216. return sccnxp_read(port, (port->line << 3) + reg);
  217. }
  218. static void sccnxp_port_write(struct uart_port *port, u8 reg, u8 v)
  219. {
  220. sccnxp_write(port, (port->line << 3) + reg, v);
  221. }
  222. static int sccnxp_update_best_err(int a, int b, int *besterr)
  223. {
  224. int err = abs(a - b);
  225. if (*besterr > err) {
  226. *besterr = err;
  227. return 0;
  228. }
  229. return 1;
  230. }
  231. static const struct {
  232. u8 csr;
  233. u8 acr;
  234. u8 mr0;
  235. int baud;
  236. } baud_std[] = {
  237. { 0, ACR_BAUD0, MR0_BAUD_NORMAL, 50, },
  238. { 0, ACR_BAUD1, MR0_BAUD_NORMAL, 75, },
  239. { 1, ACR_BAUD0, MR0_BAUD_NORMAL, 110, },
  240. { 2, ACR_BAUD0, MR0_BAUD_NORMAL, 134, },
  241. { 3, ACR_BAUD1, MR0_BAUD_NORMAL, 150, },
  242. { 3, ACR_BAUD0, MR0_BAUD_NORMAL, 200, },
  243. { 4, ACR_BAUD0, MR0_BAUD_NORMAL, 300, },
  244. { 0, ACR_BAUD1, MR0_BAUD_EXT1, 450, },
  245. { 1, ACR_BAUD0, MR0_BAUD_EXT2, 880, },
  246. { 3, ACR_BAUD1, MR0_BAUD_EXT1, 900, },
  247. { 5, ACR_BAUD0, MR0_BAUD_NORMAL, 600, },
  248. { 7, ACR_BAUD0, MR0_BAUD_NORMAL, 1050, },
  249. { 2, ACR_BAUD0, MR0_BAUD_EXT2, 1076, },
  250. { 6, ACR_BAUD0, MR0_BAUD_NORMAL, 1200, },
  251. { 10, ACR_BAUD1, MR0_BAUD_NORMAL, 1800, },
  252. { 7, ACR_BAUD1, MR0_BAUD_NORMAL, 2000, },
  253. { 8, ACR_BAUD0, MR0_BAUD_NORMAL, 2400, },
  254. { 5, ACR_BAUD1, MR0_BAUD_EXT1, 3600, },
  255. { 9, ACR_BAUD0, MR0_BAUD_NORMAL, 4800, },
  256. { 10, ACR_BAUD0, MR0_BAUD_NORMAL, 7200, },
  257. { 11, ACR_BAUD0, MR0_BAUD_NORMAL, 9600, },
  258. { 8, ACR_BAUD0, MR0_BAUD_EXT1, 14400, },
  259. { 12, ACR_BAUD1, MR0_BAUD_NORMAL, 19200, },
  260. { 9, ACR_BAUD0, MR0_BAUD_EXT1, 28800, },
  261. { 12, ACR_BAUD0, MR0_BAUD_NORMAL, 38400, },
  262. { 11, ACR_BAUD0, MR0_BAUD_EXT1, 57600, },
  263. { 12, ACR_BAUD1, MR0_BAUD_EXT1, 115200, },
  264. { 12, ACR_BAUD0, MR0_BAUD_EXT1, 230400, },
  265. { 0, 0, 0, 0 }
  266. };
  267. static int sccnxp_set_baud(struct uart_port *port, int baud)
  268. {
  269. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  270. int div_std, tmp_baud, bestbaud = INT_MAX, besterr = INT_MAX;
  271. struct sccnxp_chip *chip = s->chip;
  272. u8 i, acr = 0, csr = 0, mr0 = 0;
  273. /* Find divisor to load to the timer preset registers */
  274. div_std = DIV_ROUND_CLOSEST(port->uartclk, 2 * 16 * baud);
  275. if ((div_std >= 2) && (div_std <= 0xffff)) {
  276. bestbaud = DIV_ROUND_CLOSEST(port->uartclk, 2 * 16 * div_std);
  277. sccnxp_update_best_err(baud, bestbaud, &besterr);
  278. csr = CSR_TIMER_MODE;
  279. sccnxp_port_write(port, SCCNXP_CTPU_REG, div_std >> 8);
  280. sccnxp_port_write(port, SCCNXP_CTPL_REG, div_std);
  281. /* Issue start timer/counter command */
  282. sccnxp_port_read(port, SCCNXP_START_COUNTER_REG);
  283. }
  284. /* Find best baud from table */
  285. for (i = 0; baud_std[i].baud && besterr; i++) {
  286. if (baud_std[i].mr0 && !(chip->flags & SCCNXP_HAVE_MR0))
  287. continue;
  288. div_std = DIV_ROUND_CLOSEST(chip->freq_std, baud_std[i].baud);
  289. tmp_baud = DIV_ROUND_CLOSEST(port->uartclk, div_std);
  290. if (!sccnxp_update_best_err(baud, tmp_baud, &besterr)) {
  291. acr = baud_std[i].acr;
  292. csr = baud_std[i].csr;
  293. mr0 = baud_std[i].mr0;
  294. bestbaud = tmp_baud;
  295. }
  296. }
  297. if (chip->flags & SCCNXP_HAVE_MR0) {
  298. /* Enable FIFO, set half level for TX */
  299. mr0 |= MR0_FIFO | MR0_TXLVL;
  300. /* Update MR0 */
  301. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR0);
  302. sccnxp_port_write(port, SCCNXP_MR_REG, mr0);
  303. }
  304. sccnxp_port_write(port, SCCNXP_ACR_REG, acr | ACR_TIMER_MODE);
  305. sccnxp_port_write(port, SCCNXP_CSR_REG, (csr << 4) | csr);
  306. if (baud != bestbaud)
  307. dev_dbg(port->dev, "Baudrate desired: %i, calculated: %i\n",
  308. baud, bestbaud);
  309. return bestbaud;
  310. }
  311. static void sccnxp_enable_irq(struct uart_port *port, int mask)
  312. {
  313. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  314. s->imr |= mask << (port->line * 4);
  315. sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
  316. }
  317. static void sccnxp_disable_irq(struct uart_port *port, int mask)
  318. {
  319. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  320. s->imr &= ~(mask << (port->line * 4));
  321. sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
  322. }
  323. static void sccnxp_set_bit(struct uart_port *port, int sig, int state)
  324. {
  325. u8 bitmask;
  326. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  327. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(sig)) {
  328. bitmask = 1 << MCTRL_OBIT(s->pdata.mctrl_cfg[port->line], sig);
  329. if (state)
  330. sccnxp_write(port, SCCNXP_SOP_REG, bitmask);
  331. else
  332. sccnxp_write(port, SCCNXP_ROP_REG, bitmask);
  333. }
  334. }
  335. static void sccnxp_handle_rx(struct uart_port *port)
  336. {
  337. u8 sr;
  338. unsigned int ch, flag;
  339. for (;;) {
  340. sr = sccnxp_port_read(port, SCCNXP_SR_REG);
  341. if (!(sr & SR_RXRDY))
  342. break;
  343. sr &= SR_PE | SR_FE | SR_OVR | SR_BRK;
  344. ch = sccnxp_port_read(port, SCCNXP_RHR_REG);
  345. port->icount.rx++;
  346. flag = TTY_NORMAL;
  347. if (unlikely(sr)) {
  348. if (sr & SR_BRK) {
  349. port->icount.brk++;
  350. sccnxp_port_write(port, SCCNXP_CR_REG,
  351. CR_CMD_BREAK_RESET);
  352. if (uart_handle_break(port))
  353. continue;
  354. } else if (sr & SR_PE)
  355. port->icount.parity++;
  356. else if (sr & SR_FE)
  357. port->icount.frame++;
  358. else if (sr & SR_OVR) {
  359. port->icount.overrun++;
  360. sccnxp_port_write(port, SCCNXP_CR_REG,
  361. CR_CMD_STATUS_RESET);
  362. }
  363. sr &= port->read_status_mask;
  364. if (sr & SR_BRK)
  365. flag = TTY_BREAK;
  366. else if (sr & SR_PE)
  367. flag = TTY_PARITY;
  368. else if (sr & SR_FE)
  369. flag = TTY_FRAME;
  370. else if (sr & SR_OVR)
  371. flag = TTY_OVERRUN;
  372. }
  373. if (uart_handle_sysrq_char(port, ch))
  374. continue;
  375. if (sr & port->ignore_status_mask)
  376. continue;
  377. uart_insert_char(port, sr, SR_OVR, ch, flag);
  378. }
  379. tty_flip_buffer_push(&port->state->port);
  380. }
  381. static void sccnxp_handle_tx(struct uart_port *port)
  382. {
  383. u8 sr;
  384. struct circ_buf *xmit = &port->state->xmit;
  385. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  386. if (unlikely(port->x_char)) {
  387. sccnxp_port_write(port, SCCNXP_THR_REG, port->x_char);
  388. port->icount.tx++;
  389. port->x_char = 0;
  390. return;
  391. }
  392. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  393. /* Disable TX if FIFO is empty */
  394. if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXEMT) {
  395. sccnxp_disable_irq(port, IMR_TXRDY);
  396. /* Set direction to input */
  397. if (s->chip->flags & SCCNXP_HAVE_IO)
  398. sccnxp_set_bit(port, DIR_OP, 0);
  399. }
  400. return;
  401. }
  402. while (!uart_circ_empty(xmit)) {
  403. sr = sccnxp_port_read(port, SCCNXP_SR_REG);
  404. if (!(sr & SR_TXRDY))
  405. break;
  406. sccnxp_port_write(port, SCCNXP_THR_REG, xmit->buf[xmit->tail]);
  407. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  408. port->icount.tx++;
  409. }
  410. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  411. uart_write_wakeup(port);
  412. }
  413. static void sccnxp_handle_events(struct sccnxp_port *s)
  414. {
  415. int i;
  416. u8 isr;
  417. do {
  418. isr = sccnxp_read(&s->port[0], SCCNXP_ISR_REG);
  419. isr &= s->imr;
  420. if (!isr)
  421. break;
  422. for (i = 0; i < s->uart.nr; i++) {
  423. if (s->opened[i] && (isr & ISR_RXRDY(i)))
  424. sccnxp_handle_rx(&s->port[i]);
  425. if (s->opened[i] && (isr & ISR_TXRDY(i)))
  426. sccnxp_handle_tx(&s->port[i]);
  427. }
  428. } while (1);
  429. }
  430. static void sccnxp_timer(struct timer_list *t)
  431. {
  432. struct sccnxp_port *s = from_timer(s, t, timer);
  433. unsigned long flags;
  434. spin_lock_irqsave(&s->lock, flags);
  435. sccnxp_handle_events(s);
  436. spin_unlock_irqrestore(&s->lock, flags);
  437. mod_timer(&s->timer, jiffies + usecs_to_jiffies(s->pdata.poll_time_us));
  438. }
  439. static irqreturn_t sccnxp_ist(int irq, void *dev_id)
  440. {
  441. struct sccnxp_port *s = (struct sccnxp_port *)dev_id;
  442. unsigned long flags;
  443. spin_lock_irqsave(&s->lock, flags);
  444. sccnxp_handle_events(s);
  445. spin_unlock_irqrestore(&s->lock, flags);
  446. return IRQ_HANDLED;
  447. }
  448. static void sccnxp_start_tx(struct uart_port *port)
  449. {
  450. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  451. unsigned long flags;
  452. spin_lock_irqsave(&s->lock, flags);
  453. /* Set direction to output */
  454. if (s->chip->flags & SCCNXP_HAVE_IO)
  455. sccnxp_set_bit(port, DIR_OP, 1);
  456. sccnxp_enable_irq(port, IMR_TXRDY);
  457. spin_unlock_irqrestore(&s->lock, flags);
  458. }
  459. static void sccnxp_stop_tx(struct uart_port *port)
  460. {
  461. /* Do nothing */
  462. }
  463. static void sccnxp_stop_rx(struct uart_port *port)
  464. {
  465. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  466. unsigned long flags;
  467. spin_lock_irqsave(&s->lock, flags);
  468. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE);
  469. spin_unlock_irqrestore(&s->lock, flags);
  470. }
  471. static unsigned int sccnxp_tx_empty(struct uart_port *port)
  472. {
  473. u8 val;
  474. unsigned long flags;
  475. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  476. spin_lock_irqsave(&s->lock, flags);
  477. val = sccnxp_port_read(port, SCCNXP_SR_REG);
  478. spin_unlock_irqrestore(&s->lock, flags);
  479. return (val & SR_TXEMT) ? TIOCSER_TEMT : 0;
  480. }
  481. static void sccnxp_set_mctrl(struct uart_port *port, unsigned int mctrl)
  482. {
  483. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  484. unsigned long flags;
  485. if (!(s->chip->flags & SCCNXP_HAVE_IO))
  486. return;
  487. spin_lock_irqsave(&s->lock, flags);
  488. sccnxp_set_bit(port, DTR_OP, mctrl & TIOCM_DTR);
  489. sccnxp_set_bit(port, RTS_OP, mctrl & TIOCM_RTS);
  490. spin_unlock_irqrestore(&s->lock, flags);
  491. }
  492. static unsigned int sccnxp_get_mctrl(struct uart_port *port)
  493. {
  494. u8 bitmask, ipr;
  495. unsigned long flags;
  496. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  497. unsigned int mctrl = TIOCM_DSR | TIOCM_CTS | TIOCM_CAR;
  498. if (!(s->chip->flags & SCCNXP_HAVE_IO))
  499. return mctrl;
  500. spin_lock_irqsave(&s->lock, flags);
  501. ipr = ~sccnxp_read(port, SCCNXP_IPCR_REG);
  502. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DSR_IP)) {
  503. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  504. DSR_IP);
  505. mctrl &= ~TIOCM_DSR;
  506. mctrl |= (ipr & bitmask) ? TIOCM_DSR : 0;
  507. }
  508. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(CTS_IP)) {
  509. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  510. CTS_IP);
  511. mctrl &= ~TIOCM_CTS;
  512. mctrl |= (ipr & bitmask) ? TIOCM_CTS : 0;
  513. }
  514. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DCD_IP)) {
  515. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  516. DCD_IP);
  517. mctrl &= ~TIOCM_CAR;
  518. mctrl |= (ipr & bitmask) ? TIOCM_CAR : 0;
  519. }
  520. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(RNG_IP)) {
  521. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  522. RNG_IP);
  523. mctrl &= ~TIOCM_RNG;
  524. mctrl |= (ipr & bitmask) ? TIOCM_RNG : 0;
  525. }
  526. spin_unlock_irqrestore(&s->lock, flags);
  527. return mctrl;
  528. }
  529. static void sccnxp_break_ctl(struct uart_port *port, int break_state)
  530. {
  531. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  532. unsigned long flags;
  533. spin_lock_irqsave(&s->lock, flags);
  534. sccnxp_port_write(port, SCCNXP_CR_REG, break_state ?
  535. CR_CMD_START_BREAK : CR_CMD_STOP_BREAK);
  536. spin_unlock_irqrestore(&s->lock, flags);
  537. }
  538. static void sccnxp_set_termios(struct uart_port *port,
  539. struct ktermios *termios,
  540. const struct ktermios *old)
  541. {
  542. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  543. unsigned long flags;
  544. u8 mr1, mr2;
  545. int baud;
  546. spin_lock_irqsave(&s->lock, flags);
  547. /* Mask termios capabilities we don't support */
  548. termios->c_cflag &= ~CMSPAR;
  549. /* Disable RX & TX, reset break condition, status and FIFOs */
  550. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET |
  551. CR_RX_DISABLE | CR_TX_DISABLE);
  552. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
  553. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
  554. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
  555. /* Word size */
  556. switch (termios->c_cflag & CSIZE) {
  557. case CS5:
  558. mr1 = MR1_BITS_5;
  559. break;
  560. case CS6:
  561. mr1 = MR1_BITS_6;
  562. break;
  563. case CS7:
  564. mr1 = MR1_BITS_7;
  565. break;
  566. case CS8:
  567. default:
  568. mr1 = MR1_BITS_8;
  569. break;
  570. }
  571. /* Parity */
  572. if (termios->c_cflag & PARENB) {
  573. if (termios->c_cflag & PARODD)
  574. mr1 |= MR1_PAR_ODD;
  575. } else
  576. mr1 |= MR1_PAR_NO;
  577. /* Stop bits */
  578. mr2 = (termios->c_cflag & CSTOPB) ? MR2_STOP2 : MR2_STOP1;
  579. /* Update desired format */
  580. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR1);
  581. sccnxp_port_write(port, SCCNXP_MR_REG, mr1);
  582. sccnxp_port_write(port, SCCNXP_MR_REG, mr2);
  583. /* Set read status mask */
  584. port->read_status_mask = SR_OVR;
  585. if (termios->c_iflag & INPCK)
  586. port->read_status_mask |= SR_PE | SR_FE;
  587. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  588. port->read_status_mask |= SR_BRK;
  589. /* Set status ignore mask */
  590. port->ignore_status_mask = 0;
  591. if (termios->c_iflag & IGNBRK)
  592. port->ignore_status_mask |= SR_BRK;
  593. if (termios->c_iflag & IGNPAR)
  594. port->ignore_status_mask |= SR_PE;
  595. if (!(termios->c_cflag & CREAD))
  596. port->ignore_status_mask |= SR_PE | SR_OVR | SR_FE | SR_BRK;
  597. /* Setup baudrate */
  598. baud = uart_get_baud_rate(port, termios, old, 50,
  599. (s->chip->flags & SCCNXP_HAVE_MR0) ?
  600. 230400 : 38400);
  601. baud = sccnxp_set_baud(port, baud);
  602. /* Update timeout according to new baud rate */
  603. uart_update_timeout(port, termios->c_cflag, baud);
  604. /* Report actual baudrate back to core */
  605. if (tty_termios_baud_rate(termios))
  606. tty_termios_encode_baud_rate(termios, baud, baud);
  607. /* Enable RX & TX */
  608. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
  609. spin_unlock_irqrestore(&s->lock, flags);
  610. }
  611. static int sccnxp_startup(struct uart_port *port)
  612. {
  613. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  614. unsigned long flags;
  615. spin_lock_irqsave(&s->lock, flags);
  616. if (s->chip->flags & SCCNXP_HAVE_IO) {
  617. /* Outputs are controlled manually */
  618. sccnxp_write(port, SCCNXP_OPCR_REG, 0);
  619. }
  620. /* Reset break condition, status and FIFOs */
  621. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET);
  622. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
  623. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
  624. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
  625. /* Enable RX & TX */
  626. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
  627. /* Enable RX interrupt */
  628. sccnxp_enable_irq(port, IMR_RXRDY);
  629. s->opened[port->line] = 1;
  630. spin_unlock_irqrestore(&s->lock, flags);
  631. return 0;
  632. }
  633. static void sccnxp_shutdown(struct uart_port *port)
  634. {
  635. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  636. unsigned long flags;
  637. spin_lock_irqsave(&s->lock, flags);
  638. s->opened[port->line] = 0;
  639. /* Disable interrupts */
  640. sccnxp_disable_irq(port, IMR_TXRDY | IMR_RXRDY);
  641. /* Disable TX & RX */
  642. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE | CR_TX_DISABLE);
  643. /* Leave direction to input */
  644. if (s->chip->flags & SCCNXP_HAVE_IO)
  645. sccnxp_set_bit(port, DIR_OP, 0);
  646. spin_unlock_irqrestore(&s->lock, flags);
  647. }
  648. static const char *sccnxp_type(struct uart_port *port)
  649. {
  650. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  651. return (port->type == PORT_SC26XX) ? s->chip->name : NULL;
  652. }
  653. static void sccnxp_release_port(struct uart_port *port)
  654. {
  655. /* Do nothing */
  656. }
  657. static int sccnxp_request_port(struct uart_port *port)
  658. {
  659. /* Do nothing */
  660. return 0;
  661. }
  662. static void sccnxp_config_port(struct uart_port *port, int flags)
  663. {
  664. if (flags & UART_CONFIG_TYPE)
  665. port->type = PORT_SC26XX;
  666. }
  667. static int sccnxp_verify_port(struct uart_port *port, struct serial_struct *s)
  668. {
  669. if ((s->type == PORT_UNKNOWN) || (s->type == PORT_SC26XX))
  670. return 0;
  671. if (s->irq == port->irq)
  672. return 0;
  673. return -EINVAL;
  674. }
  675. static const struct uart_ops sccnxp_ops = {
  676. .tx_empty = sccnxp_tx_empty,
  677. .set_mctrl = sccnxp_set_mctrl,
  678. .get_mctrl = sccnxp_get_mctrl,
  679. .stop_tx = sccnxp_stop_tx,
  680. .start_tx = sccnxp_start_tx,
  681. .stop_rx = sccnxp_stop_rx,
  682. .break_ctl = sccnxp_break_ctl,
  683. .startup = sccnxp_startup,
  684. .shutdown = sccnxp_shutdown,
  685. .set_termios = sccnxp_set_termios,
  686. .type = sccnxp_type,
  687. .release_port = sccnxp_release_port,
  688. .request_port = sccnxp_request_port,
  689. .config_port = sccnxp_config_port,
  690. .verify_port = sccnxp_verify_port,
  691. };
  692. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  693. static void sccnxp_console_putchar(struct uart_port *port, unsigned char c)
  694. {
  695. int tryes = 100000;
  696. while (tryes--) {
  697. if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXRDY) {
  698. sccnxp_port_write(port, SCCNXP_THR_REG, c);
  699. break;
  700. }
  701. barrier();
  702. }
  703. }
  704. static void sccnxp_console_write(struct console *co, const char *c, unsigned n)
  705. {
  706. struct sccnxp_port *s = (struct sccnxp_port *)co->data;
  707. struct uart_port *port = &s->port[co->index];
  708. unsigned long flags;
  709. spin_lock_irqsave(&s->lock, flags);
  710. uart_console_write(port, c, n, sccnxp_console_putchar);
  711. spin_unlock_irqrestore(&s->lock, flags);
  712. }
  713. static int sccnxp_console_setup(struct console *co, char *options)
  714. {
  715. struct sccnxp_port *s = (struct sccnxp_port *)co->data;
  716. struct uart_port *port = &s->port[(co->index > 0) ? co->index : 0];
  717. int baud = 9600, bits = 8, parity = 'n', flow = 'n';
  718. if (options)
  719. uart_parse_options(options, &baud, &parity, &bits, &flow);
  720. return uart_set_options(port, co, baud, parity, bits, flow);
  721. }
  722. #endif
  723. static const struct platform_device_id sccnxp_id_table[] = {
  724. { .name = "sc2681", .driver_data = (kernel_ulong_t)&sc2681, },
  725. { .name = "sc2691", .driver_data = (kernel_ulong_t)&sc2691, },
  726. { .name = "sc2692", .driver_data = (kernel_ulong_t)&sc2692, },
  727. { .name = "sc2891", .driver_data = (kernel_ulong_t)&sc2891, },
  728. { .name = "sc2892", .driver_data = (kernel_ulong_t)&sc2892, },
  729. { .name = "sc28202", .driver_data = (kernel_ulong_t)&sc28202, },
  730. { .name = "sc68681", .driver_data = (kernel_ulong_t)&sc68681, },
  731. { .name = "sc68692", .driver_data = (kernel_ulong_t)&sc68692, },
  732. { }
  733. };
  734. MODULE_DEVICE_TABLE(platform, sccnxp_id_table);
  735. static int sccnxp_probe(struct platform_device *pdev)
  736. {
  737. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  738. struct sccnxp_pdata *pdata = dev_get_platdata(&pdev->dev);
  739. int i, ret, uartclk;
  740. struct sccnxp_port *s;
  741. void __iomem *membase;
  742. struct clk *clk;
  743. membase = devm_ioremap_resource(&pdev->dev, res);
  744. if (IS_ERR(membase))
  745. return PTR_ERR(membase);
  746. s = devm_kzalloc(&pdev->dev, sizeof(struct sccnxp_port), GFP_KERNEL);
  747. if (!s) {
  748. dev_err(&pdev->dev, "Error allocating port structure\n");
  749. return -ENOMEM;
  750. }
  751. platform_set_drvdata(pdev, s);
  752. spin_lock_init(&s->lock);
  753. s->chip = (struct sccnxp_chip *)pdev->id_entry->driver_data;
  754. s->regulator = devm_regulator_get(&pdev->dev, "vcc");
  755. if (!IS_ERR(s->regulator)) {
  756. ret = regulator_enable(s->regulator);
  757. if (ret) {
  758. dev_err(&pdev->dev,
  759. "Failed to enable regulator: %i\n", ret);
  760. return ret;
  761. }
  762. } else if (PTR_ERR(s->regulator) == -EPROBE_DEFER)
  763. return -EPROBE_DEFER;
  764. clk = devm_clk_get(&pdev->dev, NULL);
  765. if (IS_ERR(clk)) {
  766. ret = PTR_ERR(clk);
  767. if (ret == -EPROBE_DEFER)
  768. goto err_out;
  769. uartclk = 0;
  770. } else {
  771. ret = clk_prepare_enable(clk);
  772. if (ret)
  773. goto err_out;
  774. ret = devm_add_action_or_reset(&pdev->dev,
  775. (void(*)(void *))clk_disable_unprepare,
  776. clk);
  777. if (ret)
  778. goto err_out;
  779. uartclk = clk_get_rate(clk);
  780. }
  781. if (!uartclk) {
  782. dev_notice(&pdev->dev, "Using default clock frequency\n");
  783. uartclk = s->chip->freq_std;
  784. }
  785. /* Check input frequency */
  786. if ((uartclk < s->chip->freq_min) || (uartclk > s->chip->freq_max)) {
  787. dev_err(&pdev->dev, "Frequency out of bounds\n");
  788. ret = -EINVAL;
  789. goto err_out;
  790. }
  791. if (pdata)
  792. memcpy(&s->pdata, pdata, sizeof(struct sccnxp_pdata));
  793. if (s->pdata.poll_time_us) {
  794. dev_info(&pdev->dev, "Using poll mode, resolution %u usecs\n",
  795. s->pdata.poll_time_us);
  796. s->poll = 1;
  797. }
  798. if (!s->poll) {
  799. s->irq = platform_get_irq(pdev, 0);
  800. if (s->irq < 0) {
  801. ret = -ENXIO;
  802. goto err_out;
  803. }
  804. }
  805. s->uart.owner = THIS_MODULE;
  806. s->uart.dev_name = "ttySC";
  807. s->uart.major = SCCNXP_MAJOR;
  808. s->uart.minor = SCCNXP_MINOR;
  809. s->uart.nr = s->chip->nr;
  810. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  811. s->uart.cons = &s->console;
  812. s->uart.cons->device = uart_console_device;
  813. s->uart.cons->write = sccnxp_console_write;
  814. s->uart.cons->setup = sccnxp_console_setup;
  815. s->uart.cons->flags = CON_PRINTBUFFER;
  816. s->uart.cons->index = -1;
  817. s->uart.cons->data = s;
  818. strcpy(s->uart.cons->name, "ttySC");
  819. #endif
  820. ret = uart_register_driver(&s->uart);
  821. if (ret) {
  822. dev_err(&pdev->dev, "Registering UART driver failed\n");
  823. goto err_out;
  824. }
  825. for (i = 0; i < s->uart.nr; i++) {
  826. s->port[i].line = i;
  827. s->port[i].dev = &pdev->dev;
  828. s->port[i].irq = s->irq;
  829. s->port[i].type = PORT_SC26XX;
  830. s->port[i].fifosize = s->chip->fifosize;
  831. s->port[i].flags = UPF_SKIP_TEST | UPF_FIXED_TYPE;
  832. s->port[i].iotype = UPIO_MEM;
  833. s->port[i].mapbase = res->start;
  834. s->port[i].membase = membase;
  835. s->port[i].regshift = s->pdata.reg_shift;
  836. s->port[i].uartclk = uartclk;
  837. s->port[i].ops = &sccnxp_ops;
  838. s->port[i].has_sysrq = IS_ENABLED(CONFIG_SERIAL_SCCNXP_CONSOLE);
  839. uart_add_one_port(&s->uart, &s->port[i]);
  840. /* Set direction to input */
  841. if (s->chip->flags & SCCNXP_HAVE_IO)
  842. sccnxp_set_bit(&s->port[i], DIR_OP, 0);
  843. }
  844. /* Disable interrupts */
  845. s->imr = 0;
  846. sccnxp_write(&s->port[0], SCCNXP_IMR_REG, 0);
  847. if (!s->poll) {
  848. ret = devm_request_threaded_irq(&pdev->dev, s->irq, NULL,
  849. sccnxp_ist,
  850. IRQF_TRIGGER_FALLING |
  851. IRQF_ONESHOT,
  852. dev_name(&pdev->dev), s);
  853. if (!ret)
  854. return 0;
  855. dev_err(&pdev->dev, "Unable to reguest IRQ %i\n", s->irq);
  856. } else {
  857. timer_setup(&s->timer, sccnxp_timer, 0);
  858. mod_timer(&s->timer, jiffies +
  859. usecs_to_jiffies(s->pdata.poll_time_us));
  860. return 0;
  861. }
  862. uart_unregister_driver(&s->uart);
  863. err_out:
  864. if (!IS_ERR(s->regulator))
  865. regulator_disable(s->regulator);
  866. return ret;
  867. }
  868. static int sccnxp_remove(struct platform_device *pdev)
  869. {
  870. int i;
  871. struct sccnxp_port *s = platform_get_drvdata(pdev);
  872. if (!s->poll)
  873. devm_free_irq(&pdev->dev, s->irq, s);
  874. else
  875. del_timer_sync(&s->timer);
  876. for (i = 0; i < s->uart.nr; i++)
  877. uart_remove_one_port(&s->uart, &s->port[i]);
  878. uart_unregister_driver(&s->uart);
  879. if (!IS_ERR(s->regulator))
  880. return regulator_disable(s->regulator);
  881. return 0;
  882. }
  883. static struct platform_driver sccnxp_uart_driver = {
  884. .driver = {
  885. .name = SCCNXP_NAME,
  886. },
  887. .probe = sccnxp_probe,
  888. .remove = sccnxp_remove,
  889. .id_table = sccnxp_id_table,
  890. };
  891. module_platform_driver(sccnxp_uart_driver);
  892. MODULE_LICENSE("GPL v2");
  893. MODULE_AUTHOR("Alexander Shiyan <[email protected]>");
  894. MODULE_DESCRIPTION("SCCNXP serial driver");