sc16is7xx.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * SC16IS7xx tty serial driver - Copyright (C) 2014 GridPoint
  4. * Author: Jon Ringle <[email protected]>
  5. *
  6. * Based on max310x.c, by Alexander Shiyan <[email protected]>
  7. */
  8. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  9. #include <linux/bitops.h>
  10. #include <linux/clk.h>
  11. #include <linux/delay.h>
  12. #include <linux/device.h>
  13. #include <linux/gpio/driver.h>
  14. #include <linux/i2c.h>
  15. #include <linux/mod_devicetable.h>
  16. #include <linux/module.h>
  17. #include <linux/property.h>
  18. #include <linux/regmap.h>
  19. #include <linux/serial_core.h>
  20. #include <linux/serial.h>
  21. #include <linux/tty.h>
  22. #include <linux/tty_flip.h>
  23. #include <linux/spi/spi.h>
  24. #include <linux/uaccess.h>
  25. #include <uapi/linux/sched/types.h>
  26. #define SC16IS7XX_NAME "sc16is7xx"
  27. #define SC16IS7XX_MAX_DEVS 8
  28. /* SC16IS7XX register definitions */
  29. #define SC16IS7XX_RHR_REG (0x00) /* RX FIFO */
  30. #define SC16IS7XX_THR_REG (0x00) /* TX FIFO */
  31. #define SC16IS7XX_IER_REG (0x01) /* Interrupt enable */
  32. #define SC16IS7XX_IIR_REG (0x02) /* Interrupt Identification */
  33. #define SC16IS7XX_FCR_REG (0x02) /* FIFO control */
  34. #define SC16IS7XX_LCR_REG (0x03) /* Line Control */
  35. #define SC16IS7XX_MCR_REG (0x04) /* Modem Control */
  36. #define SC16IS7XX_LSR_REG (0x05) /* Line Status */
  37. #define SC16IS7XX_MSR_REG (0x06) /* Modem Status */
  38. #define SC16IS7XX_SPR_REG (0x07) /* Scratch Pad */
  39. #define SC16IS7XX_TXLVL_REG (0x08) /* TX FIFO level */
  40. #define SC16IS7XX_RXLVL_REG (0x09) /* RX FIFO level */
  41. #define SC16IS7XX_IODIR_REG (0x0a) /* I/O Direction
  42. * - only on 75x/76x
  43. */
  44. #define SC16IS7XX_IOSTATE_REG (0x0b) /* I/O State
  45. * - only on 75x/76x
  46. */
  47. #define SC16IS7XX_IOINTENA_REG (0x0c) /* I/O Interrupt Enable
  48. * - only on 75x/76x
  49. */
  50. #define SC16IS7XX_IOCONTROL_REG (0x0e) /* I/O Control
  51. * - only on 75x/76x
  52. */
  53. #define SC16IS7XX_EFCR_REG (0x0f) /* Extra Features Control */
  54. /* TCR/TLR Register set: Only if ((MCR[2] == 1) && (EFR[4] == 1)) */
  55. #define SC16IS7XX_TCR_REG (0x06) /* Transmit control */
  56. #define SC16IS7XX_TLR_REG (0x07) /* Trigger level */
  57. /* Special Register set: Only if ((LCR[7] == 1) && (LCR != 0xBF)) */
  58. #define SC16IS7XX_DLL_REG (0x00) /* Divisor Latch Low */
  59. #define SC16IS7XX_DLH_REG (0x01) /* Divisor Latch High */
  60. /* Enhanced Register set: Only if (LCR == 0xBF) */
  61. #define SC16IS7XX_EFR_REG (0x02) /* Enhanced Features */
  62. #define SC16IS7XX_XON1_REG (0x04) /* Xon1 word */
  63. #define SC16IS7XX_XON2_REG (0x05) /* Xon2 word */
  64. #define SC16IS7XX_XOFF1_REG (0x06) /* Xoff1 word */
  65. #define SC16IS7XX_XOFF2_REG (0x07) /* Xoff2 word */
  66. /* IER register bits */
  67. #define SC16IS7XX_IER_RDI_BIT (1 << 0) /* Enable RX data interrupt */
  68. #define SC16IS7XX_IER_THRI_BIT (1 << 1) /* Enable TX holding register
  69. * interrupt */
  70. #define SC16IS7XX_IER_RLSI_BIT (1 << 2) /* Enable RX line status
  71. * interrupt */
  72. #define SC16IS7XX_IER_MSI_BIT (1 << 3) /* Enable Modem status
  73. * interrupt */
  74. /* IER register bits - write only if (EFR[4] == 1) */
  75. #define SC16IS7XX_IER_SLEEP_BIT (1 << 4) /* Enable Sleep mode */
  76. #define SC16IS7XX_IER_XOFFI_BIT (1 << 5) /* Enable Xoff interrupt */
  77. #define SC16IS7XX_IER_RTSI_BIT (1 << 6) /* Enable nRTS interrupt */
  78. #define SC16IS7XX_IER_CTSI_BIT (1 << 7) /* Enable nCTS interrupt */
  79. /* FCR register bits */
  80. #define SC16IS7XX_FCR_FIFO_BIT (1 << 0) /* Enable FIFO */
  81. #define SC16IS7XX_FCR_RXRESET_BIT (1 << 1) /* Reset RX FIFO */
  82. #define SC16IS7XX_FCR_TXRESET_BIT (1 << 2) /* Reset TX FIFO */
  83. #define SC16IS7XX_FCR_RXLVLL_BIT (1 << 6) /* RX Trigger level LSB */
  84. #define SC16IS7XX_FCR_RXLVLH_BIT (1 << 7) /* RX Trigger level MSB */
  85. /* FCR register bits - write only if (EFR[4] == 1) */
  86. #define SC16IS7XX_FCR_TXLVLL_BIT (1 << 4) /* TX Trigger level LSB */
  87. #define SC16IS7XX_FCR_TXLVLH_BIT (1 << 5) /* TX Trigger level MSB */
  88. /* IIR register bits */
  89. #define SC16IS7XX_IIR_NO_INT_BIT (1 << 0) /* No interrupts pending */
  90. #define SC16IS7XX_IIR_ID_MASK 0x3e /* Mask for the interrupt ID */
  91. #define SC16IS7XX_IIR_THRI_SRC 0x02 /* TX holding register empty */
  92. #define SC16IS7XX_IIR_RDI_SRC 0x04 /* RX data interrupt */
  93. #define SC16IS7XX_IIR_RLSE_SRC 0x06 /* RX line status error */
  94. #define SC16IS7XX_IIR_RTOI_SRC 0x0c /* RX time-out interrupt */
  95. #define SC16IS7XX_IIR_MSI_SRC 0x00 /* Modem status interrupt
  96. * - only on 75x/76x
  97. */
  98. #define SC16IS7XX_IIR_INPIN_SRC 0x30 /* Input pin change of state
  99. * - only on 75x/76x
  100. */
  101. #define SC16IS7XX_IIR_XOFFI_SRC 0x10 /* Received Xoff */
  102. #define SC16IS7XX_IIR_CTSRTS_SRC 0x20 /* nCTS,nRTS change of state
  103. * from active (LOW)
  104. * to inactive (HIGH)
  105. */
  106. /* LCR register bits */
  107. #define SC16IS7XX_LCR_LENGTH0_BIT (1 << 0) /* Word length bit 0 */
  108. #define SC16IS7XX_LCR_LENGTH1_BIT (1 << 1) /* Word length bit 1
  109. *
  110. * Word length bits table:
  111. * 00 -> 5 bit words
  112. * 01 -> 6 bit words
  113. * 10 -> 7 bit words
  114. * 11 -> 8 bit words
  115. */
  116. #define SC16IS7XX_LCR_STOPLEN_BIT (1 << 2) /* STOP length bit
  117. *
  118. * STOP length bit table:
  119. * 0 -> 1 stop bit
  120. * 1 -> 1-1.5 stop bits if
  121. * word length is 5,
  122. * 2 stop bits otherwise
  123. */
  124. #define SC16IS7XX_LCR_PARITY_BIT (1 << 3) /* Parity bit enable */
  125. #define SC16IS7XX_LCR_EVENPARITY_BIT (1 << 4) /* Even parity bit enable */
  126. #define SC16IS7XX_LCR_FORCEPARITY_BIT (1 << 5) /* 9-bit multidrop parity */
  127. #define SC16IS7XX_LCR_TXBREAK_BIT (1 << 6) /* TX break enable */
  128. #define SC16IS7XX_LCR_DLAB_BIT (1 << 7) /* Divisor Latch enable */
  129. #define SC16IS7XX_LCR_WORD_LEN_5 (0x00)
  130. #define SC16IS7XX_LCR_WORD_LEN_6 (0x01)
  131. #define SC16IS7XX_LCR_WORD_LEN_7 (0x02)
  132. #define SC16IS7XX_LCR_WORD_LEN_8 (0x03)
  133. #define SC16IS7XX_LCR_CONF_MODE_A SC16IS7XX_LCR_DLAB_BIT /* Special
  134. * reg set */
  135. #define SC16IS7XX_LCR_CONF_MODE_B 0xBF /* Enhanced
  136. * reg set */
  137. /* MCR register bits */
  138. #define SC16IS7XX_MCR_DTR_BIT (1 << 0) /* DTR complement
  139. * - only on 75x/76x
  140. */
  141. #define SC16IS7XX_MCR_RTS_BIT (1 << 1) /* RTS complement */
  142. #define SC16IS7XX_MCR_TCRTLR_BIT (1 << 2) /* TCR/TLR register enable */
  143. #define SC16IS7XX_MCR_LOOP_BIT (1 << 4) /* Enable loopback test mode */
  144. #define SC16IS7XX_MCR_XONANY_BIT (1 << 5) /* Enable Xon Any
  145. * - write enabled
  146. * if (EFR[4] == 1)
  147. */
  148. #define SC16IS7XX_MCR_IRDA_BIT (1 << 6) /* Enable IrDA mode
  149. * - write enabled
  150. * if (EFR[4] == 1)
  151. */
  152. #define SC16IS7XX_MCR_CLKSEL_BIT (1 << 7) /* Divide clock by 4
  153. * - write enabled
  154. * if (EFR[4] == 1)
  155. */
  156. /* LSR register bits */
  157. #define SC16IS7XX_LSR_DR_BIT (1 << 0) /* Receiver data ready */
  158. #define SC16IS7XX_LSR_OE_BIT (1 << 1) /* Overrun Error */
  159. #define SC16IS7XX_LSR_PE_BIT (1 << 2) /* Parity Error */
  160. #define SC16IS7XX_LSR_FE_BIT (1 << 3) /* Frame Error */
  161. #define SC16IS7XX_LSR_BI_BIT (1 << 4) /* Break Interrupt */
  162. #define SC16IS7XX_LSR_BRK_ERROR_MASK 0x1E /* BI, FE, PE, OE bits */
  163. #define SC16IS7XX_LSR_THRE_BIT (1 << 5) /* TX holding register empty */
  164. #define SC16IS7XX_LSR_TEMT_BIT (1 << 6) /* Transmitter empty */
  165. #define SC16IS7XX_LSR_FIFOE_BIT (1 << 7) /* Fifo Error */
  166. /* MSR register bits */
  167. #define SC16IS7XX_MSR_DCTS_BIT (1 << 0) /* Delta CTS Clear To Send */
  168. #define SC16IS7XX_MSR_DDSR_BIT (1 << 1) /* Delta DSR Data Set Ready
  169. * or (IO4)
  170. * - only on 75x/76x
  171. */
  172. #define SC16IS7XX_MSR_DRI_BIT (1 << 2) /* Delta RI Ring Indicator
  173. * or (IO7)
  174. * - only on 75x/76x
  175. */
  176. #define SC16IS7XX_MSR_DCD_BIT (1 << 3) /* Delta CD Carrier Detect
  177. * or (IO6)
  178. * - only on 75x/76x
  179. */
  180. #define SC16IS7XX_MSR_CTS_BIT (1 << 4) /* CTS */
  181. #define SC16IS7XX_MSR_DSR_BIT (1 << 5) /* DSR (IO4)
  182. * - only on 75x/76x
  183. */
  184. #define SC16IS7XX_MSR_RI_BIT (1 << 6) /* RI (IO7)
  185. * - only on 75x/76x
  186. */
  187. #define SC16IS7XX_MSR_CD_BIT (1 << 7) /* CD (IO6)
  188. * - only on 75x/76x
  189. */
  190. #define SC16IS7XX_MSR_DELTA_MASK 0x0F /* Any of the delta bits! */
  191. /*
  192. * TCR register bits
  193. * TCR trigger levels are available from 0 to 60 characters with a granularity
  194. * of four.
  195. * The programmer must program the TCR such that TCR[3:0] > TCR[7:4]. There is
  196. * no built-in hardware check to make sure this condition is met. Also, the TCR
  197. * must be programmed with this condition before auto RTS or software flow
  198. * control is enabled to avoid spurious operation of the device.
  199. */
  200. #define SC16IS7XX_TCR_RX_HALT(words) ((((words) / 4) & 0x0f) << 0)
  201. #define SC16IS7XX_TCR_RX_RESUME(words) ((((words) / 4) & 0x0f) << 4)
  202. /*
  203. * TLR register bits
  204. * If TLR[3:0] or TLR[7:4] are logical 0, the selectable trigger levels via the
  205. * FIFO Control Register (FCR) are used for the transmit and receive FIFO
  206. * trigger levels. Trigger levels from 4 characters to 60 characters are
  207. * available with a granularity of four.
  208. *
  209. * When the trigger level setting in TLR is zero, the SC16IS740/750/760 uses the
  210. * trigger level setting defined in FCR. If TLR has non-zero trigger level value
  211. * the trigger level defined in FCR is discarded. This applies to both transmit
  212. * FIFO and receive FIFO trigger level setting.
  213. *
  214. * When TLR is used for RX trigger level control, FCR[7:6] should be left at the
  215. * default state, that is, '00'.
  216. */
  217. #define SC16IS7XX_TLR_TX_TRIGGER(words) ((((words) / 4) & 0x0f) << 0)
  218. #define SC16IS7XX_TLR_RX_TRIGGER(words) ((((words) / 4) & 0x0f) << 4)
  219. /* IOControl register bits (Only 750/760) */
  220. #define SC16IS7XX_IOCONTROL_LATCH_BIT (1 << 0) /* Enable input latching */
  221. #define SC16IS7XX_IOCONTROL_MODEM_A_BIT (1 << 1) /* Enable GPIO[7:4] as modem A pins */
  222. #define SC16IS7XX_IOCONTROL_MODEM_B_BIT (1 << 2) /* Enable GPIO[3:0] as modem B pins */
  223. #define SC16IS7XX_IOCONTROL_SRESET_BIT (1 << 3) /* Software Reset */
  224. /* EFCR register bits */
  225. #define SC16IS7XX_EFCR_9BIT_MODE_BIT (1 << 0) /* Enable 9-bit or Multidrop
  226. * mode (RS485) */
  227. #define SC16IS7XX_EFCR_RXDISABLE_BIT (1 << 1) /* Disable receiver */
  228. #define SC16IS7XX_EFCR_TXDISABLE_BIT (1 << 2) /* Disable transmitter */
  229. #define SC16IS7XX_EFCR_AUTO_RS485_BIT (1 << 4) /* Auto RS485 RTS direction */
  230. #define SC16IS7XX_EFCR_RTS_INVERT_BIT (1 << 5) /* RTS output inversion */
  231. #define SC16IS7XX_EFCR_IRDA_MODE_BIT (1 << 7) /* IrDA mode
  232. * 0 = rate upto 115.2 kbit/s
  233. * - Only 750/760
  234. * 1 = rate upto 1.152 Mbit/s
  235. * - Only 760
  236. */
  237. /* EFR register bits */
  238. #define SC16IS7XX_EFR_AUTORTS_BIT (1 << 6) /* Auto RTS flow ctrl enable */
  239. #define SC16IS7XX_EFR_AUTOCTS_BIT (1 << 7) /* Auto CTS flow ctrl enable */
  240. #define SC16IS7XX_EFR_XOFF2_DETECT_BIT (1 << 5) /* Enable Xoff2 detection */
  241. #define SC16IS7XX_EFR_ENABLE_BIT (1 << 4) /* Enable enhanced functions
  242. * and writing to IER[7:4],
  243. * FCR[5:4], MCR[7:5]
  244. */
  245. #define SC16IS7XX_EFR_SWFLOW3_BIT (1 << 3) /* SWFLOW bit 3 */
  246. #define SC16IS7XX_EFR_SWFLOW2_BIT (1 << 2) /* SWFLOW bit 2
  247. *
  248. * SWFLOW bits 3 & 2 table:
  249. * 00 -> no transmitter flow
  250. * control
  251. * 01 -> transmitter generates
  252. * XON2 and XOFF2
  253. * 10 -> transmitter generates
  254. * XON1 and XOFF1
  255. * 11 -> transmitter generates
  256. * XON1, XON2, XOFF1 and
  257. * XOFF2
  258. */
  259. #define SC16IS7XX_EFR_SWFLOW1_BIT (1 << 1) /* SWFLOW bit 2 */
  260. #define SC16IS7XX_EFR_SWFLOW0_BIT (1 << 0) /* SWFLOW bit 3
  261. *
  262. * SWFLOW bits 3 & 2 table:
  263. * 00 -> no received flow
  264. * control
  265. * 01 -> receiver compares
  266. * XON2 and XOFF2
  267. * 10 -> receiver compares
  268. * XON1 and XOFF1
  269. * 11 -> receiver compares
  270. * XON1, XON2, XOFF1 and
  271. * XOFF2
  272. */
  273. #define SC16IS7XX_EFR_FLOWCTRL_BITS (SC16IS7XX_EFR_AUTORTS_BIT | \
  274. SC16IS7XX_EFR_AUTOCTS_BIT | \
  275. SC16IS7XX_EFR_XOFF2_DETECT_BIT | \
  276. SC16IS7XX_EFR_SWFLOW3_BIT | \
  277. SC16IS7XX_EFR_SWFLOW2_BIT | \
  278. SC16IS7XX_EFR_SWFLOW1_BIT | \
  279. SC16IS7XX_EFR_SWFLOW0_BIT)
  280. /* Misc definitions */
  281. #define SC16IS7XX_FIFO_SIZE (64)
  282. #define SC16IS7XX_REG_SHIFT 2
  283. #define SC16IS7XX_GPIOS_PER_BANK 4
  284. struct sc16is7xx_devtype {
  285. char name[10];
  286. int nr_gpio;
  287. int nr_uart;
  288. };
  289. #define SC16IS7XX_RECONF_MD (1 << 0)
  290. #define SC16IS7XX_RECONF_IER (1 << 1)
  291. #define SC16IS7XX_RECONF_RS485 (1 << 2)
  292. struct sc16is7xx_one_config {
  293. unsigned int flags;
  294. u8 ier_mask;
  295. u8 ier_val;
  296. };
  297. struct sc16is7xx_one {
  298. struct uart_port port;
  299. u8 line;
  300. struct kthread_work tx_work;
  301. struct kthread_work reg_work;
  302. struct kthread_delayed_work ms_work;
  303. struct sc16is7xx_one_config config;
  304. bool irda_mode;
  305. unsigned int old_mctrl;
  306. };
  307. struct sc16is7xx_port {
  308. const struct sc16is7xx_devtype *devtype;
  309. struct regmap *regmap;
  310. struct clk *clk;
  311. #ifdef CONFIG_GPIOLIB
  312. struct gpio_chip gpio;
  313. unsigned long gpio_valid_mask;
  314. #endif
  315. u8 mctrl_mask;
  316. unsigned char buf[SC16IS7XX_FIFO_SIZE];
  317. struct kthread_worker kworker;
  318. struct task_struct *kworker_task;
  319. struct mutex efr_lock;
  320. struct sc16is7xx_one p[];
  321. };
  322. static unsigned long sc16is7xx_lines;
  323. static struct uart_driver sc16is7xx_uart = {
  324. .owner = THIS_MODULE,
  325. .dev_name = "ttySC",
  326. .nr = SC16IS7XX_MAX_DEVS,
  327. };
  328. static void sc16is7xx_ier_set(struct uart_port *port, u8 bit);
  329. static void sc16is7xx_stop_tx(struct uart_port *port);
  330. #define to_sc16is7xx_port(p,e) ((container_of((p), struct sc16is7xx_port, e)))
  331. #define to_sc16is7xx_one(p,e) ((container_of((p), struct sc16is7xx_one, e)))
  332. static int sc16is7xx_line(struct uart_port *port)
  333. {
  334. struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
  335. return one->line;
  336. }
  337. static u8 sc16is7xx_port_read(struct uart_port *port, u8 reg)
  338. {
  339. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  340. unsigned int val = 0;
  341. const u8 line = sc16is7xx_line(port);
  342. regmap_read(s->regmap, (reg << SC16IS7XX_REG_SHIFT) | line, &val);
  343. return val;
  344. }
  345. static void sc16is7xx_port_write(struct uart_port *port, u8 reg, u8 val)
  346. {
  347. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  348. const u8 line = sc16is7xx_line(port);
  349. regmap_write(s->regmap, (reg << SC16IS7XX_REG_SHIFT) | line, val);
  350. }
  351. static void sc16is7xx_fifo_read(struct uart_port *port, unsigned int rxlen)
  352. {
  353. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  354. const u8 line = sc16is7xx_line(port);
  355. u8 addr = (SC16IS7XX_RHR_REG << SC16IS7XX_REG_SHIFT) | line;
  356. regcache_cache_bypass(s->regmap, true);
  357. regmap_raw_read(s->regmap, addr, s->buf, rxlen);
  358. regcache_cache_bypass(s->regmap, false);
  359. }
  360. static void sc16is7xx_fifo_write(struct uart_port *port, u8 to_send)
  361. {
  362. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  363. const u8 line = sc16is7xx_line(port);
  364. u8 addr = (SC16IS7XX_THR_REG << SC16IS7XX_REG_SHIFT) | line;
  365. /*
  366. * Don't send zero-length data, at least on SPI it confuses the chip
  367. * delivering wrong TXLVL data.
  368. */
  369. if (unlikely(!to_send))
  370. return;
  371. regcache_cache_bypass(s->regmap, true);
  372. regmap_raw_write(s->regmap, addr, s->buf, to_send);
  373. regcache_cache_bypass(s->regmap, false);
  374. }
  375. static void sc16is7xx_port_update(struct uart_port *port, u8 reg,
  376. u8 mask, u8 val)
  377. {
  378. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  379. const u8 line = sc16is7xx_line(port);
  380. regmap_update_bits(s->regmap, (reg << SC16IS7XX_REG_SHIFT) | line,
  381. mask, val);
  382. }
  383. static int sc16is7xx_alloc_line(void)
  384. {
  385. int i;
  386. BUILD_BUG_ON(SC16IS7XX_MAX_DEVS > BITS_PER_LONG);
  387. for (i = 0; i < SC16IS7XX_MAX_DEVS; i++)
  388. if (!test_and_set_bit(i, &sc16is7xx_lines))
  389. break;
  390. return i;
  391. }
  392. static void sc16is7xx_power(struct uart_port *port, int on)
  393. {
  394. sc16is7xx_port_update(port, SC16IS7XX_IER_REG,
  395. SC16IS7XX_IER_SLEEP_BIT,
  396. on ? 0 : SC16IS7XX_IER_SLEEP_BIT);
  397. }
  398. static const struct sc16is7xx_devtype sc16is74x_devtype = {
  399. .name = "SC16IS74X",
  400. .nr_gpio = 0,
  401. .nr_uart = 1,
  402. };
  403. static const struct sc16is7xx_devtype sc16is750_devtype = {
  404. .name = "SC16IS750",
  405. .nr_gpio = 8,
  406. .nr_uart = 1,
  407. };
  408. static const struct sc16is7xx_devtype sc16is752_devtype = {
  409. .name = "SC16IS752",
  410. .nr_gpio = 8,
  411. .nr_uart = 2,
  412. };
  413. static const struct sc16is7xx_devtype sc16is760_devtype = {
  414. .name = "SC16IS760",
  415. .nr_gpio = 8,
  416. .nr_uart = 1,
  417. };
  418. static const struct sc16is7xx_devtype sc16is762_devtype = {
  419. .name = "SC16IS762",
  420. .nr_gpio = 8,
  421. .nr_uart = 2,
  422. };
  423. static bool sc16is7xx_regmap_volatile(struct device *dev, unsigned int reg)
  424. {
  425. switch (reg >> SC16IS7XX_REG_SHIFT) {
  426. case SC16IS7XX_RHR_REG:
  427. case SC16IS7XX_IIR_REG:
  428. case SC16IS7XX_LSR_REG:
  429. case SC16IS7XX_MSR_REG:
  430. case SC16IS7XX_TXLVL_REG:
  431. case SC16IS7XX_RXLVL_REG:
  432. case SC16IS7XX_IOSTATE_REG:
  433. case SC16IS7XX_IOCONTROL_REG:
  434. return true;
  435. default:
  436. break;
  437. }
  438. return false;
  439. }
  440. static bool sc16is7xx_regmap_precious(struct device *dev, unsigned int reg)
  441. {
  442. switch (reg >> SC16IS7XX_REG_SHIFT) {
  443. case SC16IS7XX_RHR_REG:
  444. return true;
  445. default:
  446. break;
  447. }
  448. return false;
  449. }
  450. static int sc16is7xx_set_baud(struct uart_port *port, int baud)
  451. {
  452. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  453. u8 lcr;
  454. u8 prescaler = 0;
  455. unsigned long clk = port->uartclk, div = clk / 16 / baud;
  456. if (div > 0xffff) {
  457. prescaler = SC16IS7XX_MCR_CLKSEL_BIT;
  458. div /= 4;
  459. }
  460. /* In an amazing feat of design, the Enhanced Features Register shares
  461. * the address of the Interrupt Identification Register, and is
  462. * switched in by writing a magic value (0xbf) to the Line Control
  463. * Register. Any interrupt firing during this time will see the EFR
  464. * where it expects the IIR to be, leading to "Unexpected interrupt"
  465. * messages.
  466. *
  467. * Prevent this possibility by claiming a mutex while accessing the
  468. * EFR, and claiming the same mutex from within the interrupt handler.
  469. * This is similar to disabling the interrupt, but that doesn't work
  470. * because the bulk of the interrupt processing is run as a workqueue
  471. * job in thread context.
  472. */
  473. mutex_lock(&s->efr_lock);
  474. lcr = sc16is7xx_port_read(port, SC16IS7XX_LCR_REG);
  475. /* Open the LCR divisors for configuration */
  476. sc16is7xx_port_write(port, SC16IS7XX_LCR_REG,
  477. SC16IS7XX_LCR_CONF_MODE_B);
  478. /* Enable enhanced features */
  479. regcache_cache_bypass(s->regmap, true);
  480. sc16is7xx_port_update(port, SC16IS7XX_EFR_REG,
  481. SC16IS7XX_EFR_ENABLE_BIT,
  482. SC16IS7XX_EFR_ENABLE_BIT);
  483. regcache_cache_bypass(s->regmap, false);
  484. /* Put LCR back to the normal mode */
  485. sc16is7xx_port_write(port, SC16IS7XX_LCR_REG, lcr);
  486. mutex_unlock(&s->efr_lock);
  487. sc16is7xx_port_update(port, SC16IS7XX_MCR_REG,
  488. SC16IS7XX_MCR_CLKSEL_BIT,
  489. prescaler);
  490. /* Open the LCR divisors for configuration */
  491. sc16is7xx_port_write(port, SC16IS7XX_LCR_REG,
  492. SC16IS7XX_LCR_CONF_MODE_A);
  493. /* Write the new divisor */
  494. regcache_cache_bypass(s->regmap, true);
  495. sc16is7xx_port_write(port, SC16IS7XX_DLH_REG, div / 256);
  496. sc16is7xx_port_write(port, SC16IS7XX_DLL_REG, div % 256);
  497. regcache_cache_bypass(s->regmap, false);
  498. /* Put LCR back to the normal mode */
  499. sc16is7xx_port_write(port, SC16IS7XX_LCR_REG, lcr);
  500. return DIV_ROUND_CLOSEST(clk / 16, div);
  501. }
  502. static void sc16is7xx_handle_rx(struct uart_port *port, unsigned int rxlen,
  503. unsigned int iir)
  504. {
  505. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  506. unsigned int lsr = 0, ch, flag, bytes_read, i;
  507. bool read_lsr = (iir == SC16IS7XX_IIR_RLSE_SRC) ? true : false;
  508. if (unlikely(rxlen >= sizeof(s->buf))) {
  509. dev_warn_ratelimited(port->dev,
  510. "ttySC%i: Possible RX FIFO overrun: %d\n",
  511. port->line, rxlen);
  512. port->icount.buf_overrun++;
  513. /* Ensure sanity of RX level */
  514. rxlen = sizeof(s->buf);
  515. }
  516. while (rxlen) {
  517. /* Only read lsr if there are possible errors in FIFO */
  518. if (read_lsr) {
  519. lsr = sc16is7xx_port_read(port, SC16IS7XX_LSR_REG);
  520. if (!(lsr & SC16IS7XX_LSR_FIFOE_BIT))
  521. read_lsr = false; /* No errors left in FIFO */
  522. } else
  523. lsr = 0;
  524. if (read_lsr) {
  525. s->buf[0] = sc16is7xx_port_read(port, SC16IS7XX_RHR_REG);
  526. bytes_read = 1;
  527. } else {
  528. sc16is7xx_fifo_read(port, rxlen);
  529. bytes_read = rxlen;
  530. }
  531. lsr &= SC16IS7XX_LSR_BRK_ERROR_MASK;
  532. port->icount.rx++;
  533. flag = TTY_NORMAL;
  534. if (unlikely(lsr)) {
  535. if (lsr & SC16IS7XX_LSR_BI_BIT) {
  536. port->icount.brk++;
  537. if (uart_handle_break(port))
  538. continue;
  539. } else if (lsr & SC16IS7XX_LSR_PE_BIT)
  540. port->icount.parity++;
  541. else if (lsr & SC16IS7XX_LSR_FE_BIT)
  542. port->icount.frame++;
  543. else if (lsr & SC16IS7XX_LSR_OE_BIT)
  544. port->icount.overrun++;
  545. lsr &= port->read_status_mask;
  546. if (lsr & SC16IS7XX_LSR_BI_BIT)
  547. flag = TTY_BREAK;
  548. else if (lsr & SC16IS7XX_LSR_PE_BIT)
  549. flag = TTY_PARITY;
  550. else if (lsr & SC16IS7XX_LSR_FE_BIT)
  551. flag = TTY_FRAME;
  552. else if (lsr & SC16IS7XX_LSR_OE_BIT)
  553. flag = TTY_OVERRUN;
  554. }
  555. for (i = 0; i < bytes_read; ++i) {
  556. ch = s->buf[i];
  557. if (uart_handle_sysrq_char(port, ch))
  558. continue;
  559. if (lsr & port->ignore_status_mask)
  560. continue;
  561. uart_insert_char(port, lsr, SC16IS7XX_LSR_OE_BIT, ch,
  562. flag);
  563. }
  564. rxlen -= bytes_read;
  565. }
  566. tty_flip_buffer_push(&port->state->port);
  567. }
  568. static void sc16is7xx_handle_tx(struct uart_port *port)
  569. {
  570. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  571. struct circ_buf *xmit = &port->state->xmit;
  572. unsigned int txlen, to_send, i;
  573. unsigned long flags;
  574. if (unlikely(port->x_char)) {
  575. sc16is7xx_port_write(port, SC16IS7XX_THR_REG, port->x_char);
  576. port->icount.tx++;
  577. port->x_char = 0;
  578. return;
  579. }
  580. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  581. spin_lock_irqsave(&port->lock, flags);
  582. sc16is7xx_stop_tx(port);
  583. spin_unlock_irqrestore(&port->lock, flags);
  584. return;
  585. }
  586. /* Get length of data pending in circular buffer */
  587. to_send = uart_circ_chars_pending(xmit);
  588. if (likely(to_send)) {
  589. /* Limit to size of TX FIFO */
  590. txlen = sc16is7xx_port_read(port, SC16IS7XX_TXLVL_REG);
  591. if (txlen > SC16IS7XX_FIFO_SIZE) {
  592. dev_err_ratelimited(port->dev,
  593. "chip reports %d free bytes in TX fifo, but it only has %d",
  594. txlen, SC16IS7XX_FIFO_SIZE);
  595. txlen = 0;
  596. }
  597. to_send = (to_send > txlen) ? txlen : to_send;
  598. /* Add data to send */
  599. port->icount.tx += to_send;
  600. /* Convert to linear buffer */
  601. for (i = 0; i < to_send; ++i) {
  602. s->buf[i] = xmit->buf[xmit->tail];
  603. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  604. }
  605. sc16is7xx_fifo_write(port, to_send);
  606. }
  607. spin_lock_irqsave(&port->lock, flags);
  608. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  609. uart_write_wakeup(port);
  610. if (uart_circ_empty(xmit))
  611. sc16is7xx_stop_tx(port);
  612. spin_unlock_irqrestore(&port->lock, flags);
  613. }
  614. static unsigned int sc16is7xx_get_hwmctrl(struct uart_port *port)
  615. {
  616. u8 msr = sc16is7xx_port_read(port, SC16IS7XX_MSR_REG);
  617. unsigned int mctrl = 0;
  618. mctrl |= (msr & SC16IS7XX_MSR_CTS_BIT) ? TIOCM_CTS : 0;
  619. mctrl |= (msr & SC16IS7XX_MSR_DSR_BIT) ? TIOCM_DSR : 0;
  620. mctrl |= (msr & SC16IS7XX_MSR_CD_BIT) ? TIOCM_CAR : 0;
  621. mctrl |= (msr & SC16IS7XX_MSR_RI_BIT) ? TIOCM_RNG : 0;
  622. return mctrl;
  623. }
  624. static void sc16is7xx_update_mlines(struct sc16is7xx_one *one)
  625. {
  626. struct uart_port *port = &one->port;
  627. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  628. unsigned long flags;
  629. unsigned int status, changed;
  630. lockdep_assert_held_once(&s->efr_lock);
  631. status = sc16is7xx_get_hwmctrl(port);
  632. changed = status ^ one->old_mctrl;
  633. if (changed == 0)
  634. return;
  635. one->old_mctrl = status;
  636. spin_lock_irqsave(&port->lock, flags);
  637. if ((changed & TIOCM_RNG) && (status & TIOCM_RNG))
  638. port->icount.rng++;
  639. if (changed & TIOCM_DSR)
  640. port->icount.dsr++;
  641. if (changed & TIOCM_CAR)
  642. uart_handle_dcd_change(port, status & TIOCM_CAR);
  643. if (changed & TIOCM_CTS)
  644. uart_handle_cts_change(port, status & TIOCM_CTS);
  645. wake_up_interruptible(&port->state->port.delta_msr_wait);
  646. spin_unlock_irqrestore(&port->lock, flags);
  647. }
  648. static bool sc16is7xx_port_irq(struct sc16is7xx_port *s, int portno)
  649. {
  650. struct uart_port *port = &s->p[portno].port;
  651. do {
  652. unsigned int iir, rxlen;
  653. struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
  654. iir = sc16is7xx_port_read(port, SC16IS7XX_IIR_REG);
  655. if (iir & SC16IS7XX_IIR_NO_INT_BIT)
  656. return false;
  657. iir &= SC16IS7XX_IIR_ID_MASK;
  658. switch (iir) {
  659. case SC16IS7XX_IIR_RDI_SRC:
  660. case SC16IS7XX_IIR_RLSE_SRC:
  661. case SC16IS7XX_IIR_RTOI_SRC:
  662. case SC16IS7XX_IIR_XOFFI_SRC:
  663. rxlen = sc16is7xx_port_read(port, SC16IS7XX_RXLVL_REG);
  664. /*
  665. * There is a silicon bug that makes the chip report a
  666. * time-out interrupt but no data in the FIFO. This is
  667. * described in errata section 18.1.4.
  668. *
  669. * When this happens, read one byte from the FIFO to
  670. * clear the interrupt.
  671. */
  672. if (iir == SC16IS7XX_IIR_RTOI_SRC && !rxlen)
  673. rxlen = 1;
  674. if (rxlen)
  675. sc16is7xx_handle_rx(port, rxlen, iir);
  676. break;
  677. /* CTSRTS interrupt comes only when CTS goes inactive */
  678. case SC16IS7XX_IIR_CTSRTS_SRC:
  679. case SC16IS7XX_IIR_MSI_SRC:
  680. sc16is7xx_update_mlines(one);
  681. break;
  682. case SC16IS7XX_IIR_THRI_SRC:
  683. sc16is7xx_handle_tx(port);
  684. break;
  685. default:
  686. dev_err_ratelimited(port->dev,
  687. "ttySC%i: Unexpected interrupt: %x",
  688. port->line, iir);
  689. break;
  690. }
  691. } while (0);
  692. return true;
  693. }
  694. static irqreturn_t sc16is7xx_irq(int irq, void *dev_id)
  695. {
  696. struct sc16is7xx_port *s = (struct sc16is7xx_port *)dev_id;
  697. mutex_lock(&s->efr_lock);
  698. while (1) {
  699. bool keep_polling = false;
  700. int i;
  701. for (i = 0; i < s->devtype->nr_uart; ++i)
  702. keep_polling |= sc16is7xx_port_irq(s, i);
  703. if (!keep_polling)
  704. break;
  705. }
  706. mutex_unlock(&s->efr_lock);
  707. return IRQ_HANDLED;
  708. }
  709. static void sc16is7xx_tx_proc(struct kthread_work *ws)
  710. {
  711. struct uart_port *port = &(to_sc16is7xx_one(ws, tx_work)->port);
  712. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  713. unsigned long flags;
  714. if ((port->rs485.flags & SER_RS485_ENABLED) &&
  715. (port->rs485.delay_rts_before_send > 0))
  716. msleep(port->rs485.delay_rts_before_send);
  717. mutex_lock(&s->efr_lock);
  718. sc16is7xx_handle_tx(port);
  719. mutex_unlock(&s->efr_lock);
  720. spin_lock_irqsave(&port->lock, flags);
  721. sc16is7xx_ier_set(port, SC16IS7XX_IER_THRI_BIT);
  722. spin_unlock_irqrestore(&port->lock, flags);
  723. }
  724. static void sc16is7xx_reconf_rs485(struct uart_port *port)
  725. {
  726. const u32 mask = SC16IS7XX_EFCR_AUTO_RS485_BIT |
  727. SC16IS7XX_EFCR_RTS_INVERT_BIT;
  728. u32 efcr = 0;
  729. struct serial_rs485 *rs485 = &port->rs485;
  730. unsigned long irqflags;
  731. spin_lock_irqsave(&port->lock, irqflags);
  732. if (rs485->flags & SER_RS485_ENABLED) {
  733. efcr |= SC16IS7XX_EFCR_AUTO_RS485_BIT;
  734. if (rs485->flags & SER_RS485_RTS_AFTER_SEND)
  735. efcr |= SC16IS7XX_EFCR_RTS_INVERT_BIT;
  736. }
  737. spin_unlock_irqrestore(&port->lock, irqflags);
  738. sc16is7xx_port_update(port, SC16IS7XX_EFCR_REG, mask, efcr);
  739. }
  740. static void sc16is7xx_reg_proc(struct kthread_work *ws)
  741. {
  742. struct sc16is7xx_one *one = to_sc16is7xx_one(ws, reg_work);
  743. struct sc16is7xx_one_config config;
  744. unsigned long irqflags;
  745. spin_lock_irqsave(&one->port.lock, irqflags);
  746. config = one->config;
  747. memset(&one->config, 0, sizeof(one->config));
  748. spin_unlock_irqrestore(&one->port.lock, irqflags);
  749. if (config.flags & SC16IS7XX_RECONF_MD) {
  750. u8 mcr = 0;
  751. /* Device ignores RTS setting when hardware flow is enabled */
  752. if (one->port.mctrl & TIOCM_RTS)
  753. mcr |= SC16IS7XX_MCR_RTS_BIT;
  754. if (one->port.mctrl & TIOCM_DTR)
  755. mcr |= SC16IS7XX_MCR_DTR_BIT;
  756. if (one->port.mctrl & TIOCM_LOOP)
  757. mcr |= SC16IS7XX_MCR_LOOP_BIT;
  758. sc16is7xx_port_update(&one->port, SC16IS7XX_MCR_REG,
  759. SC16IS7XX_MCR_RTS_BIT |
  760. SC16IS7XX_MCR_DTR_BIT |
  761. SC16IS7XX_MCR_LOOP_BIT,
  762. mcr);
  763. }
  764. if (config.flags & SC16IS7XX_RECONF_IER)
  765. sc16is7xx_port_update(&one->port, SC16IS7XX_IER_REG,
  766. config.ier_mask, config.ier_val);
  767. if (config.flags & SC16IS7XX_RECONF_RS485)
  768. sc16is7xx_reconf_rs485(&one->port);
  769. }
  770. static void sc16is7xx_ier_clear(struct uart_port *port, u8 bit)
  771. {
  772. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  773. struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
  774. lockdep_assert_held_once(&port->lock);
  775. one->config.flags |= SC16IS7XX_RECONF_IER;
  776. one->config.ier_mask |= bit;
  777. one->config.ier_val &= ~bit;
  778. kthread_queue_work(&s->kworker, &one->reg_work);
  779. }
  780. static void sc16is7xx_ier_set(struct uart_port *port, u8 bit)
  781. {
  782. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  783. struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
  784. lockdep_assert_held_once(&port->lock);
  785. one->config.flags |= SC16IS7XX_RECONF_IER;
  786. one->config.ier_mask |= bit;
  787. one->config.ier_val |= bit;
  788. kthread_queue_work(&s->kworker, &one->reg_work);
  789. }
  790. static void sc16is7xx_stop_tx(struct uart_port *port)
  791. {
  792. sc16is7xx_ier_clear(port, SC16IS7XX_IER_THRI_BIT);
  793. }
  794. static void sc16is7xx_stop_rx(struct uart_port *port)
  795. {
  796. sc16is7xx_ier_clear(port, SC16IS7XX_IER_RDI_BIT);
  797. }
  798. static void sc16is7xx_ms_proc(struct kthread_work *ws)
  799. {
  800. struct sc16is7xx_one *one = to_sc16is7xx_one(ws, ms_work.work);
  801. struct sc16is7xx_port *s = dev_get_drvdata(one->port.dev);
  802. if (one->port.state) {
  803. mutex_lock(&s->efr_lock);
  804. sc16is7xx_update_mlines(one);
  805. mutex_unlock(&s->efr_lock);
  806. kthread_queue_delayed_work(&s->kworker, &one->ms_work, HZ);
  807. }
  808. }
  809. static void sc16is7xx_enable_ms(struct uart_port *port)
  810. {
  811. struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
  812. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  813. lockdep_assert_held_once(&port->lock);
  814. kthread_queue_delayed_work(&s->kworker, &one->ms_work, 0);
  815. }
  816. static void sc16is7xx_start_tx(struct uart_port *port)
  817. {
  818. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  819. struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
  820. kthread_queue_work(&s->kworker, &one->tx_work);
  821. }
  822. static void sc16is7xx_throttle(struct uart_port *port)
  823. {
  824. unsigned long flags;
  825. /*
  826. * Hardware flow control is enabled and thus the device ignores RTS
  827. * value set in MCR register. Stop reading data from RX FIFO so the
  828. * AutoRTS feature will de-activate RTS output.
  829. */
  830. spin_lock_irqsave(&port->lock, flags);
  831. sc16is7xx_ier_clear(port, SC16IS7XX_IER_RDI_BIT);
  832. spin_unlock_irqrestore(&port->lock, flags);
  833. }
  834. static void sc16is7xx_unthrottle(struct uart_port *port)
  835. {
  836. unsigned long flags;
  837. spin_lock_irqsave(&port->lock, flags);
  838. sc16is7xx_ier_set(port, SC16IS7XX_IER_RDI_BIT);
  839. spin_unlock_irqrestore(&port->lock, flags);
  840. }
  841. static unsigned int sc16is7xx_tx_empty(struct uart_port *port)
  842. {
  843. unsigned int lsr;
  844. lsr = sc16is7xx_port_read(port, SC16IS7XX_LSR_REG);
  845. return (lsr & SC16IS7XX_LSR_TEMT_BIT) ? TIOCSER_TEMT : 0;
  846. }
  847. static unsigned int sc16is7xx_get_mctrl(struct uart_port *port)
  848. {
  849. struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
  850. /* Called with port lock taken so we can only return cached value */
  851. return one->old_mctrl;
  852. }
  853. static void sc16is7xx_set_mctrl(struct uart_port *port, unsigned int mctrl)
  854. {
  855. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  856. struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
  857. one->config.flags |= SC16IS7XX_RECONF_MD;
  858. kthread_queue_work(&s->kworker, &one->reg_work);
  859. }
  860. static void sc16is7xx_break_ctl(struct uart_port *port, int break_state)
  861. {
  862. sc16is7xx_port_update(port, SC16IS7XX_LCR_REG,
  863. SC16IS7XX_LCR_TXBREAK_BIT,
  864. break_state ? SC16IS7XX_LCR_TXBREAK_BIT : 0);
  865. }
  866. static void sc16is7xx_set_termios(struct uart_port *port,
  867. struct ktermios *termios,
  868. const struct ktermios *old)
  869. {
  870. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  871. struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
  872. unsigned int lcr, flow = 0;
  873. int baud;
  874. unsigned long flags;
  875. kthread_cancel_delayed_work_sync(&one->ms_work);
  876. /* Mask termios capabilities we don't support */
  877. termios->c_cflag &= ~CMSPAR;
  878. /* Word size */
  879. switch (termios->c_cflag & CSIZE) {
  880. case CS5:
  881. lcr = SC16IS7XX_LCR_WORD_LEN_5;
  882. break;
  883. case CS6:
  884. lcr = SC16IS7XX_LCR_WORD_LEN_6;
  885. break;
  886. case CS7:
  887. lcr = SC16IS7XX_LCR_WORD_LEN_7;
  888. break;
  889. case CS8:
  890. lcr = SC16IS7XX_LCR_WORD_LEN_8;
  891. break;
  892. default:
  893. lcr = SC16IS7XX_LCR_WORD_LEN_8;
  894. termios->c_cflag &= ~CSIZE;
  895. termios->c_cflag |= CS8;
  896. break;
  897. }
  898. /* Parity */
  899. if (termios->c_cflag & PARENB) {
  900. lcr |= SC16IS7XX_LCR_PARITY_BIT;
  901. if (!(termios->c_cflag & PARODD))
  902. lcr |= SC16IS7XX_LCR_EVENPARITY_BIT;
  903. }
  904. /* Stop bits */
  905. if (termios->c_cflag & CSTOPB)
  906. lcr |= SC16IS7XX_LCR_STOPLEN_BIT; /* 2 stops */
  907. /* Set read status mask */
  908. port->read_status_mask = SC16IS7XX_LSR_OE_BIT;
  909. if (termios->c_iflag & INPCK)
  910. port->read_status_mask |= SC16IS7XX_LSR_PE_BIT |
  911. SC16IS7XX_LSR_FE_BIT;
  912. if (termios->c_iflag & (BRKINT | PARMRK))
  913. port->read_status_mask |= SC16IS7XX_LSR_BI_BIT;
  914. /* Set status ignore mask */
  915. port->ignore_status_mask = 0;
  916. if (termios->c_iflag & IGNBRK)
  917. port->ignore_status_mask |= SC16IS7XX_LSR_BI_BIT;
  918. if (!(termios->c_cflag & CREAD))
  919. port->ignore_status_mask |= SC16IS7XX_LSR_BRK_ERROR_MASK;
  920. /* As above, claim the mutex while accessing the EFR. */
  921. mutex_lock(&s->efr_lock);
  922. sc16is7xx_port_write(port, SC16IS7XX_LCR_REG,
  923. SC16IS7XX_LCR_CONF_MODE_B);
  924. /* Configure flow control */
  925. regcache_cache_bypass(s->regmap, true);
  926. sc16is7xx_port_write(port, SC16IS7XX_XON1_REG, termios->c_cc[VSTART]);
  927. sc16is7xx_port_write(port, SC16IS7XX_XOFF1_REG, termios->c_cc[VSTOP]);
  928. port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
  929. if (termios->c_cflag & CRTSCTS) {
  930. flow |= SC16IS7XX_EFR_AUTOCTS_BIT |
  931. SC16IS7XX_EFR_AUTORTS_BIT;
  932. port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
  933. }
  934. if (termios->c_iflag & IXON)
  935. flow |= SC16IS7XX_EFR_SWFLOW3_BIT;
  936. if (termios->c_iflag & IXOFF)
  937. flow |= SC16IS7XX_EFR_SWFLOW1_BIT;
  938. sc16is7xx_port_update(port,
  939. SC16IS7XX_EFR_REG,
  940. SC16IS7XX_EFR_FLOWCTRL_BITS,
  941. flow);
  942. regcache_cache_bypass(s->regmap, false);
  943. /* Update LCR register */
  944. sc16is7xx_port_write(port, SC16IS7XX_LCR_REG, lcr);
  945. mutex_unlock(&s->efr_lock);
  946. /* Get baud rate generator configuration */
  947. baud = uart_get_baud_rate(port, termios, old,
  948. port->uartclk / 16 / 4 / 0xffff,
  949. port->uartclk / 16);
  950. /* Setup baudrate generator */
  951. baud = sc16is7xx_set_baud(port, baud);
  952. spin_lock_irqsave(&port->lock, flags);
  953. /* Update timeout according to new baud rate */
  954. uart_update_timeout(port, termios->c_cflag, baud);
  955. if (UART_ENABLE_MS(port, termios->c_cflag))
  956. sc16is7xx_enable_ms(port);
  957. spin_unlock_irqrestore(&port->lock, flags);
  958. }
  959. static int sc16is7xx_config_rs485(struct uart_port *port, struct ktermios *termios,
  960. struct serial_rs485 *rs485)
  961. {
  962. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  963. struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
  964. if (rs485->flags & SER_RS485_ENABLED) {
  965. /*
  966. * RTS signal is handled by HW, it's timing can't be influenced.
  967. * However, it's sometimes useful to delay TX even without RTS
  968. * control therefore we try to handle .delay_rts_before_send.
  969. */
  970. if (rs485->delay_rts_after_send)
  971. return -EINVAL;
  972. }
  973. one->config.flags |= SC16IS7XX_RECONF_RS485;
  974. kthread_queue_work(&s->kworker, &one->reg_work);
  975. return 0;
  976. }
  977. static int sc16is7xx_startup(struct uart_port *port)
  978. {
  979. struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
  980. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  981. unsigned int val;
  982. unsigned long flags;
  983. sc16is7xx_power(port, 1);
  984. /* Reset FIFOs*/
  985. val = SC16IS7XX_FCR_RXRESET_BIT | SC16IS7XX_FCR_TXRESET_BIT;
  986. sc16is7xx_port_write(port, SC16IS7XX_FCR_REG, val);
  987. udelay(5);
  988. sc16is7xx_port_write(port, SC16IS7XX_FCR_REG,
  989. SC16IS7XX_FCR_FIFO_BIT);
  990. /* Enable EFR */
  991. sc16is7xx_port_write(port, SC16IS7XX_LCR_REG,
  992. SC16IS7XX_LCR_CONF_MODE_B);
  993. regcache_cache_bypass(s->regmap, true);
  994. /* Enable write access to enhanced features and internal clock div */
  995. sc16is7xx_port_update(port, SC16IS7XX_EFR_REG,
  996. SC16IS7XX_EFR_ENABLE_BIT,
  997. SC16IS7XX_EFR_ENABLE_BIT);
  998. /* Enable TCR/TLR */
  999. sc16is7xx_port_update(port, SC16IS7XX_MCR_REG,
  1000. SC16IS7XX_MCR_TCRTLR_BIT,
  1001. SC16IS7XX_MCR_TCRTLR_BIT);
  1002. /* Configure flow control levels */
  1003. /* Flow control halt level 48, resume level 24 */
  1004. sc16is7xx_port_write(port, SC16IS7XX_TCR_REG,
  1005. SC16IS7XX_TCR_RX_RESUME(24) |
  1006. SC16IS7XX_TCR_RX_HALT(48));
  1007. regcache_cache_bypass(s->regmap, false);
  1008. /* Now, initialize the UART */
  1009. sc16is7xx_port_write(port, SC16IS7XX_LCR_REG, SC16IS7XX_LCR_WORD_LEN_8);
  1010. /* Enable IrDA mode if requested in DT */
  1011. /* This bit must be written with LCR[7] = 0 */
  1012. sc16is7xx_port_update(port, SC16IS7XX_MCR_REG,
  1013. SC16IS7XX_MCR_IRDA_BIT,
  1014. one->irda_mode ?
  1015. SC16IS7XX_MCR_IRDA_BIT : 0);
  1016. /* Enable the Rx and Tx FIFO */
  1017. sc16is7xx_port_update(port, SC16IS7XX_EFCR_REG,
  1018. SC16IS7XX_EFCR_RXDISABLE_BIT |
  1019. SC16IS7XX_EFCR_TXDISABLE_BIT,
  1020. 0);
  1021. /* Enable RX, CTS change and modem lines interrupts */
  1022. val = SC16IS7XX_IER_RDI_BIT | SC16IS7XX_IER_CTSI_BIT |
  1023. SC16IS7XX_IER_MSI_BIT;
  1024. sc16is7xx_port_write(port, SC16IS7XX_IER_REG, val);
  1025. /* Enable modem status polling */
  1026. spin_lock_irqsave(&port->lock, flags);
  1027. sc16is7xx_enable_ms(port);
  1028. spin_unlock_irqrestore(&port->lock, flags);
  1029. return 0;
  1030. }
  1031. static void sc16is7xx_shutdown(struct uart_port *port)
  1032. {
  1033. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  1034. struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
  1035. kthread_cancel_delayed_work_sync(&one->ms_work);
  1036. /* Disable all interrupts */
  1037. sc16is7xx_port_write(port, SC16IS7XX_IER_REG, 0);
  1038. /* Disable TX/RX */
  1039. sc16is7xx_port_update(port, SC16IS7XX_EFCR_REG,
  1040. SC16IS7XX_EFCR_RXDISABLE_BIT |
  1041. SC16IS7XX_EFCR_TXDISABLE_BIT,
  1042. SC16IS7XX_EFCR_RXDISABLE_BIT |
  1043. SC16IS7XX_EFCR_TXDISABLE_BIT);
  1044. sc16is7xx_power(port, 0);
  1045. kthread_flush_worker(&s->kworker);
  1046. }
  1047. static const char *sc16is7xx_type(struct uart_port *port)
  1048. {
  1049. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  1050. return (port->type == PORT_SC16IS7XX) ? s->devtype->name : NULL;
  1051. }
  1052. static int sc16is7xx_request_port(struct uart_port *port)
  1053. {
  1054. /* Do nothing */
  1055. return 0;
  1056. }
  1057. static void sc16is7xx_config_port(struct uart_port *port, int flags)
  1058. {
  1059. if (flags & UART_CONFIG_TYPE)
  1060. port->type = PORT_SC16IS7XX;
  1061. }
  1062. static int sc16is7xx_verify_port(struct uart_port *port,
  1063. struct serial_struct *s)
  1064. {
  1065. if ((s->type != PORT_UNKNOWN) && (s->type != PORT_SC16IS7XX))
  1066. return -EINVAL;
  1067. if (s->irq != port->irq)
  1068. return -EINVAL;
  1069. return 0;
  1070. }
  1071. static void sc16is7xx_pm(struct uart_port *port, unsigned int state,
  1072. unsigned int oldstate)
  1073. {
  1074. sc16is7xx_power(port, (state == UART_PM_STATE_ON) ? 1 : 0);
  1075. }
  1076. static void sc16is7xx_null_void(struct uart_port *port)
  1077. {
  1078. /* Do nothing */
  1079. }
  1080. static const struct uart_ops sc16is7xx_ops = {
  1081. .tx_empty = sc16is7xx_tx_empty,
  1082. .set_mctrl = sc16is7xx_set_mctrl,
  1083. .get_mctrl = sc16is7xx_get_mctrl,
  1084. .stop_tx = sc16is7xx_stop_tx,
  1085. .start_tx = sc16is7xx_start_tx,
  1086. .throttle = sc16is7xx_throttle,
  1087. .unthrottle = sc16is7xx_unthrottle,
  1088. .stop_rx = sc16is7xx_stop_rx,
  1089. .enable_ms = sc16is7xx_enable_ms,
  1090. .break_ctl = sc16is7xx_break_ctl,
  1091. .startup = sc16is7xx_startup,
  1092. .shutdown = sc16is7xx_shutdown,
  1093. .set_termios = sc16is7xx_set_termios,
  1094. .type = sc16is7xx_type,
  1095. .request_port = sc16is7xx_request_port,
  1096. .release_port = sc16is7xx_null_void,
  1097. .config_port = sc16is7xx_config_port,
  1098. .verify_port = sc16is7xx_verify_port,
  1099. .pm = sc16is7xx_pm,
  1100. };
  1101. #ifdef CONFIG_GPIOLIB
  1102. static int sc16is7xx_gpio_get(struct gpio_chip *chip, unsigned offset)
  1103. {
  1104. unsigned int val;
  1105. struct sc16is7xx_port *s = gpiochip_get_data(chip);
  1106. struct uart_port *port = &s->p[0].port;
  1107. val = sc16is7xx_port_read(port, SC16IS7XX_IOSTATE_REG);
  1108. return !!(val & BIT(offset));
  1109. }
  1110. static void sc16is7xx_gpio_set(struct gpio_chip *chip, unsigned offset, int val)
  1111. {
  1112. struct sc16is7xx_port *s = gpiochip_get_data(chip);
  1113. struct uart_port *port = &s->p[0].port;
  1114. sc16is7xx_port_update(port, SC16IS7XX_IOSTATE_REG, BIT(offset),
  1115. val ? BIT(offset) : 0);
  1116. }
  1117. static int sc16is7xx_gpio_direction_input(struct gpio_chip *chip,
  1118. unsigned offset)
  1119. {
  1120. struct sc16is7xx_port *s = gpiochip_get_data(chip);
  1121. struct uart_port *port = &s->p[0].port;
  1122. sc16is7xx_port_update(port, SC16IS7XX_IODIR_REG, BIT(offset), 0);
  1123. return 0;
  1124. }
  1125. static int sc16is7xx_gpio_direction_output(struct gpio_chip *chip,
  1126. unsigned offset, int val)
  1127. {
  1128. struct sc16is7xx_port *s = gpiochip_get_data(chip);
  1129. struct uart_port *port = &s->p[0].port;
  1130. u8 state = sc16is7xx_port_read(port, SC16IS7XX_IOSTATE_REG);
  1131. if (val)
  1132. state |= BIT(offset);
  1133. else
  1134. state &= ~BIT(offset);
  1135. /*
  1136. * If we write IOSTATE first, and then IODIR, the output value is not
  1137. * transferred to the corresponding I/O pin.
  1138. * The datasheet states that each register bit will be transferred to
  1139. * the corresponding I/O pin programmed as output when writing to
  1140. * IOSTATE. Therefore, configure direction first with IODIR, and then
  1141. * set value after with IOSTATE.
  1142. */
  1143. sc16is7xx_port_update(port, SC16IS7XX_IODIR_REG, BIT(offset),
  1144. BIT(offset));
  1145. sc16is7xx_port_write(port, SC16IS7XX_IOSTATE_REG, state);
  1146. return 0;
  1147. }
  1148. static int sc16is7xx_gpio_init_valid_mask(struct gpio_chip *chip,
  1149. unsigned long *valid_mask,
  1150. unsigned int ngpios)
  1151. {
  1152. struct sc16is7xx_port *s = gpiochip_get_data(chip);
  1153. *valid_mask = s->gpio_valid_mask;
  1154. return 0;
  1155. }
  1156. static int sc16is7xx_setup_gpio_chip(struct sc16is7xx_port *s)
  1157. {
  1158. struct device *dev = s->p[0].port.dev;
  1159. if (!s->devtype->nr_gpio)
  1160. return 0;
  1161. switch (s->mctrl_mask) {
  1162. case 0:
  1163. s->gpio_valid_mask = GENMASK(7, 0);
  1164. break;
  1165. case SC16IS7XX_IOCONTROL_MODEM_A_BIT:
  1166. s->gpio_valid_mask = GENMASK(3, 0);
  1167. break;
  1168. case SC16IS7XX_IOCONTROL_MODEM_B_BIT:
  1169. s->gpio_valid_mask = GENMASK(7, 4);
  1170. break;
  1171. default:
  1172. break;
  1173. }
  1174. if (s->gpio_valid_mask == 0)
  1175. return 0;
  1176. s->gpio.owner = THIS_MODULE;
  1177. s->gpio.parent = dev;
  1178. s->gpio.label = dev_name(dev);
  1179. s->gpio.init_valid_mask = sc16is7xx_gpio_init_valid_mask;
  1180. s->gpio.direction_input = sc16is7xx_gpio_direction_input;
  1181. s->gpio.get = sc16is7xx_gpio_get;
  1182. s->gpio.direction_output = sc16is7xx_gpio_direction_output;
  1183. s->gpio.set = sc16is7xx_gpio_set;
  1184. s->gpio.base = -1;
  1185. s->gpio.ngpio = s->devtype->nr_gpio;
  1186. s->gpio.can_sleep = 1;
  1187. return gpiochip_add_data(&s->gpio, s);
  1188. }
  1189. #endif
  1190. /*
  1191. * Configure ports designated to operate as modem control lines.
  1192. */
  1193. static int sc16is7xx_setup_mctrl_ports(struct sc16is7xx_port *s)
  1194. {
  1195. int i;
  1196. int ret;
  1197. int count;
  1198. u32 mctrl_port[2];
  1199. struct device *dev = s->p[0].port.dev;
  1200. count = device_property_count_u32(dev, "nxp,modem-control-line-ports");
  1201. if (count < 0 || count > ARRAY_SIZE(mctrl_port))
  1202. return 0;
  1203. ret = device_property_read_u32_array(dev, "nxp,modem-control-line-ports",
  1204. mctrl_port, count);
  1205. if (ret)
  1206. return ret;
  1207. s->mctrl_mask = 0;
  1208. for (i = 0; i < count; i++) {
  1209. /* Use GPIO lines as modem control lines */
  1210. if (mctrl_port[i] == 0)
  1211. s->mctrl_mask |= SC16IS7XX_IOCONTROL_MODEM_A_BIT;
  1212. else if (mctrl_port[i] == 1)
  1213. s->mctrl_mask |= SC16IS7XX_IOCONTROL_MODEM_B_BIT;
  1214. }
  1215. if (s->mctrl_mask)
  1216. regmap_update_bits(
  1217. s->regmap,
  1218. SC16IS7XX_IOCONTROL_REG << SC16IS7XX_REG_SHIFT,
  1219. SC16IS7XX_IOCONTROL_MODEM_A_BIT |
  1220. SC16IS7XX_IOCONTROL_MODEM_B_BIT, s->mctrl_mask);
  1221. return 0;
  1222. }
  1223. static const struct serial_rs485 sc16is7xx_rs485_supported = {
  1224. .flags = SER_RS485_ENABLED | SER_RS485_RTS_AFTER_SEND,
  1225. .delay_rts_before_send = 1,
  1226. .delay_rts_after_send = 1, /* Not supported but keep returning -EINVAL */
  1227. };
  1228. static int sc16is7xx_probe(struct device *dev,
  1229. const struct sc16is7xx_devtype *devtype,
  1230. struct regmap *regmap, int irq)
  1231. {
  1232. unsigned long freq = 0, *pfreq = dev_get_platdata(dev);
  1233. unsigned int val;
  1234. u32 uartclk = 0;
  1235. int i, ret;
  1236. struct sc16is7xx_port *s;
  1237. if (IS_ERR(regmap))
  1238. return PTR_ERR(regmap);
  1239. /*
  1240. * This device does not have an identification register that would
  1241. * tell us if we are really connected to the correct device.
  1242. * The best we can do is to check if communication is at all possible.
  1243. */
  1244. ret = regmap_read(regmap,
  1245. SC16IS7XX_LSR_REG << SC16IS7XX_REG_SHIFT, &val);
  1246. if (ret < 0)
  1247. return -EPROBE_DEFER;
  1248. /* Alloc port structure */
  1249. s = devm_kzalloc(dev, struct_size(s, p, devtype->nr_uart), GFP_KERNEL);
  1250. if (!s) {
  1251. dev_err(dev, "Error allocating port structure\n");
  1252. return -ENOMEM;
  1253. }
  1254. /* Always ask for fixed clock rate from a property. */
  1255. device_property_read_u32(dev, "clock-frequency", &uartclk);
  1256. s->clk = devm_clk_get_optional(dev, NULL);
  1257. if (IS_ERR(s->clk))
  1258. return PTR_ERR(s->clk);
  1259. ret = clk_prepare_enable(s->clk);
  1260. if (ret)
  1261. return ret;
  1262. freq = clk_get_rate(s->clk);
  1263. if (freq == 0) {
  1264. if (uartclk)
  1265. freq = uartclk;
  1266. if (pfreq)
  1267. freq = *pfreq;
  1268. if (freq)
  1269. dev_dbg(dev, "Clock frequency: %luHz\n", freq);
  1270. else
  1271. return -EINVAL;
  1272. }
  1273. s->regmap = regmap;
  1274. s->devtype = devtype;
  1275. dev_set_drvdata(dev, s);
  1276. mutex_init(&s->efr_lock);
  1277. kthread_init_worker(&s->kworker);
  1278. s->kworker_task = kthread_run(kthread_worker_fn, &s->kworker,
  1279. "sc16is7xx");
  1280. if (IS_ERR(s->kworker_task)) {
  1281. ret = PTR_ERR(s->kworker_task);
  1282. goto out_clk;
  1283. }
  1284. sched_set_fifo(s->kworker_task);
  1285. /* reset device, purging any pending irq / data */
  1286. regmap_write(s->regmap, SC16IS7XX_IOCONTROL_REG << SC16IS7XX_REG_SHIFT,
  1287. SC16IS7XX_IOCONTROL_SRESET_BIT);
  1288. for (i = 0; i < devtype->nr_uart; ++i) {
  1289. s->p[i].line = i;
  1290. /* Initialize port data */
  1291. s->p[i].port.dev = dev;
  1292. s->p[i].port.irq = irq;
  1293. s->p[i].port.type = PORT_SC16IS7XX;
  1294. s->p[i].port.fifosize = SC16IS7XX_FIFO_SIZE;
  1295. s->p[i].port.flags = UPF_FIXED_TYPE | UPF_LOW_LATENCY;
  1296. s->p[i].port.iobase = i;
  1297. /*
  1298. * Use all ones as membase to make sure uart_configure_port() in
  1299. * serial_core.c does not abort for SPI/I2C devices where the
  1300. * membase address is not applicable.
  1301. */
  1302. s->p[i].port.membase = (void __iomem *)~0;
  1303. s->p[i].port.iotype = UPIO_PORT;
  1304. s->p[i].port.uartclk = freq;
  1305. s->p[i].port.rs485_config = sc16is7xx_config_rs485;
  1306. s->p[i].port.rs485_supported = sc16is7xx_rs485_supported;
  1307. s->p[i].port.ops = &sc16is7xx_ops;
  1308. s->p[i].old_mctrl = 0;
  1309. s->p[i].port.line = sc16is7xx_alloc_line();
  1310. if (s->p[i].port.line >= SC16IS7XX_MAX_DEVS) {
  1311. ret = -ENOMEM;
  1312. goto out_ports;
  1313. }
  1314. ret = uart_get_rs485_mode(&s->p[i].port);
  1315. if (ret)
  1316. goto out_ports;
  1317. /* Disable all interrupts */
  1318. sc16is7xx_port_write(&s->p[i].port, SC16IS7XX_IER_REG, 0);
  1319. /* Disable TX/RX */
  1320. sc16is7xx_port_write(&s->p[i].port, SC16IS7XX_EFCR_REG,
  1321. SC16IS7XX_EFCR_RXDISABLE_BIT |
  1322. SC16IS7XX_EFCR_TXDISABLE_BIT);
  1323. /* Initialize kthread work structs */
  1324. kthread_init_work(&s->p[i].tx_work, sc16is7xx_tx_proc);
  1325. kthread_init_work(&s->p[i].reg_work, sc16is7xx_reg_proc);
  1326. kthread_init_delayed_work(&s->p[i].ms_work, sc16is7xx_ms_proc);
  1327. /* Register port */
  1328. uart_add_one_port(&sc16is7xx_uart, &s->p[i].port);
  1329. /* Enable EFR */
  1330. sc16is7xx_port_write(&s->p[i].port, SC16IS7XX_LCR_REG,
  1331. SC16IS7XX_LCR_CONF_MODE_B);
  1332. regcache_cache_bypass(s->regmap, true);
  1333. /* Enable write access to enhanced features */
  1334. sc16is7xx_port_write(&s->p[i].port, SC16IS7XX_EFR_REG,
  1335. SC16IS7XX_EFR_ENABLE_BIT);
  1336. regcache_cache_bypass(s->regmap, false);
  1337. /* Restore access to general registers */
  1338. sc16is7xx_port_write(&s->p[i].port, SC16IS7XX_LCR_REG, 0x00);
  1339. /* Go to suspend mode */
  1340. sc16is7xx_power(&s->p[i].port, 0);
  1341. }
  1342. if (dev->of_node) {
  1343. struct property *prop;
  1344. const __be32 *p;
  1345. u32 u;
  1346. of_property_for_each_u32(dev->of_node, "irda-mode-ports",
  1347. prop, p, u)
  1348. if (u < devtype->nr_uart)
  1349. s->p[u].irda_mode = true;
  1350. }
  1351. ret = sc16is7xx_setup_mctrl_ports(s);
  1352. if (ret)
  1353. goto out_ports;
  1354. #ifdef CONFIG_GPIOLIB
  1355. ret = sc16is7xx_setup_gpio_chip(s);
  1356. if (ret)
  1357. goto out_ports;
  1358. #endif
  1359. /*
  1360. * Setup interrupt. We first try to acquire the IRQ line as level IRQ.
  1361. * If that succeeds, we can allow sharing the interrupt as well.
  1362. * In case the interrupt controller doesn't support that, we fall
  1363. * back to a non-shared falling-edge trigger.
  1364. */
  1365. ret = devm_request_threaded_irq(dev, irq, NULL, sc16is7xx_irq,
  1366. IRQF_TRIGGER_LOW | IRQF_SHARED |
  1367. IRQF_ONESHOT,
  1368. dev_name(dev), s);
  1369. if (!ret)
  1370. return 0;
  1371. ret = devm_request_threaded_irq(dev, irq, NULL, sc16is7xx_irq,
  1372. IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
  1373. dev_name(dev), s);
  1374. if (!ret)
  1375. return 0;
  1376. #ifdef CONFIG_GPIOLIB
  1377. if (s->gpio_valid_mask)
  1378. gpiochip_remove(&s->gpio);
  1379. #endif
  1380. out_ports:
  1381. for (i--; i >= 0; i--) {
  1382. uart_remove_one_port(&sc16is7xx_uart, &s->p[i].port);
  1383. clear_bit(s->p[i].port.line, &sc16is7xx_lines);
  1384. }
  1385. kthread_stop(s->kworker_task);
  1386. out_clk:
  1387. clk_disable_unprepare(s->clk);
  1388. return ret;
  1389. }
  1390. static void sc16is7xx_remove(struct device *dev)
  1391. {
  1392. struct sc16is7xx_port *s = dev_get_drvdata(dev);
  1393. int i;
  1394. #ifdef CONFIG_GPIOLIB
  1395. if (s->gpio_valid_mask)
  1396. gpiochip_remove(&s->gpio);
  1397. #endif
  1398. for (i = 0; i < s->devtype->nr_uart; i++) {
  1399. kthread_cancel_delayed_work_sync(&s->p[i].ms_work);
  1400. uart_remove_one_port(&sc16is7xx_uart, &s->p[i].port);
  1401. clear_bit(s->p[i].port.line, &sc16is7xx_lines);
  1402. sc16is7xx_power(&s->p[i].port, 0);
  1403. }
  1404. kthread_flush_worker(&s->kworker);
  1405. kthread_stop(s->kworker_task);
  1406. clk_disable_unprepare(s->clk);
  1407. }
  1408. static const struct of_device_id __maybe_unused sc16is7xx_dt_ids[] = {
  1409. { .compatible = "nxp,sc16is740", .data = &sc16is74x_devtype, },
  1410. { .compatible = "nxp,sc16is741", .data = &sc16is74x_devtype, },
  1411. { .compatible = "nxp,sc16is750", .data = &sc16is750_devtype, },
  1412. { .compatible = "nxp,sc16is752", .data = &sc16is752_devtype, },
  1413. { .compatible = "nxp,sc16is760", .data = &sc16is760_devtype, },
  1414. { .compatible = "nxp,sc16is762", .data = &sc16is762_devtype, },
  1415. { }
  1416. };
  1417. MODULE_DEVICE_TABLE(of, sc16is7xx_dt_ids);
  1418. static struct regmap_config regcfg = {
  1419. .reg_bits = 7,
  1420. .pad_bits = 1,
  1421. .val_bits = 8,
  1422. .cache_type = REGCACHE_RBTREE,
  1423. .volatile_reg = sc16is7xx_regmap_volatile,
  1424. .precious_reg = sc16is7xx_regmap_precious,
  1425. };
  1426. #ifdef CONFIG_SERIAL_SC16IS7XX_SPI
  1427. static int sc16is7xx_spi_probe(struct spi_device *spi)
  1428. {
  1429. const struct sc16is7xx_devtype *devtype;
  1430. struct regmap *regmap;
  1431. int ret;
  1432. /* Setup SPI bus */
  1433. spi->bits_per_word = 8;
  1434. /* only supports mode 0 on SC16IS762 */
  1435. spi->mode = spi->mode ? : SPI_MODE_0;
  1436. spi->max_speed_hz = spi->max_speed_hz ? : 15000000;
  1437. ret = spi_setup(spi);
  1438. if (ret)
  1439. return ret;
  1440. if (spi->dev.of_node) {
  1441. devtype = device_get_match_data(&spi->dev);
  1442. if (!devtype)
  1443. return -ENODEV;
  1444. } else {
  1445. const struct spi_device_id *id_entry = spi_get_device_id(spi);
  1446. devtype = (struct sc16is7xx_devtype *)id_entry->driver_data;
  1447. }
  1448. regcfg.max_register = (0xf << SC16IS7XX_REG_SHIFT) |
  1449. (devtype->nr_uart - 1);
  1450. regmap = devm_regmap_init_spi(spi, &regcfg);
  1451. return sc16is7xx_probe(&spi->dev, devtype, regmap, spi->irq);
  1452. }
  1453. static void sc16is7xx_spi_remove(struct spi_device *spi)
  1454. {
  1455. sc16is7xx_remove(&spi->dev);
  1456. }
  1457. static const struct spi_device_id sc16is7xx_spi_id_table[] = {
  1458. { "sc16is74x", (kernel_ulong_t)&sc16is74x_devtype, },
  1459. { "sc16is740", (kernel_ulong_t)&sc16is74x_devtype, },
  1460. { "sc16is741", (kernel_ulong_t)&sc16is74x_devtype, },
  1461. { "sc16is750", (kernel_ulong_t)&sc16is750_devtype, },
  1462. { "sc16is752", (kernel_ulong_t)&sc16is752_devtype, },
  1463. { "sc16is760", (kernel_ulong_t)&sc16is760_devtype, },
  1464. { "sc16is762", (kernel_ulong_t)&sc16is762_devtype, },
  1465. { }
  1466. };
  1467. MODULE_DEVICE_TABLE(spi, sc16is7xx_spi_id_table);
  1468. static struct spi_driver sc16is7xx_spi_uart_driver = {
  1469. .driver = {
  1470. .name = SC16IS7XX_NAME,
  1471. .of_match_table = sc16is7xx_dt_ids,
  1472. },
  1473. .probe = sc16is7xx_spi_probe,
  1474. .remove = sc16is7xx_spi_remove,
  1475. .id_table = sc16is7xx_spi_id_table,
  1476. };
  1477. MODULE_ALIAS("spi:sc16is7xx");
  1478. #endif
  1479. #ifdef CONFIG_SERIAL_SC16IS7XX_I2C
  1480. static int sc16is7xx_i2c_probe(struct i2c_client *i2c,
  1481. const struct i2c_device_id *id)
  1482. {
  1483. const struct sc16is7xx_devtype *devtype;
  1484. struct regmap *regmap;
  1485. if (i2c->dev.of_node) {
  1486. devtype = device_get_match_data(&i2c->dev);
  1487. if (!devtype)
  1488. return -ENODEV;
  1489. } else {
  1490. devtype = (struct sc16is7xx_devtype *)id->driver_data;
  1491. }
  1492. regcfg.max_register = (0xf << SC16IS7XX_REG_SHIFT) |
  1493. (devtype->nr_uart - 1);
  1494. regmap = devm_regmap_init_i2c(i2c, &regcfg);
  1495. return sc16is7xx_probe(&i2c->dev, devtype, regmap, i2c->irq);
  1496. }
  1497. static void sc16is7xx_i2c_remove(struct i2c_client *client)
  1498. {
  1499. sc16is7xx_remove(&client->dev);
  1500. }
  1501. static const struct i2c_device_id sc16is7xx_i2c_id_table[] = {
  1502. { "sc16is74x", (kernel_ulong_t)&sc16is74x_devtype, },
  1503. { "sc16is740", (kernel_ulong_t)&sc16is74x_devtype, },
  1504. { "sc16is741", (kernel_ulong_t)&sc16is74x_devtype, },
  1505. { "sc16is750", (kernel_ulong_t)&sc16is750_devtype, },
  1506. { "sc16is752", (kernel_ulong_t)&sc16is752_devtype, },
  1507. { "sc16is760", (kernel_ulong_t)&sc16is760_devtype, },
  1508. { "sc16is762", (kernel_ulong_t)&sc16is762_devtype, },
  1509. { }
  1510. };
  1511. MODULE_DEVICE_TABLE(i2c, sc16is7xx_i2c_id_table);
  1512. static struct i2c_driver sc16is7xx_i2c_uart_driver = {
  1513. .driver = {
  1514. .name = SC16IS7XX_NAME,
  1515. .of_match_table = sc16is7xx_dt_ids,
  1516. },
  1517. .probe = sc16is7xx_i2c_probe,
  1518. .remove = sc16is7xx_i2c_remove,
  1519. .id_table = sc16is7xx_i2c_id_table,
  1520. };
  1521. #endif
  1522. static int __init sc16is7xx_init(void)
  1523. {
  1524. int ret;
  1525. ret = uart_register_driver(&sc16is7xx_uart);
  1526. if (ret) {
  1527. pr_err("Registering UART driver failed\n");
  1528. return ret;
  1529. }
  1530. #ifdef CONFIG_SERIAL_SC16IS7XX_I2C
  1531. ret = i2c_add_driver(&sc16is7xx_i2c_uart_driver);
  1532. if (ret < 0) {
  1533. pr_err("failed to init sc16is7xx i2c --> %d\n", ret);
  1534. goto err_i2c;
  1535. }
  1536. #endif
  1537. #ifdef CONFIG_SERIAL_SC16IS7XX_SPI
  1538. ret = spi_register_driver(&sc16is7xx_spi_uart_driver);
  1539. if (ret < 0) {
  1540. pr_err("failed to init sc16is7xx spi --> %d\n", ret);
  1541. goto err_spi;
  1542. }
  1543. #endif
  1544. return ret;
  1545. #ifdef CONFIG_SERIAL_SC16IS7XX_SPI
  1546. err_spi:
  1547. #endif
  1548. #ifdef CONFIG_SERIAL_SC16IS7XX_I2C
  1549. i2c_del_driver(&sc16is7xx_i2c_uart_driver);
  1550. err_i2c:
  1551. #endif
  1552. uart_unregister_driver(&sc16is7xx_uart);
  1553. return ret;
  1554. }
  1555. module_init(sc16is7xx_init);
  1556. static void __exit sc16is7xx_exit(void)
  1557. {
  1558. #ifdef CONFIG_SERIAL_SC16IS7XX_I2C
  1559. i2c_del_driver(&sc16is7xx_i2c_uart_driver);
  1560. #endif
  1561. #ifdef CONFIG_SERIAL_SC16IS7XX_SPI
  1562. spi_unregister_driver(&sc16is7xx_spi_uart_driver);
  1563. #endif
  1564. uart_unregister_driver(&sc16is7xx_uart);
  1565. }
  1566. module_exit(sc16is7xx_exit);
  1567. MODULE_LICENSE("GPL");
  1568. MODULE_AUTHOR("Jon Ringle <[email protected]>");
  1569. MODULE_DESCRIPTION("SC16IS7XX serial driver");