sa1100.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Driver for SA11x0 serial ports
  4. *
  5. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  6. *
  7. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  8. */
  9. #include <linux/module.h>
  10. #include <linux/ioport.h>
  11. #include <linux/init.h>
  12. #include <linux/console.h>
  13. #include <linux/sysrq.h>
  14. #include <linux/platform_data/sa11x0-serial.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/tty.h>
  17. #include <linux/tty_flip.h>
  18. #include <linux/serial_core.h>
  19. #include <linux/serial.h>
  20. #include <linux/io.h>
  21. #include <asm/irq.h>
  22. #include <mach/hardware.h>
  23. #include <mach/irqs.h>
  24. #include "serial_mctrl_gpio.h"
  25. /* We've been assigned a range on the "Low-density serial ports" major */
  26. #define SERIAL_SA1100_MAJOR 204
  27. #define MINOR_START 5
  28. #define NR_PORTS 3
  29. #define SA1100_ISR_PASS_LIMIT 256
  30. /*
  31. * Convert from ignore_status_mask or read_status_mask to UTSR[01]
  32. */
  33. #define SM_TO_UTSR0(x) ((x) & 0xff)
  34. #define SM_TO_UTSR1(x) ((x) >> 8)
  35. #define UTSR0_TO_SM(x) ((x))
  36. #define UTSR1_TO_SM(x) ((x) << 8)
  37. #define UART_GET_UTCR0(sport) __raw_readl((sport)->port.membase + UTCR0)
  38. #define UART_GET_UTCR1(sport) __raw_readl((sport)->port.membase + UTCR1)
  39. #define UART_GET_UTCR2(sport) __raw_readl((sport)->port.membase + UTCR2)
  40. #define UART_GET_UTCR3(sport) __raw_readl((sport)->port.membase + UTCR3)
  41. #define UART_GET_UTSR0(sport) __raw_readl((sport)->port.membase + UTSR0)
  42. #define UART_GET_UTSR1(sport) __raw_readl((sport)->port.membase + UTSR1)
  43. #define UART_GET_CHAR(sport) __raw_readl((sport)->port.membase + UTDR)
  44. #define UART_PUT_UTCR0(sport,v) __raw_writel((v),(sport)->port.membase + UTCR0)
  45. #define UART_PUT_UTCR1(sport,v) __raw_writel((v),(sport)->port.membase + UTCR1)
  46. #define UART_PUT_UTCR2(sport,v) __raw_writel((v),(sport)->port.membase + UTCR2)
  47. #define UART_PUT_UTCR3(sport,v) __raw_writel((v),(sport)->port.membase + UTCR3)
  48. #define UART_PUT_UTSR0(sport,v) __raw_writel((v),(sport)->port.membase + UTSR0)
  49. #define UART_PUT_UTSR1(sport,v) __raw_writel((v),(sport)->port.membase + UTSR1)
  50. #define UART_PUT_CHAR(sport,v) __raw_writel((v),(sport)->port.membase + UTDR)
  51. /*
  52. * This is the size of our serial port register set.
  53. */
  54. #define UART_PORT_SIZE 0x24
  55. /*
  56. * This determines how often we check the modem status signals
  57. * for any change. They generally aren't connected to an IRQ
  58. * so we have to poll them. We also check immediately before
  59. * filling the TX fifo incase CTS has been dropped.
  60. */
  61. #define MCTRL_TIMEOUT (250*HZ/1000)
  62. struct sa1100_port {
  63. struct uart_port port;
  64. struct timer_list timer;
  65. unsigned int old_status;
  66. struct mctrl_gpios *gpios;
  67. };
  68. /*
  69. * Handle any change of modem status signal since we were last called.
  70. */
  71. static void sa1100_mctrl_check(struct sa1100_port *sport)
  72. {
  73. unsigned int status, changed;
  74. status = sport->port.ops->get_mctrl(&sport->port);
  75. changed = status ^ sport->old_status;
  76. if (changed == 0)
  77. return;
  78. sport->old_status = status;
  79. if (changed & TIOCM_RI)
  80. sport->port.icount.rng++;
  81. if (changed & TIOCM_DSR)
  82. sport->port.icount.dsr++;
  83. if (changed & TIOCM_CAR)
  84. uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
  85. if (changed & TIOCM_CTS)
  86. uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
  87. wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
  88. }
  89. /*
  90. * This is our per-port timeout handler, for checking the
  91. * modem status signals.
  92. */
  93. static void sa1100_timeout(struct timer_list *t)
  94. {
  95. struct sa1100_port *sport = from_timer(sport, t, timer);
  96. unsigned long flags;
  97. if (sport->port.state) {
  98. spin_lock_irqsave(&sport->port.lock, flags);
  99. sa1100_mctrl_check(sport);
  100. spin_unlock_irqrestore(&sport->port.lock, flags);
  101. mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
  102. }
  103. }
  104. /*
  105. * interrupts disabled on entry
  106. */
  107. static void sa1100_stop_tx(struct uart_port *port)
  108. {
  109. struct sa1100_port *sport =
  110. container_of(port, struct sa1100_port, port);
  111. u32 utcr3;
  112. utcr3 = UART_GET_UTCR3(sport);
  113. UART_PUT_UTCR3(sport, utcr3 & ~UTCR3_TIE);
  114. sport->port.read_status_mask &= ~UTSR0_TO_SM(UTSR0_TFS);
  115. }
  116. /*
  117. * port locked and interrupts disabled
  118. */
  119. static void sa1100_start_tx(struct uart_port *port)
  120. {
  121. struct sa1100_port *sport =
  122. container_of(port, struct sa1100_port, port);
  123. u32 utcr3;
  124. utcr3 = UART_GET_UTCR3(sport);
  125. sport->port.read_status_mask |= UTSR0_TO_SM(UTSR0_TFS);
  126. UART_PUT_UTCR3(sport, utcr3 | UTCR3_TIE);
  127. }
  128. /*
  129. * Interrupts enabled
  130. */
  131. static void sa1100_stop_rx(struct uart_port *port)
  132. {
  133. struct sa1100_port *sport =
  134. container_of(port, struct sa1100_port, port);
  135. u32 utcr3;
  136. utcr3 = UART_GET_UTCR3(sport);
  137. UART_PUT_UTCR3(sport, utcr3 & ~UTCR3_RIE);
  138. }
  139. /*
  140. * Set the modem control timer to fire immediately.
  141. */
  142. static void sa1100_enable_ms(struct uart_port *port)
  143. {
  144. struct sa1100_port *sport =
  145. container_of(port, struct sa1100_port, port);
  146. mod_timer(&sport->timer, jiffies);
  147. mctrl_gpio_enable_ms(sport->gpios);
  148. }
  149. static void
  150. sa1100_rx_chars(struct sa1100_port *sport)
  151. {
  152. unsigned int status, ch, flg;
  153. status = UTSR1_TO_SM(UART_GET_UTSR1(sport)) |
  154. UTSR0_TO_SM(UART_GET_UTSR0(sport));
  155. while (status & UTSR1_TO_SM(UTSR1_RNE)) {
  156. ch = UART_GET_CHAR(sport);
  157. sport->port.icount.rx++;
  158. flg = TTY_NORMAL;
  159. /*
  160. * note that the error handling code is
  161. * out of the main execution path
  162. */
  163. if (status & UTSR1_TO_SM(UTSR1_PRE | UTSR1_FRE | UTSR1_ROR)) {
  164. if (status & UTSR1_TO_SM(UTSR1_PRE))
  165. sport->port.icount.parity++;
  166. else if (status & UTSR1_TO_SM(UTSR1_FRE))
  167. sport->port.icount.frame++;
  168. if (status & UTSR1_TO_SM(UTSR1_ROR))
  169. sport->port.icount.overrun++;
  170. status &= sport->port.read_status_mask;
  171. if (status & UTSR1_TO_SM(UTSR1_PRE))
  172. flg = TTY_PARITY;
  173. else if (status & UTSR1_TO_SM(UTSR1_FRE))
  174. flg = TTY_FRAME;
  175. sport->port.sysrq = 0;
  176. }
  177. if (uart_handle_sysrq_char(&sport->port, ch))
  178. goto ignore_char;
  179. uart_insert_char(&sport->port, status, UTSR1_TO_SM(UTSR1_ROR), ch, flg);
  180. ignore_char:
  181. status = UTSR1_TO_SM(UART_GET_UTSR1(sport)) |
  182. UTSR0_TO_SM(UART_GET_UTSR0(sport));
  183. }
  184. tty_flip_buffer_push(&sport->port.state->port);
  185. }
  186. static void sa1100_tx_chars(struct sa1100_port *sport)
  187. {
  188. struct circ_buf *xmit = &sport->port.state->xmit;
  189. if (sport->port.x_char) {
  190. UART_PUT_CHAR(sport, sport->port.x_char);
  191. sport->port.icount.tx++;
  192. sport->port.x_char = 0;
  193. return;
  194. }
  195. /*
  196. * Check the modem control lines before
  197. * transmitting anything.
  198. */
  199. sa1100_mctrl_check(sport);
  200. if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
  201. sa1100_stop_tx(&sport->port);
  202. return;
  203. }
  204. /*
  205. * Tried using FIFO (not checking TNF) for fifo fill:
  206. * still had the '4 bytes repeated' problem.
  207. */
  208. while (UART_GET_UTSR1(sport) & UTSR1_TNF) {
  209. UART_PUT_CHAR(sport, xmit->buf[xmit->tail]);
  210. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  211. sport->port.icount.tx++;
  212. if (uart_circ_empty(xmit))
  213. break;
  214. }
  215. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  216. uart_write_wakeup(&sport->port);
  217. if (uart_circ_empty(xmit))
  218. sa1100_stop_tx(&sport->port);
  219. }
  220. static irqreturn_t sa1100_int(int irq, void *dev_id)
  221. {
  222. struct sa1100_port *sport = dev_id;
  223. unsigned int status, pass_counter = 0;
  224. spin_lock(&sport->port.lock);
  225. status = UART_GET_UTSR0(sport);
  226. status &= SM_TO_UTSR0(sport->port.read_status_mask) | ~UTSR0_TFS;
  227. do {
  228. if (status & (UTSR0_RFS | UTSR0_RID)) {
  229. /* Clear the receiver idle bit, if set */
  230. if (status & UTSR0_RID)
  231. UART_PUT_UTSR0(sport, UTSR0_RID);
  232. sa1100_rx_chars(sport);
  233. }
  234. /* Clear the relevant break bits */
  235. if (status & (UTSR0_RBB | UTSR0_REB))
  236. UART_PUT_UTSR0(sport, status & (UTSR0_RBB | UTSR0_REB));
  237. if (status & UTSR0_RBB)
  238. sport->port.icount.brk++;
  239. if (status & UTSR0_REB)
  240. uart_handle_break(&sport->port);
  241. if (status & UTSR0_TFS)
  242. sa1100_tx_chars(sport);
  243. if (pass_counter++ > SA1100_ISR_PASS_LIMIT)
  244. break;
  245. status = UART_GET_UTSR0(sport);
  246. status &= SM_TO_UTSR0(sport->port.read_status_mask) |
  247. ~UTSR0_TFS;
  248. } while (status & (UTSR0_TFS | UTSR0_RFS | UTSR0_RID));
  249. spin_unlock(&sport->port.lock);
  250. return IRQ_HANDLED;
  251. }
  252. /*
  253. * Return TIOCSER_TEMT when transmitter is not busy.
  254. */
  255. static unsigned int sa1100_tx_empty(struct uart_port *port)
  256. {
  257. struct sa1100_port *sport =
  258. container_of(port, struct sa1100_port, port);
  259. return UART_GET_UTSR1(sport) & UTSR1_TBY ? 0 : TIOCSER_TEMT;
  260. }
  261. static unsigned int sa1100_get_mctrl(struct uart_port *port)
  262. {
  263. struct sa1100_port *sport =
  264. container_of(port, struct sa1100_port, port);
  265. int ret = TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
  266. mctrl_gpio_get(sport->gpios, &ret);
  267. return ret;
  268. }
  269. static void sa1100_set_mctrl(struct uart_port *port, unsigned int mctrl)
  270. {
  271. struct sa1100_port *sport =
  272. container_of(port, struct sa1100_port, port);
  273. mctrl_gpio_set(sport->gpios, mctrl);
  274. }
  275. /*
  276. * Interrupts always disabled.
  277. */
  278. static void sa1100_break_ctl(struct uart_port *port, int break_state)
  279. {
  280. struct sa1100_port *sport =
  281. container_of(port, struct sa1100_port, port);
  282. unsigned long flags;
  283. unsigned int utcr3;
  284. spin_lock_irqsave(&sport->port.lock, flags);
  285. utcr3 = UART_GET_UTCR3(sport);
  286. if (break_state == -1)
  287. utcr3 |= UTCR3_BRK;
  288. else
  289. utcr3 &= ~UTCR3_BRK;
  290. UART_PUT_UTCR3(sport, utcr3);
  291. spin_unlock_irqrestore(&sport->port.lock, flags);
  292. }
  293. static int sa1100_startup(struct uart_port *port)
  294. {
  295. struct sa1100_port *sport =
  296. container_of(port, struct sa1100_port, port);
  297. int retval;
  298. /*
  299. * Allocate the IRQ
  300. */
  301. retval = request_irq(sport->port.irq, sa1100_int, 0,
  302. "sa11x0-uart", sport);
  303. if (retval)
  304. return retval;
  305. /*
  306. * Finally, clear and enable interrupts
  307. */
  308. UART_PUT_UTSR0(sport, -1);
  309. UART_PUT_UTCR3(sport, UTCR3_RXE | UTCR3_TXE | UTCR3_RIE);
  310. /*
  311. * Enable modem status interrupts
  312. */
  313. spin_lock_irq(&sport->port.lock);
  314. sa1100_enable_ms(&sport->port);
  315. spin_unlock_irq(&sport->port.lock);
  316. return 0;
  317. }
  318. static void sa1100_shutdown(struct uart_port *port)
  319. {
  320. struct sa1100_port *sport =
  321. container_of(port, struct sa1100_port, port);
  322. /*
  323. * Stop our timer.
  324. */
  325. del_timer_sync(&sport->timer);
  326. /*
  327. * Free the interrupt
  328. */
  329. free_irq(sport->port.irq, sport);
  330. /*
  331. * Disable all interrupts, port and break condition.
  332. */
  333. UART_PUT_UTCR3(sport, 0);
  334. }
  335. static void
  336. sa1100_set_termios(struct uart_port *port, struct ktermios *termios,
  337. const struct ktermios *old)
  338. {
  339. struct sa1100_port *sport =
  340. container_of(port, struct sa1100_port, port);
  341. unsigned long flags;
  342. unsigned int utcr0, old_utcr3, baud, quot;
  343. unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
  344. /*
  345. * We only support CS7 and CS8.
  346. */
  347. while ((termios->c_cflag & CSIZE) != CS7 &&
  348. (termios->c_cflag & CSIZE) != CS8) {
  349. termios->c_cflag &= ~CSIZE;
  350. termios->c_cflag |= old_csize;
  351. old_csize = CS8;
  352. }
  353. if ((termios->c_cflag & CSIZE) == CS8)
  354. utcr0 = UTCR0_DSS;
  355. else
  356. utcr0 = 0;
  357. if (termios->c_cflag & CSTOPB)
  358. utcr0 |= UTCR0_SBS;
  359. if (termios->c_cflag & PARENB) {
  360. utcr0 |= UTCR0_PE;
  361. if (!(termios->c_cflag & PARODD))
  362. utcr0 |= UTCR0_OES;
  363. }
  364. /*
  365. * Ask the core to calculate the divisor for us.
  366. */
  367. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16);
  368. quot = uart_get_divisor(port, baud);
  369. del_timer_sync(&sport->timer);
  370. spin_lock_irqsave(&sport->port.lock, flags);
  371. sport->port.read_status_mask &= UTSR0_TO_SM(UTSR0_TFS);
  372. sport->port.read_status_mask |= UTSR1_TO_SM(UTSR1_ROR);
  373. if (termios->c_iflag & INPCK)
  374. sport->port.read_status_mask |=
  375. UTSR1_TO_SM(UTSR1_FRE | UTSR1_PRE);
  376. if (termios->c_iflag & (BRKINT | PARMRK))
  377. sport->port.read_status_mask |=
  378. UTSR0_TO_SM(UTSR0_RBB | UTSR0_REB);
  379. /*
  380. * Characters to ignore
  381. */
  382. sport->port.ignore_status_mask = 0;
  383. if (termios->c_iflag & IGNPAR)
  384. sport->port.ignore_status_mask |=
  385. UTSR1_TO_SM(UTSR1_FRE | UTSR1_PRE);
  386. if (termios->c_iflag & IGNBRK) {
  387. sport->port.ignore_status_mask |=
  388. UTSR0_TO_SM(UTSR0_RBB | UTSR0_REB);
  389. /*
  390. * If we're ignoring parity and break indicators,
  391. * ignore overruns too (for real raw support).
  392. */
  393. if (termios->c_iflag & IGNPAR)
  394. sport->port.ignore_status_mask |=
  395. UTSR1_TO_SM(UTSR1_ROR);
  396. }
  397. /*
  398. * Update the per-port timeout.
  399. */
  400. uart_update_timeout(port, termios->c_cflag, baud);
  401. /*
  402. * disable interrupts and drain transmitter
  403. */
  404. old_utcr3 = UART_GET_UTCR3(sport);
  405. UART_PUT_UTCR3(sport, old_utcr3 & ~(UTCR3_RIE | UTCR3_TIE));
  406. while (UART_GET_UTSR1(sport) & UTSR1_TBY)
  407. barrier();
  408. /* then, disable everything */
  409. UART_PUT_UTCR3(sport, 0);
  410. /* set the parity, stop bits and data size */
  411. UART_PUT_UTCR0(sport, utcr0);
  412. /* set the baud rate */
  413. quot -= 1;
  414. UART_PUT_UTCR1(sport, ((quot & 0xf00) >> 8));
  415. UART_PUT_UTCR2(sport, (quot & 0xff));
  416. UART_PUT_UTSR0(sport, -1);
  417. UART_PUT_UTCR3(sport, old_utcr3);
  418. if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
  419. sa1100_enable_ms(&sport->port);
  420. spin_unlock_irqrestore(&sport->port.lock, flags);
  421. }
  422. static const char *sa1100_type(struct uart_port *port)
  423. {
  424. struct sa1100_port *sport =
  425. container_of(port, struct sa1100_port, port);
  426. return sport->port.type == PORT_SA1100 ? "SA1100" : NULL;
  427. }
  428. /*
  429. * Release the memory region(s) being used by 'port'.
  430. */
  431. static void sa1100_release_port(struct uart_port *port)
  432. {
  433. struct sa1100_port *sport =
  434. container_of(port, struct sa1100_port, port);
  435. release_mem_region(sport->port.mapbase, UART_PORT_SIZE);
  436. }
  437. /*
  438. * Request the memory region(s) being used by 'port'.
  439. */
  440. static int sa1100_request_port(struct uart_port *port)
  441. {
  442. struct sa1100_port *sport =
  443. container_of(port, struct sa1100_port, port);
  444. return request_mem_region(sport->port.mapbase, UART_PORT_SIZE,
  445. "sa11x0-uart") != NULL ? 0 : -EBUSY;
  446. }
  447. /*
  448. * Configure/autoconfigure the port.
  449. */
  450. static void sa1100_config_port(struct uart_port *port, int flags)
  451. {
  452. struct sa1100_port *sport =
  453. container_of(port, struct sa1100_port, port);
  454. if (flags & UART_CONFIG_TYPE &&
  455. sa1100_request_port(&sport->port) == 0)
  456. sport->port.type = PORT_SA1100;
  457. }
  458. /*
  459. * Verify the new serial_struct (for TIOCSSERIAL).
  460. * The only change we allow are to the flags and type, and
  461. * even then only between PORT_SA1100 and PORT_UNKNOWN
  462. */
  463. static int
  464. sa1100_verify_port(struct uart_port *port, struct serial_struct *ser)
  465. {
  466. struct sa1100_port *sport =
  467. container_of(port, struct sa1100_port, port);
  468. int ret = 0;
  469. if (ser->type != PORT_UNKNOWN && ser->type != PORT_SA1100)
  470. ret = -EINVAL;
  471. if (sport->port.irq != ser->irq)
  472. ret = -EINVAL;
  473. if (ser->io_type != SERIAL_IO_MEM)
  474. ret = -EINVAL;
  475. if (sport->port.uartclk / 16 != ser->baud_base)
  476. ret = -EINVAL;
  477. if ((void *)sport->port.mapbase != ser->iomem_base)
  478. ret = -EINVAL;
  479. if (sport->port.iobase != ser->port)
  480. ret = -EINVAL;
  481. if (ser->hub6 != 0)
  482. ret = -EINVAL;
  483. return ret;
  484. }
  485. static struct uart_ops sa1100_pops = {
  486. .tx_empty = sa1100_tx_empty,
  487. .set_mctrl = sa1100_set_mctrl,
  488. .get_mctrl = sa1100_get_mctrl,
  489. .stop_tx = sa1100_stop_tx,
  490. .start_tx = sa1100_start_tx,
  491. .stop_rx = sa1100_stop_rx,
  492. .enable_ms = sa1100_enable_ms,
  493. .break_ctl = sa1100_break_ctl,
  494. .startup = sa1100_startup,
  495. .shutdown = sa1100_shutdown,
  496. .set_termios = sa1100_set_termios,
  497. .type = sa1100_type,
  498. .release_port = sa1100_release_port,
  499. .request_port = sa1100_request_port,
  500. .config_port = sa1100_config_port,
  501. .verify_port = sa1100_verify_port,
  502. };
  503. static struct sa1100_port sa1100_ports[NR_PORTS];
  504. /*
  505. * Setup the SA1100 serial ports. Note that we don't include the IrDA
  506. * port here since we have our own SIR/FIR driver (see drivers/net/irda)
  507. *
  508. * Note also that we support "console=ttySAx" where "x" is either 0 or 1.
  509. * Which serial port this ends up being depends on the machine you're
  510. * running this kernel on. I'm not convinced that this is a good idea,
  511. * but that's the way it traditionally works.
  512. *
  513. * Note that NanoEngine UART3 becomes UART2, and UART2 is no longer
  514. * used here.
  515. */
  516. static void __init sa1100_init_ports(void)
  517. {
  518. static int first = 1;
  519. int i;
  520. if (!first)
  521. return;
  522. first = 0;
  523. for (i = 0; i < NR_PORTS; i++) {
  524. sa1100_ports[i].port.uartclk = 3686400;
  525. sa1100_ports[i].port.ops = &sa1100_pops;
  526. sa1100_ports[i].port.fifosize = 8;
  527. sa1100_ports[i].port.line = i;
  528. sa1100_ports[i].port.iotype = UPIO_MEM;
  529. timer_setup(&sa1100_ports[i].timer, sa1100_timeout, 0);
  530. }
  531. /*
  532. * make transmit lines outputs, so that when the port
  533. * is closed, the output is in the MARK state.
  534. */
  535. PPDR |= PPC_TXD1 | PPC_TXD3;
  536. PPSR |= PPC_TXD1 | PPC_TXD3;
  537. }
  538. void sa1100_register_uart_fns(struct sa1100_port_fns *fns)
  539. {
  540. if (fns->get_mctrl)
  541. sa1100_pops.get_mctrl = fns->get_mctrl;
  542. if (fns->set_mctrl)
  543. sa1100_pops.set_mctrl = fns->set_mctrl;
  544. sa1100_pops.pm = fns->pm;
  545. /*
  546. * FIXME: fns->set_wake is unused - this should be called from
  547. * the suspend() callback if device_may_wakeup(dev)) is set.
  548. */
  549. }
  550. void __init sa1100_register_uart(int idx, int port)
  551. {
  552. if (idx >= NR_PORTS) {
  553. printk(KERN_ERR "%s: bad index number %d\n", __func__, idx);
  554. return;
  555. }
  556. switch (port) {
  557. case 1:
  558. sa1100_ports[idx].port.membase = (void __iomem *)&Ser1UTCR0;
  559. sa1100_ports[idx].port.mapbase = _Ser1UTCR0;
  560. sa1100_ports[idx].port.irq = IRQ_Ser1UART;
  561. sa1100_ports[idx].port.flags = UPF_BOOT_AUTOCONF;
  562. break;
  563. case 2:
  564. sa1100_ports[idx].port.membase = (void __iomem *)&Ser2UTCR0;
  565. sa1100_ports[idx].port.mapbase = _Ser2UTCR0;
  566. sa1100_ports[idx].port.irq = IRQ_Ser2ICP;
  567. sa1100_ports[idx].port.flags = UPF_BOOT_AUTOCONF;
  568. break;
  569. case 3:
  570. sa1100_ports[idx].port.membase = (void __iomem *)&Ser3UTCR0;
  571. sa1100_ports[idx].port.mapbase = _Ser3UTCR0;
  572. sa1100_ports[idx].port.irq = IRQ_Ser3UART;
  573. sa1100_ports[idx].port.flags = UPF_BOOT_AUTOCONF;
  574. break;
  575. default:
  576. printk(KERN_ERR "%s: bad port number %d\n", __func__, port);
  577. }
  578. }
  579. #ifdef CONFIG_SERIAL_SA1100_CONSOLE
  580. static void sa1100_console_putchar(struct uart_port *port, unsigned char ch)
  581. {
  582. struct sa1100_port *sport =
  583. container_of(port, struct sa1100_port, port);
  584. while (!(UART_GET_UTSR1(sport) & UTSR1_TNF))
  585. barrier();
  586. UART_PUT_CHAR(sport, ch);
  587. }
  588. /*
  589. * Interrupts are disabled on entering
  590. */
  591. static void
  592. sa1100_console_write(struct console *co, const char *s, unsigned int count)
  593. {
  594. struct sa1100_port *sport = &sa1100_ports[co->index];
  595. unsigned int old_utcr3, status;
  596. /*
  597. * First, save UTCR3 and then disable interrupts
  598. */
  599. old_utcr3 = UART_GET_UTCR3(sport);
  600. UART_PUT_UTCR3(sport, (old_utcr3 & ~(UTCR3_RIE | UTCR3_TIE)) |
  601. UTCR3_TXE);
  602. uart_console_write(&sport->port, s, count, sa1100_console_putchar);
  603. /*
  604. * Finally, wait for transmitter to become empty
  605. * and restore UTCR3
  606. */
  607. do {
  608. status = UART_GET_UTSR1(sport);
  609. } while (status & UTSR1_TBY);
  610. UART_PUT_UTCR3(sport, old_utcr3);
  611. }
  612. /*
  613. * If the port was already initialised (eg, by a boot loader),
  614. * try to determine the current setup.
  615. */
  616. static void __init
  617. sa1100_console_get_options(struct sa1100_port *sport, int *baud,
  618. int *parity, int *bits)
  619. {
  620. unsigned int utcr3;
  621. utcr3 = UART_GET_UTCR3(sport) & (UTCR3_RXE | UTCR3_TXE);
  622. if (utcr3 == (UTCR3_RXE | UTCR3_TXE)) {
  623. /* ok, the port was enabled */
  624. unsigned int utcr0, quot;
  625. utcr0 = UART_GET_UTCR0(sport);
  626. *parity = 'n';
  627. if (utcr0 & UTCR0_PE) {
  628. if (utcr0 & UTCR0_OES)
  629. *parity = 'e';
  630. else
  631. *parity = 'o';
  632. }
  633. if (utcr0 & UTCR0_DSS)
  634. *bits = 8;
  635. else
  636. *bits = 7;
  637. quot = UART_GET_UTCR2(sport) | UART_GET_UTCR1(sport) << 8;
  638. quot &= 0xfff;
  639. *baud = sport->port.uartclk / (16 * (quot + 1));
  640. }
  641. }
  642. static int __init
  643. sa1100_console_setup(struct console *co, char *options)
  644. {
  645. struct sa1100_port *sport;
  646. int baud = 9600;
  647. int bits = 8;
  648. int parity = 'n';
  649. int flow = 'n';
  650. /*
  651. * Check whether an invalid uart number has been specified, and
  652. * if so, search for the first available port that does have
  653. * console support.
  654. */
  655. if (co->index == -1 || co->index >= NR_PORTS)
  656. co->index = 0;
  657. sport = &sa1100_ports[co->index];
  658. if (options)
  659. uart_parse_options(options, &baud, &parity, &bits, &flow);
  660. else
  661. sa1100_console_get_options(sport, &baud, &parity, &bits);
  662. return uart_set_options(&sport->port, co, baud, parity, bits, flow);
  663. }
  664. static struct uart_driver sa1100_reg;
  665. static struct console sa1100_console = {
  666. .name = "ttySA",
  667. .write = sa1100_console_write,
  668. .device = uart_console_device,
  669. .setup = sa1100_console_setup,
  670. .flags = CON_PRINTBUFFER,
  671. .index = -1,
  672. .data = &sa1100_reg,
  673. };
  674. static int __init sa1100_rs_console_init(void)
  675. {
  676. sa1100_init_ports();
  677. register_console(&sa1100_console);
  678. return 0;
  679. }
  680. console_initcall(sa1100_rs_console_init);
  681. #define SA1100_CONSOLE &sa1100_console
  682. #else
  683. #define SA1100_CONSOLE NULL
  684. #endif
  685. static struct uart_driver sa1100_reg = {
  686. .owner = THIS_MODULE,
  687. .driver_name = "ttySA",
  688. .dev_name = "ttySA",
  689. .major = SERIAL_SA1100_MAJOR,
  690. .minor = MINOR_START,
  691. .nr = NR_PORTS,
  692. .cons = SA1100_CONSOLE,
  693. };
  694. static int sa1100_serial_suspend(struct platform_device *dev, pm_message_t state)
  695. {
  696. struct sa1100_port *sport = platform_get_drvdata(dev);
  697. if (sport)
  698. uart_suspend_port(&sa1100_reg, &sport->port);
  699. return 0;
  700. }
  701. static int sa1100_serial_resume(struct platform_device *dev)
  702. {
  703. struct sa1100_port *sport = platform_get_drvdata(dev);
  704. if (sport)
  705. uart_resume_port(&sa1100_reg, &sport->port);
  706. return 0;
  707. }
  708. static int sa1100_serial_add_one_port(struct sa1100_port *sport, struct platform_device *dev)
  709. {
  710. sport->port.dev = &dev->dev;
  711. sport->port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_SA1100_CONSOLE);
  712. // mctrl_gpio_init() requires that the GPIO driver supports interrupts,
  713. // but we need to support GPIO drivers for hardware that has no such
  714. // interrupts. Use mctrl_gpio_init_noauto() instead.
  715. sport->gpios = mctrl_gpio_init_noauto(sport->port.dev, 0);
  716. if (IS_ERR(sport->gpios)) {
  717. int err = PTR_ERR(sport->gpios);
  718. dev_err(sport->port.dev, "failed to get mctrl gpios: %d\n",
  719. err);
  720. if (err == -EPROBE_DEFER)
  721. return err;
  722. sport->gpios = NULL;
  723. }
  724. platform_set_drvdata(dev, sport);
  725. return uart_add_one_port(&sa1100_reg, &sport->port);
  726. }
  727. static int sa1100_serial_probe(struct platform_device *dev)
  728. {
  729. struct resource *res;
  730. int i;
  731. res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  732. if (!res)
  733. return -EINVAL;
  734. for (i = 0; i < NR_PORTS; i++)
  735. if (sa1100_ports[i].port.mapbase == res->start)
  736. break;
  737. if (i == NR_PORTS)
  738. return -ENODEV;
  739. sa1100_serial_add_one_port(&sa1100_ports[i], dev);
  740. return 0;
  741. }
  742. static int sa1100_serial_remove(struct platform_device *pdev)
  743. {
  744. struct sa1100_port *sport = platform_get_drvdata(pdev);
  745. if (sport)
  746. uart_remove_one_port(&sa1100_reg, &sport->port);
  747. return 0;
  748. }
  749. static struct platform_driver sa11x0_serial_driver = {
  750. .probe = sa1100_serial_probe,
  751. .remove = sa1100_serial_remove,
  752. .suspend = sa1100_serial_suspend,
  753. .resume = sa1100_serial_resume,
  754. .driver = {
  755. .name = "sa11x0-uart",
  756. },
  757. };
  758. static int __init sa1100_serial_init(void)
  759. {
  760. int ret;
  761. printk(KERN_INFO "Serial: SA11x0 driver\n");
  762. sa1100_init_ports();
  763. ret = uart_register_driver(&sa1100_reg);
  764. if (ret == 0) {
  765. ret = platform_driver_register(&sa11x0_serial_driver);
  766. if (ret)
  767. uart_unregister_driver(&sa1100_reg);
  768. }
  769. return ret;
  770. }
  771. static void __exit sa1100_serial_exit(void)
  772. {
  773. platform_driver_unregister(&sa11x0_serial_driver);
  774. uart_unregister_driver(&sa1100_reg);
  775. }
  776. module_init(sa1100_serial_init);
  777. module_exit(sa1100_serial_exit);
  778. MODULE_AUTHOR("Deep Blue Solutions Ltd");
  779. MODULE_DESCRIPTION("SA1100 generic serial port driver");
  780. MODULE_LICENSE("GPL");
  781. MODULE_ALIAS_CHARDEV_MAJOR(SERIAL_SA1100_MAJOR);
  782. MODULE_ALIAS("platform:sa11x0-uart");