rp2.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Driver for Comtrol RocketPort EXPRESS/INFINITY cards
  4. *
  5. * Copyright (C) 2012 Kevin Cernekee <[email protected]>
  6. *
  7. * Inspired by, and loosely based on:
  8. *
  9. * ar933x_uart.c
  10. * Copyright (C) 2011 Gabor Juhos <[email protected]>
  11. *
  12. * rocketport_infinity_express-linux-1.20.tar.gz
  13. * Copyright (C) 2004-2011 Comtrol, Inc.
  14. */
  15. #include <linux/bitops.h>
  16. #include <linux/compiler.h>
  17. #include <linux/completion.h>
  18. #include <linux/console.h>
  19. #include <linux/delay.h>
  20. #include <linux/firmware.h>
  21. #include <linux/init.h>
  22. #include <linux/io.h>
  23. #include <linux/ioport.h>
  24. #include <linux/irq.h>
  25. #include <linux/kernel.h>
  26. #include <linux/log2.h>
  27. #include <linux/module.h>
  28. #include <linux/pci.h>
  29. #include <linux/serial.h>
  30. #include <linux/serial_core.h>
  31. #include <linux/slab.h>
  32. #include <linux/sysrq.h>
  33. #include <linux/tty.h>
  34. #include <linux/tty_flip.h>
  35. #include <linux/types.h>
  36. #define DRV_NAME "rp2"
  37. #define RP2_FW_NAME "rp2.fw"
  38. #define RP2_UCODE_BYTES 0x3f
  39. #define PORTS_PER_ASIC 16
  40. #define ALL_PORTS_MASK (BIT(PORTS_PER_ASIC) - 1)
  41. #define UART_CLOCK 44236800
  42. #define DEFAULT_BAUD_DIV (UART_CLOCK / (9600 * 16))
  43. #define FIFO_SIZE 512
  44. /* BAR0 registers */
  45. #define RP2_FPGA_CTL0 0x110
  46. #define RP2_FPGA_CTL1 0x11c
  47. #define RP2_IRQ_MASK 0x1ec
  48. #define RP2_IRQ_MASK_EN_m BIT(0)
  49. #define RP2_IRQ_STATUS 0x1f0
  50. /* BAR1 registers */
  51. #define RP2_ASIC_SPACING 0x1000
  52. #define RP2_ASIC_OFFSET(i) ((i) << ilog2(RP2_ASIC_SPACING))
  53. #define RP2_PORT_BASE 0x000
  54. #define RP2_PORT_SPACING 0x040
  55. #define RP2_UCODE_BASE 0x400
  56. #define RP2_UCODE_SPACING 0x80
  57. #define RP2_CLK_PRESCALER 0xc00
  58. #define RP2_CH_IRQ_STAT 0xc04
  59. #define RP2_CH_IRQ_MASK 0xc08
  60. #define RP2_ASIC_IRQ 0xd00
  61. #define RP2_ASIC_IRQ_EN_m BIT(20)
  62. #define RP2_GLOBAL_CMD 0xd0c
  63. #define RP2_ASIC_CFG 0xd04
  64. /* port registers */
  65. #define RP2_DATA_DWORD 0x000
  66. #define RP2_DATA_BYTE 0x008
  67. #define RP2_DATA_BYTE_ERR_PARITY_m BIT(8)
  68. #define RP2_DATA_BYTE_ERR_OVERRUN_m BIT(9)
  69. #define RP2_DATA_BYTE_ERR_FRAMING_m BIT(10)
  70. #define RP2_DATA_BYTE_BREAK_m BIT(11)
  71. /* This lets uart_insert_char() drop bytes received on a !CREAD port */
  72. #define RP2_DUMMY_READ BIT(16)
  73. #define RP2_DATA_BYTE_EXCEPTION_MASK (RP2_DATA_BYTE_ERR_PARITY_m | \
  74. RP2_DATA_BYTE_ERR_OVERRUN_m | \
  75. RP2_DATA_BYTE_ERR_FRAMING_m | \
  76. RP2_DATA_BYTE_BREAK_m)
  77. #define RP2_RX_FIFO_COUNT 0x00c
  78. #define RP2_TX_FIFO_COUNT 0x00e
  79. #define RP2_CHAN_STAT 0x010
  80. #define RP2_CHAN_STAT_RXDATA_m BIT(0)
  81. #define RP2_CHAN_STAT_DCD_m BIT(3)
  82. #define RP2_CHAN_STAT_DSR_m BIT(4)
  83. #define RP2_CHAN_STAT_CTS_m BIT(5)
  84. #define RP2_CHAN_STAT_RI_m BIT(6)
  85. #define RP2_CHAN_STAT_OVERRUN_m BIT(13)
  86. #define RP2_CHAN_STAT_DSR_CHANGED_m BIT(16)
  87. #define RP2_CHAN_STAT_CTS_CHANGED_m BIT(17)
  88. #define RP2_CHAN_STAT_CD_CHANGED_m BIT(18)
  89. #define RP2_CHAN_STAT_RI_CHANGED_m BIT(22)
  90. #define RP2_CHAN_STAT_TXEMPTY_m BIT(25)
  91. #define RP2_CHAN_STAT_MS_CHANGED_MASK (RP2_CHAN_STAT_DSR_CHANGED_m | \
  92. RP2_CHAN_STAT_CTS_CHANGED_m | \
  93. RP2_CHAN_STAT_CD_CHANGED_m | \
  94. RP2_CHAN_STAT_RI_CHANGED_m)
  95. #define RP2_TXRX_CTL 0x014
  96. #define RP2_TXRX_CTL_MSRIRQ_m BIT(0)
  97. #define RP2_TXRX_CTL_RXIRQ_m BIT(2)
  98. #define RP2_TXRX_CTL_RX_TRIG_s 3
  99. #define RP2_TXRX_CTL_RX_TRIG_m (0x3 << RP2_TXRX_CTL_RX_TRIG_s)
  100. #define RP2_TXRX_CTL_RX_TRIG_1 (0x1 << RP2_TXRX_CTL_RX_TRIG_s)
  101. #define RP2_TXRX_CTL_RX_TRIG_256 (0x2 << RP2_TXRX_CTL_RX_TRIG_s)
  102. #define RP2_TXRX_CTL_RX_TRIG_448 (0x3 << RP2_TXRX_CTL_RX_TRIG_s)
  103. #define RP2_TXRX_CTL_RX_EN_m BIT(5)
  104. #define RP2_TXRX_CTL_RTSFLOW_m BIT(6)
  105. #define RP2_TXRX_CTL_DTRFLOW_m BIT(7)
  106. #define RP2_TXRX_CTL_TX_TRIG_s 16
  107. #define RP2_TXRX_CTL_TX_TRIG_m (0x3 << RP2_TXRX_CTL_RX_TRIG_s)
  108. #define RP2_TXRX_CTL_DSRFLOW_m BIT(18)
  109. #define RP2_TXRX_CTL_TXIRQ_m BIT(19)
  110. #define RP2_TXRX_CTL_CTSFLOW_m BIT(23)
  111. #define RP2_TXRX_CTL_TX_EN_m BIT(24)
  112. #define RP2_TXRX_CTL_RTS_m BIT(25)
  113. #define RP2_TXRX_CTL_DTR_m BIT(26)
  114. #define RP2_TXRX_CTL_LOOP_m BIT(27)
  115. #define RP2_TXRX_CTL_BREAK_m BIT(28)
  116. #define RP2_TXRX_CTL_CMSPAR_m BIT(29)
  117. #define RP2_TXRX_CTL_nPARODD_m BIT(30)
  118. #define RP2_TXRX_CTL_PARENB_m BIT(31)
  119. #define RP2_UART_CTL 0x018
  120. #define RP2_UART_CTL_MODE_s 0
  121. #define RP2_UART_CTL_MODE_m (0x7 << RP2_UART_CTL_MODE_s)
  122. #define RP2_UART_CTL_MODE_rs232 (0x1 << RP2_UART_CTL_MODE_s)
  123. #define RP2_UART_CTL_FLUSH_RX_m BIT(3)
  124. #define RP2_UART_CTL_FLUSH_TX_m BIT(4)
  125. #define RP2_UART_CTL_RESET_CH_m BIT(5)
  126. #define RP2_UART_CTL_XMIT_EN_m BIT(6)
  127. #define RP2_UART_CTL_DATABITS_s 8
  128. #define RP2_UART_CTL_DATABITS_m (0x3 << RP2_UART_CTL_DATABITS_s)
  129. #define RP2_UART_CTL_DATABITS_8 (0x3 << RP2_UART_CTL_DATABITS_s)
  130. #define RP2_UART_CTL_DATABITS_7 (0x2 << RP2_UART_CTL_DATABITS_s)
  131. #define RP2_UART_CTL_DATABITS_6 (0x1 << RP2_UART_CTL_DATABITS_s)
  132. #define RP2_UART_CTL_DATABITS_5 (0x0 << RP2_UART_CTL_DATABITS_s)
  133. #define RP2_UART_CTL_STOPBITS_m BIT(10)
  134. #define RP2_BAUD 0x01c
  135. /* ucode registers */
  136. #define RP2_TX_SWFLOW 0x02
  137. #define RP2_TX_SWFLOW_ena 0x81
  138. #define RP2_TX_SWFLOW_dis 0x9d
  139. #define RP2_RX_SWFLOW 0x0c
  140. #define RP2_RX_SWFLOW_ena 0x81
  141. #define RP2_RX_SWFLOW_dis 0x8d
  142. #define RP2_RX_FIFO 0x37
  143. #define RP2_RX_FIFO_ena 0x08
  144. #define RP2_RX_FIFO_dis 0x81
  145. static struct uart_driver rp2_uart_driver = {
  146. .owner = THIS_MODULE,
  147. .driver_name = DRV_NAME,
  148. .dev_name = "ttyRP",
  149. .nr = CONFIG_SERIAL_RP2_NR_UARTS,
  150. };
  151. struct rp2_card;
  152. struct rp2_uart_port {
  153. struct uart_port port;
  154. int idx;
  155. int ignore_rx;
  156. struct rp2_card *card;
  157. void __iomem *asic_base;
  158. void __iomem *base;
  159. void __iomem *ucode;
  160. };
  161. struct rp2_card {
  162. struct pci_dev *pdev;
  163. struct rp2_uart_port *ports;
  164. int n_ports;
  165. int initialized_ports;
  166. int minor_start;
  167. int smpte;
  168. void __iomem *bar0;
  169. void __iomem *bar1;
  170. spinlock_t card_lock;
  171. };
  172. #define RP_ID(prod) PCI_VDEVICE(RP, (prod))
  173. #define RP_CAP(ports, smpte) (((ports) << 8) | ((smpte) << 0))
  174. static inline void rp2_decode_cap(const struct pci_device_id *id,
  175. int *ports, int *smpte)
  176. {
  177. *ports = id->driver_data >> 8;
  178. *smpte = id->driver_data & 0xff;
  179. }
  180. static DEFINE_SPINLOCK(rp2_minor_lock);
  181. static int rp2_minor_next;
  182. static int rp2_alloc_ports(int n_ports)
  183. {
  184. int ret = -ENOSPC;
  185. spin_lock(&rp2_minor_lock);
  186. if (rp2_minor_next + n_ports <= CONFIG_SERIAL_RP2_NR_UARTS) {
  187. /* sorry, no support for hot unplugging individual cards */
  188. ret = rp2_minor_next;
  189. rp2_minor_next += n_ports;
  190. }
  191. spin_unlock(&rp2_minor_lock);
  192. return ret;
  193. }
  194. static inline struct rp2_uart_port *port_to_up(struct uart_port *port)
  195. {
  196. return container_of(port, struct rp2_uart_port, port);
  197. }
  198. static void rp2_rmw(struct rp2_uart_port *up, int reg,
  199. u32 clr_bits, u32 set_bits)
  200. {
  201. u32 tmp = readl(up->base + reg);
  202. tmp &= ~clr_bits;
  203. tmp |= set_bits;
  204. writel(tmp, up->base + reg);
  205. }
  206. static void rp2_rmw_clr(struct rp2_uart_port *up, int reg, u32 val)
  207. {
  208. rp2_rmw(up, reg, val, 0);
  209. }
  210. static void rp2_rmw_set(struct rp2_uart_port *up, int reg, u32 val)
  211. {
  212. rp2_rmw(up, reg, 0, val);
  213. }
  214. static void rp2_mask_ch_irq(struct rp2_uart_port *up, int ch_num,
  215. int is_enabled)
  216. {
  217. unsigned long flags, irq_mask;
  218. spin_lock_irqsave(&up->card->card_lock, flags);
  219. irq_mask = readl(up->asic_base + RP2_CH_IRQ_MASK);
  220. if (is_enabled)
  221. irq_mask &= ~BIT(ch_num);
  222. else
  223. irq_mask |= BIT(ch_num);
  224. writel(irq_mask, up->asic_base + RP2_CH_IRQ_MASK);
  225. spin_unlock_irqrestore(&up->card->card_lock, flags);
  226. }
  227. static unsigned int rp2_uart_tx_empty(struct uart_port *port)
  228. {
  229. struct rp2_uart_port *up = port_to_up(port);
  230. unsigned long tx_fifo_bytes, flags;
  231. /*
  232. * This should probably check the transmitter, not the FIFO.
  233. * But the TXEMPTY bit doesn't seem to work unless the TX IRQ is
  234. * enabled.
  235. */
  236. spin_lock_irqsave(&up->port.lock, flags);
  237. tx_fifo_bytes = readw(up->base + RP2_TX_FIFO_COUNT);
  238. spin_unlock_irqrestore(&up->port.lock, flags);
  239. return tx_fifo_bytes ? 0 : TIOCSER_TEMT;
  240. }
  241. static unsigned int rp2_uart_get_mctrl(struct uart_port *port)
  242. {
  243. struct rp2_uart_port *up = port_to_up(port);
  244. u32 status;
  245. status = readl(up->base + RP2_CHAN_STAT);
  246. return ((status & RP2_CHAN_STAT_DCD_m) ? TIOCM_CAR : 0) |
  247. ((status & RP2_CHAN_STAT_DSR_m) ? TIOCM_DSR : 0) |
  248. ((status & RP2_CHAN_STAT_CTS_m) ? TIOCM_CTS : 0) |
  249. ((status & RP2_CHAN_STAT_RI_m) ? TIOCM_RI : 0);
  250. }
  251. static void rp2_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
  252. {
  253. rp2_rmw(port_to_up(port), RP2_TXRX_CTL,
  254. RP2_TXRX_CTL_DTR_m | RP2_TXRX_CTL_RTS_m | RP2_TXRX_CTL_LOOP_m,
  255. ((mctrl & TIOCM_DTR) ? RP2_TXRX_CTL_DTR_m : 0) |
  256. ((mctrl & TIOCM_RTS) ? RP2_TXRX_CTL_RTS_m : 0) |
  257. ((mctrl & TIOCM_LOOP) ? RP2_TXRX_CTL_LOOP_m : 0));
  258. }
  259. static void rp2_uart_start_tx(struct uart_port *port)
  260. {
  261. rp2_rmw_set(port_to_up(port), RP2_TXRX_CTL, RP2_TXRX_CTL_TXIRQ_m);
  262. }
  263. static void rp2_uart_stop_tx(struct uart_port *port)
  264. {
  265. rp2_rmw_clr(port_to_up(port), RP2_TXRX_CTL, RP2_TXRX_CTL_TXIRQ_m);
  266. }
  267. static void rp2_uart_stop_rx(struct uart_port *port)
  268. {
  269. rp2_rmw_clr(port_to_up(port), RP2_TXRX_CTL, RP2_TXRX_CTL_RXIRQ_m);
  270. }
  271. static void rp2_uart_break_ctl(struct uart_port *port, int break_state)
  272. {
  273. unsigned long flags;
  274. spin_lock_irqsave(&port->lock, flags);
  275. rp2_rmw(port_to_up(port), RP2_TXRX_CTL, RP2_TXRX_CTL_BREAK_m,
  276. break_state ? RP2_TXRX_CTL_BREAK_m : 0);
  277. spin_unlock_irqrestore(&port->lock, flags);
  278. }
  279. static void rp2_uart_enable_ms(struct uart_port *port)
  280. {
  281. rp2_rmw_set(port_to_up(port), RP2_TXRX_CTL, RP2_TXRX_CTL_MSRIRQ_m);
  282. }
  283. static void __rp2_uart_set_termios(struct rp2_uart_port *up,
  284. unsigned long cfl,
  285. unsigned long ifl,
  286. unsigned int baud_div)
  287. {
  288. /* baud rate divisor (calculated elsewhere). 0 = divide-by-1 */
  289. writew(baud_div - 1, up->base + RP2_BAUD);
  290. /* data bits and stop bits */
  291. rp2_rmw(up, RP2_UART_CTL,
  292. RP2_UART_CTL_STOPBITS_m | RP2_UART_CTL_DATABITS_m,
  293. ((cfl & CSTOPB) ? RP2_UART_CTL_STOPBITS_m : 0) |
  294. (((cfl & CSIZE) == CS8) ? RP2_UART_CTL_DATABITS_8 : 0) |
  295. (((cfl & CSIZE) == CS7) ? RP2_UART_CTL_DATABITS_7 : 0) |
  296. (((cfl & CSIZE) == CS6) ? RP2_UART_CTL_DATABITS_6 : 0) |
  297. (((cfl & CSIZE) == CS5) ? RP2_UART_CTL_DATABITS_5 : 0));
  298. /* parity and hardware flow control */
  299. rp2_rmw(up, RP2_TXRX_CTL,
  300. RP2_TXRX_CTL_PARENB_m | RP2_TXRX_CTL_nPARODD_m |
  301. RP2_TXRX_CTL_CMSPAR_m | RP2_TXRX_CTL_DTRFLOW_m |
  302. RP2_TXRX_CTL_DSRFLOW_m | RP2_TXRX_CTL_RTSFLOW_m |
  303. RP2_TXRX_CTL_CTSFLOW_m,
  304. ((cfl & PARENB) ? RP2_TXRX_CTL_PARENB_m : 0) |
  305. ((cfl & PARODD) ? 0 : RP2_TXRX_CTL_nPARODD_m) |
  306. ((cfl & CMSPAR) ? RP2_TXRX_CTL_CMSPAR_m : 0) |
  307. ((cfl & CRTSCTS) ? (RP2_TXRX_CTL_RTSFLOW_m |
  308. RP2_TXRX_CTL_CTSFLOW_m) : 0));
  309. /* XON/XOFF software flow control */
  310. writeb((ifl & IXON) ? RP2_TX_SWFLOW_ena : RP2_TX_SWFLOW_dis,
  311. up->ucode + RP2_TX_SWFLOW);
  312. writeb((ifl & IXOFF) ? RP2_RX_SWFLOW_ena : RP2_RX_SWFLOW_dis,
  313. up->ucode + RP2_RX_SWFLOW);
  314. }
  315. static void rp2_uart_set_termios(struct uart_port *port, struct ktermios *new,
  316. const struct ktermios *old)
  317. {
  318. struct rp2_uart_port *up = port_to_up(port);
  319. unsigned long flags;
  320. unsigned int baud, baud_div;
  321. baud = uart_get_baud_rate(port, new, old, 0, port->uartclk / 16);
  322. baud_div = uart_get_divisor(port, baud);
  323. if (tty_termios_baud_rate(new))
  324. tty_termios_encode_baud_rate(new, baud, baud);
  325. spin_lock_irqsave(&port->lock, flags);
  326. /* ignore all characters if CREAD is not set */
  327. port->ignore_status_mask = (new->c_cflag & CREAD) ? 0 : RP2_DUMMY_READ;
  328. __rp2_uart_set_termios(up, new->c_cflag, new->c_iflag, baud_div);
  329. uart_update_timeout(port, new->c_cflag, baud);
  330. spin_unlock_irqrestore(&port->lock, flags);
  331. }
  332. static void rp2_rx_chars(struct rp2_uart_port *up)
  333. {
  334. u16 bytes = readw(up->base + RP2_RX_FIFO_COUNT);
  335. struct tty_port *port = &up->port.state->port;
  336. for (; bytes != 0; bytes--) {
  337. u32 byte = readw(up->base + RP2_DATA_BYTE) | RP2_DUMMY_READ;
  338. char ch = byte & 0xff;
  339. if (likely(!(byte & RP2_DATA_BYTE_EXCEPTION_MASK))) {
  340. if (!uart_handle_sysrq_char(&up->port, ch))
  341. uart_insert_char(&up->port, byte, 0, ch,
  342. TTY_NORMAL);
  343. } else {
  344. char flag = TTY_NORMAL;
  345. if (byte & RP2_DATA_BYTE_BREAK_m)
  346. flag = TTY_BREAK;
  347. else if (byte & RP2_DATA_BYTE_ERR_FRAMING_m)
  348. flag = TTY_FRAME;
  349. else if (byte & RP2_DATA_BYTE_ERR_PARITY_m)
  350. flag = TTY_PARITY;
  351. uart_insert_char(&up->port, byte,
  352. RP2_DATA_BYTE_ERR_OVERRUN_m, ch, flag);
  353. }
  354. up->port.icount.rx++;
  355. }
  356. tty_flip_buffer_push(port);
  357. }
  358. static void rp2_tx_chars(struct rp2_uart_port *up)
  359. {
  360. u16 max_tx = FIFO_SIZE - readw(up->base + RP2_TX_FIFO_COUNT);
  361. struct circ_buf *xmit = &up->port.state->xmit;
  362. if (uart_tx_stopped(&up->port)) {
  363. rp2_uart_stop_tx(&up->port);
  364. return;
  365. }
  366. for (; max_tx != 0; max_tx--) {
  367. if (up->port.x_char) {
  368. writeb(up->port.x_char, up->base + RP2_DATA_BYTE);
  369. up->port.x_char = 0;
  370. up->port.icount.tx++;
  371. continue;
  372. }
  373. if (uart_circ_empty(xmit)) {
  374. rp2_uart_stop_tx(&up->port);
  375. break;
  376. }
  377. writeb(xmit->buf[xmit->tail], up->base + RP2_DATA_BYTE);
  378. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  379. up->port.icount.tx++;
  380. }
  381. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  382. uart_write_wakeup(&up->port);
  383. }
  384. static void rp2_ch_interrupt(struct rp2_uart_port *up)
  385. {
  386. u32 status;
  387. spin_lock(&up->port.lock);
  388. /*
  389. * The IRQ status bits are clear-on-write. Other status bits in
  390. * this register aren't, so it's harmless to write to them.
  391. */
  392. status = readl(up->base + RP2_CHAN_STAT);
  393. writel(status, up->base + RP2_CHAN_STAT);
  394. if (status & RP2_CHAN_STAT_RXDATA_m)
  395. rp2_rx_chars(up);
  396. if (status & RP2_CHAN_STAT_TXEMPTY_m)
  397. rp2_tx_chars(up);
  398. if (status & RP2_CHAN_STAT_MS_CHANGED_MASK)
  399. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  400. spin_unlock(&up->port.lock);
  401. }
  402. static int rp2_asic_interrupt(struct rp2_card *card, unsigned int asic_id)
  403. {
  404. void __iomem *base = card->bar1 + RP2_ASIC_OFFSET(asic_id);
  405. int ch, handled = 0;
  406. unsigned long status = readl(base + RP2_CH_IRQ_STAT) &
  407. ~readl(base + RP2_CH_IRQ_MASK);
  408. for_each_set_bit(ch, &status, PORTS_PER_ASIC) {
  409. rp2_ch_interrupt(&card->ports[ch]);
  410. handled++;
  411. }
  412. return handled;
  413. }
  414. static irqreturn_t rp2_uart_interrupt(int irq, void *dev_id)
  415. {
  416. struct rp2_card *card = dev_id;
  417. int handled;
  418. handled = rp2_asic_interrupt(card, 0);
  419. if (card->n_ports >= PORTS_PER_ASIC)
  420. handled += rp2_asic_interrupt(card, 1);
  421. return handled ? IRQ_HANDLED : IRQ_NONE;
  422. }
  423. static inline void rp2_flush_fifos(struct rp2_uart_port *up)
  424. {
  425. rp2_rmw_set(up, RP2_UART_CTL,
  426. RP2_UART_CTL_FLUSH_RX_m | RP2_UART_CTL_FLUSH_TX_m);
  427. readl(up->base + RP2_UART_CTL);
  428. udelay(10);
  429. rp2_rmw_clr(up, RP2_UART_CTL,
  430. RP2_UART_CTL_FLUSH_RX_m | RP2_UART_CTL_FLUSH_TX_m);
  431. }
  432. static int rp2_uart_startup(struct uart_port *port)
  433. {
  434. struct rp2_uart_port *up = port_to_up(port);
  435. rp2_flush_fifos(up);
  436. rp2_rmw(up, RP2_TXRX_CTL, RP2_TXRX_CTL_MSRIRQ_m, RP2_TXRX_CTL_RXIRQ_m);
  437. rp2_rmw(up, RP2_TXRX_CTL, RP2_TXRX_CTL_RX_TRIG_m,
  438. RP2_TXRX_CTL_RX_TRIG_1);
  439. rp2_rmw(up, RP2_CHAN_STAT, 0, 0);
  440. rp2_mask_ch_irq(up, up->idx, 1);
  441. return 0;
  442. }
  443. static void rp2_uart_shutdown(struct uart_port *port)
  444. {
  445. struct rp2_uart_port *up = port_to_up(port);
  446. unsigned long flags;
  447. rp2_uart_break_ctl(port, 0);
  448. spin_lock_irqsave(&port->lock, flags);
  449. rp2_mask_ch_irq(up, up->idx, 0);
  450. rp2_rmw(up, RP2_CHAN_STAT, 0, 0);
  451. spin_unlock_irqrestore(&port->lock, flags);
  452. }
  453. static const char *rp2_uart_type(struct uart_port *port)
  454. {
  455. return (port->type == PORT_RP2) ? "RocketPort 2 UART" : NULL;
  456. }
  457. static void rp2_uart_release_port(struct uart_port *port)
  458. {
  459. /* Nothing to release ... */
  460. }
  461. static int rp2_uart_request_port(struct uart_port *port)
  462. {
  463. /* UARTs always present */
  464. return 0;
  465. }
  466. static void rp2_uart_config_port(struct uart_port *port, int flags)
  467. {
  468. if (flags & UART_CONFIG_TYPE)
  469. port->type = PORT_RP2;
  470. }
  471. static int rp2_uart_verify_port(struct uart_port *port,
  472. struct serial_struct *ser)
  473. {
  474. if (ser->type != PORT_UNKNOWN && ser->type != PORT_RP2)
  475. return -EINVAL;
  476. return 0;
  477. }
  478. static const struct uart_ops rp2_uart_ops = {
  479. .tx_empty = rp2_uart_tx_empty,
  480. .set_mctrl = rp2_uart_set_mctrl,
  481. .get_mctrl = rp2_uart_get_mctrl,
  482. .stop_tx = rp2_uart_stop_tx,
  483. .start_tx = rp2_uart_start_tx,
  484. .stop_rx = rp2_uart_stop_rx,
  485. .enable_ms = rp2_uart_enable_ms,
  486. .break_ctl = rp2_uart_break_ctl,
  487. .startup = rp2_uart_startup,
  488. .shutdown = rp2_uart_shutdown,
  489. .set_termios = rp2_uart_set_termios,
  490. .type = rp2_uart_type,
  491. .release_port = rp2_uart_release_port,
  492. .request_port = rp2_uart_request_port,
  493. .config_port = rp2_uart_config_port,
  494. .verify_port = rp2_uart_verify_port,
  495. };
  496. static void rp2_reset_asic(struct rp2_card *card, unsigned int asic_id)
  497. {
  498. void __iomem *base = card->bar1 + RP2_ASIC_OFFSET(asic_id);
  499. u32 clk_cfg;
  500. writew(1, base + RP2_GLOBAL_CMD);
  501. readw(base + RP2_GLOBAL_CMD);
  502. msleep(100);
  503. writel(0, base + RP2_CLK_PRESCALER);
  504. /* TDM clock configuration */
  505. clk_cfg = readw(base + RP2_ASIC_CFG);
  506. clk_cfg = (clk_cfg & ~BIT(8)) | BIT(9);
  507. writew(clk_cfg, base + RP2_ASIC_CFG);
  508. /* IRQ routing */
  509. writel(ALL_PORTS_MASK, base + RP2_CH_IRQ_MASK);
  510. writel(RP2_ASIC_IRQ_EN_m, base + RP2_ASIC_IRQ);
  511. }
  512. static void rp2_init_card(struct rp2_card *card)
  513. {
  514. writel(4, card->bar0 + RP2_FPGA_CTL0);
  515. writel(0, card->bar0 + RP2_FPGA_CTL1);
  516. rp2_reset_asic(card, 0);
  517. if (card->n_ports >= PORTS_PER_ASIC)
  518. rp2_reset_asic(card, 1);
  519. writel(RP2_IRQ_MASK_EN_m, card->bar0 + RP2_IRQ_MASK);
  520. }
  521. static void rp2_init_port(struct rp2_uart_port *up, const struct firmware *fw)
  522. {
  523. int i;
  524. writel(RP2_UART_CTL_RESET_CH_m, up->base + RP2_UART_CTL);
  525. readl(up->base + RP2_UART_CTL);
  526. udelay(1);
  527. writel(0, up->base + RP2_TXRX_CTL);
  528. writel(0, up->base + RP2_UART_CTL);
  529. readl(up->base + RP2_UART_CTL);
  530. udelay(1);
  531. rp2_flush_fifos(up);
  532. for (i = 0; i < min_t(int, fw->size, RP2_UCODE_BYTES); i++)
  533. writeb(fw->data[i], up->ucode + i);
  534. __rp2_uart_set_termios(up, CS8 | CREAD | CLOCAL, 0, DEFAULT_BAUD_DIV);
  535. rp2_uart_set_mctrl(&up->port, 0);
  536. writeb(RP2_RX_FIFO_ena, up->ucode + RP2_RX_FIFO);
  537. rp2_rmw(up, RP2_UART_CTL, RP2_UART_CTL_MODE_m,
  538. RP2_UART_CTL_XMIT_EN_m | RP2_UART_CTL_MODE_rs232);
  539. rp2_rmw_set(up, RP2_TXRX_CTL,
  540. RP2_TXRX_CTL_TX_EN_m | RP2_TXRX_CTL_RX_EN_m);
  541. }
  542. static void rp2_remove_ports(struct rp2_card *card)
  543. {
  544. int i;
  545. for (i = 0; i < card->initialized_ports; i++)
  546. uart_remove_one_port(&rp2_uart_driver, &card->ports[i].port);
  547. card->initialized_ports = 0;
  548. }
  549. static int rp2_load_firmware(struct rp2_card *card, const struct firmware *fw)
  550. {
  551. resource_size_t phys_base;
  552. int i, rc = 0;
  553. phys_base = pci_resource_start(card->pdev, 1);
  554. for (i = 0; i < card->n_ports; i++) {
  555. struct rp2_uart_port *rp = &card->ports[i];
  556. struct uart_port *p;
  557. int j = (unsigned)i % PORTS_PER_ASIC;
  558. rp->asic_base = card->bar1;
  559. rp->base = card->bar1 + RP2_PORT_BASE + j*RP2_PORT_SPACING;
  560. rp->ucode = card->bar1 + RP2_UCODE_BASE + j*RP2_UCODE_SPACING;
  561. rp->card = card;
  562. rp->idx = j;
  563. p = &rp->port;
  564. p->line = card->minor_start + i;
  565. p->dev = &card->pdev->dev;
  566. p->type = PORT_RP2;
  567. p->iotype = UPIO_MEM32;
  568. p->uartclk = UART_CLOCK;
  569. p->regshift = 2;
  570. p->fifosize = FIFO_SIZE;
  571. p->ops = &rp2_uart_ops;
  572. p->irq = card->pdev->irq;
  573. p->membase = rp->base;
  574. p->mapbase = phys_base + RP2_PORT_BASE + j*RP2_PORT_SPACING;
  575. if (i >= PORTS_PER_ASIC) {
  576. rp->asic_base += RP2_ASIC_SPACING;
  577. rp->base += RP2_ASIC_SPACING;
  578. rp->ucode += RP2_ASIC_SPACING;
  579. p->mapbase += RP2_ASIC_SPACING;
  580. }
  581. rp2_init_port(rp, fw);
  582. rc = uart_add_one_port(&rp2_uart_driver, p);
  583. if (rc) {
  584. dev_err(&card->pdev->dev,
  585. "error registering port %d: %d\n", i, rc);
  586. rp2_remove_ports(card);
  587. break;
  588. }
  589. card->initialized_ports++;
  590. }
  591. return rc;
  592. }
  593. static int rp2_probe(struct pci_dev *pdev,
  594. const struct pci_device_id *id)
  595. {
  596. const struct firmware *fw;
  597. struct rp2_card *card;
  598. struct rp2_uart_port *ports;
  599. void __iomem * const *bars;
  600. int rc;
  601. card = devm_kzalloc(&pdev->dev, sizeof(*card), GFP_KERNEL);
  602. if (!card)
  603. return -ENOMEM;
  604. pci_set_drvdata(pdev, card);
  605. spin_lock_init(&card->card_lock);
  606. rc = pcim_enable_device(pdev);
  607. if (rc)
  608. return rc;
  609. rc = pcim_iomap_regions_request_all(pdev, 0x03, DRV_NAME);
  610. if (rc)
  611. return rc;
  612. bars = pcim_iomap_table(pdev);
  613. card->bar0 = bars[0];
  614. card->bar1 = bars[1];
  615. card->pdev = pdev;
  616. rp2_decode_cap(id, &card->n_ports, &card->smpte);
  617. dev_info(&pdev->dev, "found new card with %d ports\n", card->n_ports);
  618. card->minor_start = rp2_alloc_ports(card->n_ports);
  619. if (card->minor_start < 0) {
  620. dev_err(&pdev->dev,
  621. "too many ports (try increasing CONFIG_SERIAL_RP2_NR_UARTS)\n");
  622. return -EINVAL;
  623. }
  624. rp2_init_card(card);
  625. ports = devm_kcalloc(&pdev->dev, card->n_ports, sizeof(*ports),
  626. GFP_KERNEL);
  627. if (!ports)
  628. return -ENOMEM;
  629. card->ports = ports;
  630. rc = request_firmware(&fw, RP2_FW_NAME, &pdev->dev);
  631. if (rc < 0) {
  632. dev_err(&pdev->dev, "cannot find '%s' firmware image\n",
  633. RP2_FW_NAME);
  634. return rc;
  635. }
  636. rc = rp2_load_firmware(card, fw);
  637. release_firmware(fw);
  638. if (rc < 0)
  639. return rc;
  640. rc = devm_request_irq(&pdev->dev, pdev->irq, rp2_uart_interrupt,
  641. IRQF_SHARED, DRV_NAME, card);
  642. if (rc)
  643. return rc;
  644. return 0;
  645. }
  646. static void rp2_remove(struct pci_dev *pdev)
  647. {
  648. struct rp2_card *card = pci_get_drvdata(pdev);
  649. rp2_remove_ports(card);
  650. }
  651. static const struct pci_device_id rp2_pci_tbl[] = {
  652. /* RocketPort INFINITY cards */
  653. { RP_ID(0x0040), RP_CAP(8, 0) }, /* INF Octa, RJ45, selectable */
  654. { RP_ID(0x0041), RP_CAP(32, 0) }, /* INF 32, ext interface */
  655. { RP_ID(0x0042), RP_CAP(8, 0) }, /* INF Octa, ext interface */
  656. { RP_ID(0x0043), RP_CAP(16, 0) }, /* INF 16, ext interface */
  657. { RP_ID(0x0044), RP_CAP(4, 0) }, /* INF Quad, DB, selectable */
  658. { RP_ID(0x0045), RP_CAP(8, 0) }, /* INF Octa, DB, selectable */
  659. { RP_ID(0x0046), RP_CAP(4, 0) }, /* INF Quad, ext interface */
  660. { RP_ID(0x0047), RP_CAP(4, 0) }, /* INF Quad, RJ45 */
  661. { RP_ID(0x004a), RP_CAP(4, 0) }, /* INF Plus, Quad */
  662. { RP_ID(0x004b), RP_CAP(8, 0) }, /* INF Plus, Octa */
  663. { RP_ID(0x004c), RP_CAP(8, 0) }, /* INF III, Octa */
  664. { RP_ID(0x004d), RP_CAP(4, 0) }, /* INF III, Quad */
  665. { RP_ID(0x004e), RP_CAP(2, 0) }, /* INF Plus, 2, RS232 */
  666. { RP_ID(0x004f), RP_CAP(2, 1) }, /* INF Plus, 2, SMPTE */
  667. { RP_ID(0x0050), RP_CAP(4, 0) }, /* INF Plus, Quad, RJ45 */
  668. { RP_ID(0x0051), RP_CAP(8, 0) }, /* INF Plus, Octa, RJ45 */
  669. { RP_ID(0x0052), RP_CAP(8, 1) }, /* INF Octa, SMPTE */
  670. /* RocketPort EXPRESS cards */
  671. { RP_ID(0x0060), RP_CAP(8, 0) }, /* EXP Octa, RJ45, selectable */
  672. { RP_ID(0x0061), RP_CAP(32, 0) }, /* EXP 32, ext interface */
  673. { RP_ID(0x0062), RP_CAP(8, 0) }, /* EXP Octa, ext interface */
  674. { RP_ID(0x0063), RP_CAP(16, 0) }, /* EXP 16, ext interface */
  675. { RP_ID(0x0064), RP_CAP(4, 0) }, /* EXP Quad, DB, selectable */
  676. { RP_ID(0x0065), RP_CAP(8, 0) }, /* EXP Octa, DB, selectable */
  677. { RP_ID(0x0066), RP_CAP(4, 0) }, /* EXP Quad, ext interface */
  678. { RP_ID(0x0067), RP_CAP(4, 0) }, /* EXP Quad, RJ45 */
  679. { RP_ID(0x0068), RP_CAP(8, 0) }, /* EXP Octa, RJ11 */
  680. { RP_ID(0x0072), RP_CAP(8, 1) }, /* EXP Octa, SMPTE */
  681. { }
  682. };
  683. MODULE_DEVICE_TABLE(pci, rp2_pci_tbl);
  684. static struct pci_driver rp2_pci_driver = {
  685. .name = DRV_NAME,
  686. .id_table = rp2_pci_tbl,
  687. .probe = rp2_probe,
  688. .remove = rp2_remove,
  689. };
  690. static int __init rp2_uart_init(void)
  691. {
  692. int rc;
  693. rc = uart_register_driver(&rp2_uart_driver);
  694. if (rc)
  695. return rc;
  696. rc = pci_register_driver(&rp2_pci_driver);
  697. if (rc) {
  698. uart_unregister_driver(&rp2_uart_driver);
  699. return rc;
  700. }
  701. return 0;
  702. }
  703. static void __exit rp2_uart_exit(void)
  704. {
  705. pci_unregister_driver(&rp2_pci_driver);
  706. uart_unregister_driver(&rp2_uart_driver);
  707. }
  708. module_init(rp2_uart_init);
  709. module_exit(rp2_uart_exit);
  710. MODULE_DESCRIPTION("Comtrol RocketPort EXPRESS/INFINITY driver");
  711. MODULE_AUTHOR("Kevin Cernekee <[email protected]>");
  712. MODULE_LICENSE("GPL v2");
  713. MODULE_FIRMWARE(RP2_FW_NAME);