omap-serial.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Driver for OMAP-UART controller.
  4. * Based on drivers/serial/8250.c
  5. *
  6. * Copyright (C) 2010 Texas Instruments.
  7. *
  8. * Authors:
  9. * Govindraj R <[email protected]>
  10. * Thara Gopinath <[email protected]>
  11. *
  12. * Note: This driver is made separate from 8250 driver as we cannot
  13. * over load 8250 driver with omap platform specific configuration for
  14. * features like DMA, it makes easier to implement features like DMA and
  15. * hardware flow control and software flow control configuration with
  16. * this driver as required for the omap-platform.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/init.h>
  20. #include <linux/console.h>
  21. #include <linux/serial.h>
  22. #include <linux/serial_reg.h>
  23. #include <linux/delay.h>
  24. #include <linux/slab.h>
  25. #include <linux/tty.h>
  26. #include <linux/tty_flip.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/io.h>
  29. #include <linux/clk.h>
  30. #include <linux/serial_core.h>
  31. #include <linux/irq.h>
  32. #include <linux/pm_runtime.h>
  33. #include <linux/pm_wakeirq.h>
  34. #include <linux/of.h>
  35. #include <linux/of_irq.h>
  36. #include <linux/gpio/consumer.h>
  37. #include <linux/platform_data/serial-omap.h>
  38. #define OMAP_MAX_HSUART_PORTS 10
  39. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  40. #define OMAP_UART_REV_42 0x0402
  41. #define OMAP_UART_REV_46 0x0406
  42. #define OMAP_UART_REV_52 0x0502
  43. #define OMAP_UART_REV_63 0x0603
  44. #define OMAP_UART_TX_WAKEUP_EN BIT(7)
  45. /* Feature flags */
  46. #define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
  47. #define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
  48. #define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
  49. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz */
  50. /* SCR register bitmasks */
  51. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  52. #define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
  53. #define OMAP_UART_SCR_TX_EMPTY (1 << 3)
  54. /* FCR register bitmasks */
  55. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  56. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  57. /* MVR register bitmasks */
  58. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  59. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  60. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  61. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  62. #define OMAP_UART_MVR_MAJ_MASK 0x700
  63. #define OMAP_UART_MVR_MAJ_SHIFT 8
  64. #define OMAP_UART_MVR_MIN_MASK 0x3f
  65. #define OMAP_UART_DMA_CH_FREE -1
  66. #define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
  67. #define OMAP_MODE13X_SPEED 230400
  68. /* WER = 0x7F
  69. * Enable module level wakeup in WER reg
  70. */
  71. #define OMAP_UART_WER_MOD_WKUP 0x7F
  72. /* Enable XON/XOFF flow control on output */
  73. #define OMAP_UART_SW_TX 0x08
  74. /* Enable XON/XOFF flow control on input */
  75. #define OMAP_UART_SW_RX 0x02
  76. #define OMAP_UART_SW_CLR 0xF0
  77. #define OMAP_UART_TCR_TRIG 0x0F
  78. struct uart_omap_dma {
  79. u8 uart_dma_tx;
  80. u8 uart_dma_rx;
  81. int rx_dma_channel;
  82. int tx_dma_channel;
  83. dma_addr_t rx_buf_dma_phys;
  84. dma_addr_t tx_buf_dma_phys;
  85. unsigned int uart_base;
  86. /*
  87. * Buffer for rx dma. It is not required for tx because the buffer
  88. * comes from port structure.
  89. */
  90. unsigned char *rx_buf;
  91. unsigned int prev_rx_dma_pos;
  92. int tx_buf_size;
  93. int tx_dma_used;
  94. int rx_dma_used;
  95. spinlock_t tx_lock;
  96. spinlock_t rx_lock;
  97. /* timer to poll activity on rx dma */
  98. struct timer_list rx_timer;
  99. unsigned int rx_buf_size;
  100. unsigned int rx_poll_rate;
  101. unsigned int rx_timeout;
  102. };
  103. struct uart_omap_port {
  104. struct uart_port port;
  105. struct uart_omap_dma uart_dma;
  106. struct device *dev;
  107. int wakeirq;
  108. unsigned char ier;
  109. unsigned char lcr;
  110. unsigned char mcr;
  111. unsigned char fcr;
  112. unsigned char efr;
  113. unsigned char dll;
  114. unsigned char dlh;
  115. unsigned char mdr1;
  116. unsigned char scr;
  117. unsigned char wer;
  118. int use_dma;
  119. /*
  120. * Some bits in registers are cleared on a read, so they must
  121. * be saved whenever the register is read, but the bits will not
  122. * be immediately processed.
  123. */
  124. unsigned int lsr_break_flag;
  125. unsigned char msr_saved_flags;
  126. char name[20];
  127. unsigned long port_activity;
  128. int context_loss_cnt;
  129. u32 errata;
  130. u32 features;
  131. struct gpio_desc *rts_gpiod;
  132. struct pm_qos_request pm_qos_request;
  133. u32 latency;
  134. u32 calc_latency;
  135. struct work_struct qos_work;
  136. bool is_suspending;
  137. unsigned int rs485_tx_filter_count;
  138. };
  139. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  140. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  141. /* Forward declaration of functions */
  142. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  143. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  144. {
  145. offset <<= up->port.regshift;
  146. return readw(up->port.membase + offset);
  147. }
  148. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  149. {
  150. offset <<= up->port.regshift;
  151. writew(value, up->port.membase + offset);
  152. }
  153. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  154. {
  155. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  156. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  157. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  158. serial_out(up, UART_FCR, 0);
  159. }
  160. #ifdef CONFIG_PM
  161. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  162. {
  163. struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
  164. if (!pdata || !pdata->get_context_loss_count)
  165. return -EINVAL;
  166. return pdata->get_context_loss_count(up->dev);
  167. }
  168. /* REVISIT: Remove this when omap3 boots in device tree only mode */
  169. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  170. {
  171. struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
  172. if (!pdata || !pdata->enable_wakeup)
  173. return;
  174. pdata->enable_wakeup(up->dev, enable);
  175. }
  176. #endif /* CONFIG_PM */
  177. /*
  178. * Calculate the absolute difference between the desired and actual baud
  179. * rate for the given mode.
  180. */
  181. static inline int calculate_baud_abs_diff(struct uart_port *port,
  182. unsigned int baud, unsigned int mode)
  183. {
  184. unsigned int n = port->uartclk / (mode * baud);
  185. int abs_diff;
  186. if (n == 0)
  187. n = 1;
  188. abs_diff = baud - (port->uartclk / (mode * n));
  189. if (abs_diff < 0)
  190. abs_diff = -abs_diff;
  191. return abs_diff;
  192. }
  193. /*
  194. * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
  195. * @port: uart port info
  196. * @baud: baudrate for which mode needs to be determined
  197. *
  198. * Returns true if baud rate is MODE16X and false if MODE13X
  199. * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
  200. * and Error Rates" determines modes not for all common baud rates.
  201. * E.g. for 1000000 baud rate mode must be 16x, but according to that
  202. * table it's determined as 13x.
  203. */
  204. static bool
  205. serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
  206. {
  207. int abs_diff_13 = calculate_baud_abs_diff(port, baud, 13);
  208. int abs_diff_16 = calculate_baud_abs_diff(port, baud, 16);
  209. return (abs_diff_13 >= abs_diff_16);
  210. }
  211. /*
  212. * serial_omap_get_divisor - calculate divisor value
  213. * @port: uart port info
  214. * @baud: baudrate for which divisor needs to be calculated.
  215. */
  216. static unsigned int
  217. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  218. {
  219. unsigned int mode;
  220. if (!serial_omap_baud_is_mode16(port, baud))
  221. mode = 13;
  222. else
  223. mode = 16;
  224. return port->uartclk/(mode * baud);
  225. }
  226. static void serial_omap_enable_ms(struct uart_port *port)
  227. {
  228. struct uart_omap_port *up = to_uart_omap_port(port);
  229. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  230. up->ier |= UART_IER_MSI;
  231. serial_out(up, UART_IER, up->ier);
  232. }
  233. static void serial_omap_stop_tx(struct uart_port *port)
  234. {
  235. struct uart_omap_port *up = to_uart_omap_port(port);
  236. int res;
  237. /* Handle RS-485 */
  238. if (port->rs485.flags & SER_RS485_ENABLED) {
  239. if (up->scr & OMAP_UART_SCR_TX_EMPTY) {
  240. /* THR interrupt is fired when both TX FIFO and TX
  241. * shift register are empty. This means there's nothing
  242. * left to transmit now, so make sure the THR interrupt
  243. * is fired when TX FIFO is below the trigger level,
  244. * disable THR interrupts and toggle the RS-485 GPIO
  245. * data direction pin if needed.
  246. */
  247. up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
  248. serial_out(up, UART_OMAP_SCR, up->scr);
  249. res = (port->rs485.flags & SER_RS485_RTS_AFTER_SEND) ?
  250. 1 : 0;
  251. if (gpiod_get_value(up->rts_gpiod) != res) {
  252. if (port->rs485.delay_rts_after_send > 0)
  253. mdelay(
  254. port->rs485.delay_rts_after_send);
  255. gpiod_set_value(up->rts_gpiod, res);
  256. }
  257. } else {
  258. /* We're asked to stop, but there's still stuff in the
  259. * UART FIFO, so make sure the THR interrupt is fired
  260. * when both TX FIFO and TX shift register are empty.
  261. * The next THR interrupt (if no transmission is started
  262. * in the meantime) will indicate the end of a
  263. * transmission. Therefore we _don't_ disable THR
  264. * interrupts in this situation.
  265. */
  266. up->scr |= OMAP_UART_SCR_TX_EMPTY;
  267. serial_out(up, UART_OMAP_SCR, up->scr);
  268. return;
  269. }
  270. }
  271. if (up->ier & UART_IER_THRI) {
  272. up->ier &= ~UART_IER_THRI;
  273. serial_out(up, UART_IER, up->ier);
  274. }
  275. }
  276. static void serial_omap_stop_rx(struct uart_port *port)
  277. {
  278. struct uart_omap_port *up = to_uart_omap_port(port);
  279. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  280. up->port.read_status_mask &= ~UART_LSR_DR;
  281. serial_out(up, UART_IER, up->ier);
  282. }
  283. static void serial_omap_put_char(struct uart_omap_port *up, unsigned char ch)
  284. {
  285. serial_out(up, UART_TX, ch);
  286. if ((up->port.rs485.flags & SER_RS485_ENABLED) &&
  287. !(up->port.rs485.flags & SER_RS485_RX_DURING_TX))
  288. up->rs485_tx_filter_count++;
  289. }
  290. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  291. {
  292. struct circ_buf *xmit = &up->port.state->xmit;
  293. int count;
  294. if (up->port.x_char) {
  295. serial_omap_put_char(up, up->port.x_char);
  296. up->port.icount.tx++;
  297. up->port.x_char = 0;
  298. return;
  299. }
  300. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  301. serial_omap_stop_tx(&up->port);
  302. return;
  303. }
  304. count = up->port.fifosize / 4;
  305. do {
  306. serial_omap_put_char(up, xmit->buf[xmit->tail]);
  307. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  308. up->port.icount.tx++;
  309. if (uart_circ_empty(xmit))
  310. break;
  311. } while (--count > 0);
  312. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  313. uart_write_wakeup(&up->port);
  314. if (uart_circ_empty(xmit))
  315. serial_omap_stop_tx(&up->port);
  316. }
  317. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  318. {
  319. if (!(up->ier & UART_IER_THRI)) {
  320. up->ier |= UART_IER_THRI;
  321. serial_out(up, UART_IER, up->ier);
  322. }
  323. }
  324. static void serial_omap_start_tx(struct uart_port *port)
  325. {
  326. struct uart_omap_port *up = to_uart_omap_port(port);
  327. int res;
  328. /* Handle RS-485 */
  329. if (port->rs485.flags & SER_RS485_ENABLED) {
  330. /* Fire THR interrupts when FIFO is below trigger level */
  331. up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
  332. serial_out(up, UART_OMAP_SCR, up->scr);
  333. /* if rts not already enabled */
  334. res = (port->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
  335. if (gpiod_get_value(up->rts_gpiod) != res) {
  336. gpiod_set_value(up->rts_gpiod, res);
  337. if (port->rs485.delay_rts_before_send > 0)
  338. mdelay(port->rs485.delay_rts_before_send);
  339. }
  340. }
  341. if ((port->rs485.flags & SER_RS485_ENABLED) &&
  342. !(port->rs485.flags & SER_RS485_RX_DURING_TX))
  343. up->rs485_tx_filter_count = 0;
  344. serial_omap_enable_ier_thri(up);
  345. }
  346. static void serial_omap_throttle(struct uart_port *port)
  347. {
  348. struct uart_omap_port *up = to_uart_omap_port(port);
  349. unsigned long flags;
  350. spin_lock_irqsave(&up->port.lock, flags);
  351. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  352. serial_out(up, UART_IER, up->ier);
  353. spin_unlock_irqrestore(&up->port.lock, flags);
  354. }
  355. static void serial_omap_unthrottle(struct uart_port *port)
  356. {
  357. struct uart_omap_port *up = to_uart_omap_port(port);
  358. unsigned long flags;
  359. spin_lock_irqsave(&up->port.lock, flags);
  360. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  361. serial_out(up, UART_IER, up->ier);
  362. spin_unlock_irqrestore(&up->port.lock, flags);
  363. }
  364. static unsigned int check_modem_status(struct uart_omap_port *up)
  365. {
  366. unsigned int status;
  367. status = serial_in(up, UART_MSR);
  368. status |= up->msr_saved_flags;
  369. up->msr_saved_flags = 0;
  370. if ((status & UART_MSR_ANY_DELTA) == 0)
  371. return status;
  372. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  373. up->port.state != NULL) {
  374. if (status & UART_MSR_TERI)
  375. up->port.icount.rng++;
  376. if (status & UART_MSR_DDSR)
  377. up->port.icount.dsr++;
  378. if (status & UART_MSR_DDCD)
  379. uart_handle_dcd_change
  380. (&up->port, status & UART_MSR_DCD);
  381. if (status & UART_MSR_DCTS)
  382. uart_handle_cts_change
  383. (&up->port, status & UART_MSR_CTS);
  384. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  385. }
  386. return status;
  387. }
  388. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  389. {
  390. unsigned int flag;
  391. /*
  392. * Read one data character out to avoid stalling the receiver according
  393. * to the table 23-246 of the omap4 TRM.
  394. */
  395. if (likely(lsr & UART_LSR_DR)) {
  396. serial_in(up, UART_RX);
  397. if ((up->port.rs485.flags & SER_RS485_ENABLED) &&
  398. !(up->port.rs485.flags & SER_RS485_RX_DURING_TX) &&
  399. up->rs485_tx_filter_count)
  400. up->rs485_tx_filter_count--;
  401. }
  402. up->port.icount.rx++;
  403. flag = TTY_NORMAL;
  404. if (lsr & UART_LSR_BI) {
  405. flag = TTY_BREAK;
  406. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  407. up->port.icount.brk++;
  408. /*
  409. * We do the SysRQ and SAK checking
  410. * here because otherwise the break
  411. * may get masked by ignore_status_mask
  412. * or read_status_mask.
  413. */
  414. if (uart_handle_break(&up->port))
  415. return;
  416. }
  417. if (lsr & UART_LSR_PE) {
  418. flag = TTY_PARITY;
  419. up->port.icount.parity++;
  420. }
  421. if (lsr & UART_LSR_FE) {
  422. flag = TTY_FRAME;
  423. up->port.icount.frame++;
  424. }
  425. if (lsr & UART_LSR_OE)
  426. up->port.icount.overrun++;
  427. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  428. if (up->port.line == up->port.cons->index) {
  429. /* Recover the break flag from console xmit */
  430. lsr |= up->lsr_break_flag;
  431. }
  432. #endif
  433. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  434. }
  435. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  436. {
  437. unsigned char ch = 0;
  438. unsigned int flag;
  439. if (!(lsr & UART_LSR_DR))
  440. return;
  441. ch = serial_in(up, UART_RX);
  442. if ((up->port.rs485.flags & SER_RS485_ENABLED) &&
  443. !(up->port.rs485.flags & SER_RS485_RX_DURING_TX) &&
  444. up->rs485_tx_filter_count) {
  445. up->rs485_tx_filter_count--;
  446. return;
  447. }
  448. flag = TTY_NORMAL;
  449. up->port.icount.rx++;
  450. if (uart_handle_sysrq_char(&up->port, ch))
  451. return;
  452. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  453. }
  454. /**
  455. * serial_omap_irq() - This handles the interrupt from one port
  456. * @irq: uart port irq number
  457. * @dev_id: uart port info
  458. */
  459. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  460. {
  461. struct uart_omap_port *up = dev_id;
  462. unsigned int iir, lsr;
  463. unsigned int type;
  464. irqreturn_t ret = IRQ_NONE;
  465. int max_count = 256;
  466. spin_lock(&up->port.lock);
  467. do {
  468. iir = serial_in(up, UART_IIR);
  469. if (iir & UART_IIR_NO_INT)
  470. break;
  471. ret = IRQ_HANDLED;
  472. lsr = serial_in(up, UART_LSR);
  473. /* extract IRQ type from IIR register */
  474. type = iir & 0x3e;
  475. switch (type) {
  476. case UART_IIR_MSI:
  477. check_modem_status(up);
  478. break;
  479. case UART_IIR_THRI:
  480. transmit_chars(up, lsr);
  481. break;
  482. case UART_IIR_RX_TIMEOUT:
  483. case UART_IIR_RDI:
  484. serial_omap_rdi(up, lsr);
  485. break;
  486. case UART_IIR_RLSI:
  487. serial_omap_rlsi(up, lsr);
  488. break;
  489. case UART_IIR_CTS_RTS_DSR:
  490. /* simply try again */
  491. break;
  492. case UART_IIR_XOFF:
  493. default:
  494. break;
  495. }
  496. } while (max_count--);
  497. spin_unlock(&up->port.lock);
  498. tty_flip_buffer_push(&up->port.state->port);
  499. up->port_activity = jiffies;
  500. return ret;
  501. }
  502. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  503. {
  504. struct uart_omap_port *up = to_uart_omap_port(port);
  505. unsigned long flags;
  506. unsigned int ret = 0;
  507. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  508. spin_lock_irqsave(&up->port.lock, flags);
  509. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  510. spin_unlock_irqrestore(&up->port.lock, flags);
  511. return ret;
  512. }
  513. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  514. {
  515. struct uart_omap_port *up = to_uart_omap_port(port);
  516. unsigned int status;
  517. unsigned int ret = 0;
  518. status = check_modem_status(up);
  519. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  520. if (status & UART_MSR_DCD)
  521. ret |= TIOCM_CAR;
  522. if (status & UART_MSR_RI)
  523. ret |= TIOCM_RNG;
  524. if (status & UART_MSR_DSR)
  525. ret |= TIOCM_DSR;
  526. if (status & UART_MSR_CTS)
  527. ret |= TIOCM_CTS;
  528. return ret;
  529. }
  530. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  531. {
  532. struct uart_omap_port *up = to_uart_omap_port(port);
  533. unsigned char mcr = 0, old_mcr, lcr;
  534. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  535. if (mctrl & TIOCM_RTS)
  536. mcr |= UART_MCR_RTS;
  537. if (mctrl & TIOCM_DTR)
  538. mcr |= UART_MCR_DTR;
  539. if (mctrl & TIOCM_OUT1)
  540. mcr |= UART_MCR_OUT1;
  541. if (mctrl & TIOCM_OUT2)
  542. mcr |= UART_MCR_OUT2;
  543. if (mctrl & TIOCM_LOOP)
  544. mcr |= UART_MCR_LOOP;
  545. old_mcr = serial_in(up, UART_MCR);
  546. old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
  547. UART_MCR_DTR | UART_MCR_RTS);
  548. up->mcr = old_mcr | mcr;
  549. serial_out(up, UART_MCR, up->mcr);
  550. /* Turn off autoRTS if RTS is lowered; restore autoRTS if RTS raised */
  551. lcr = serial_in(up, UART_LCR);
  552. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  553. if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
  554. up->efr |= UART_EFR_RTS;
  555. else
  556. up->efr &= ~UART_EFR_RTS;
  557. serial_out(up, UART_EFR, up->efr);
  558. serial_out(up, UART_LCR, lcr);
  559. }
  560. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  561. {
  562. struct uart_omap_port *up = to_uart_omap_port(port);
  563. unsigned long flags;
  564. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  565. spin_lock_irqsave(&up->port.lock, flags);
  566. if (break_state == -1)
  567. up->lcr |= UART_LCR_SBC;
  568. else
  569. up->lcr &= ~UART_LCR_SBC;
  570. serial_out(up, UART_LCR, up->lcr);
  571. spin_unlock_irqrestore(&up->port.lock, flags);
  572. }
  573. static int serial_omap_startup(struct uart_port *port)
  574. {
  575. struct uart_omap_port *up = to_uart_omap_port(port);
  576. unsigned long flags;
  577. int retval;
  578. /*
  579. * Allocate the IRQ
  580. */
  581. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  582. up->name, up);
  583. if (retval)
  584. return retval;
  585. /* Optional wake-up IRQ */
  586. if (up->wakeirq) {
  587. retval = dev_pm_set_dedicated_wake_irq(up->dev, up->wakeirq);
  588. if (retval) {
  589. free_irq(up->port.irq, up);
  590. return retval;
  591. }
  592. }
  593. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  594. pm_runtime_get_sync(up->dev);
  595. /*
  596. * Clear the FIFO buffers and disable them.
  597. * (they will be reenabled in set_termios())
  598. */
  599. serial_omap_clear_fifos(up);
  600. /*
  601. * Clear the interrupt registers.
  602. */
  603. (void) serial_in(up, UART_LSR);
  604. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  605. (void) serial_in(up, UART_RX);
  606. (void) serial_in(up, UART_IIR);
  607. (void) serial_in(up, UART_MSR);
  608. /*
  609. * Now, initialize the UART
  610. */
  611. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  612. spin_lock_irqsave(&up->port.lock, flags);
  613. /*
  614. * Most PC uarts need OUT2 raised to enable interrupts.
  615. */
  616. up->port.mctrl |= TIOCM_OUT2;
  617. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  618. spin_unlock_irqrestore(&up->port.lock, flags);
  619. up->msr_saved_flags = 0;
  620. /*
  621. * Finally, enable interrupts. Note: Modem status interrupts
  622. * are set via set_termios(), which will be occurring imminently
  623. * anyway, so we don't enable them here.
  624. */
  625. up->ier = UART_IER_RLSI | UART_IER_RDI;
  626. serial_out(up, UART_IER, up->ier);
  627. /* Enable module level wake up */
  628. up->wer = OMAP_UART_WER_MOD_WKUP;
  629. if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
  630. up->wer |= OMAP_UART_TX_WAKEUP_EN;
  631. serial_out(up, UART_OMAP_WER, up->wer);
  632. up->port_activity = jiffies;
  633. return 0;
  634. }
  635. static void serial_omap_shutdown(struct uart_port *port)
  636. {
  637. struct uart_omap_port *up = to_uart_omap_port(port);
  638. unsigned long flags;
  639. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  640. /*
  641. * Disable interrupts from this port
  642. */
  643. up->ier = 0;
  644. serial_out(up, UART_IER, 0);
  645. spin_lock_irqsave(&up->port.lock, flags);
  646. up->port.mctrl &= ~TIOCM_OUT2;
  647. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  648. spin_unlock_irqrestore(&up->port.lock, flags);
  649. /*
  650. * Disable break condition and FIFOs
  651. */
  652. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  653. serial_omap_clear_fifos(up);
  654. /*
  655. * Read data port to reset things, and then free the irq
  656. */
  657. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  658. (void) serial_in(up, UART_RX);
  659. pm_runtime_put_sync(up->dev);
  660. free_irq(up->port.irq, up);
  661. dev_pm_clear_wake_irq(up->dev);
  662. }
  663. static void serial_omap_uart_qos_work(struct work_struct *work)
  664. {
  665. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  666. qos_work);
  667. cpu_latency_qos_update_request(&up->pm_qos_request, up->latency);
  668. }
  669. static void
  670. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  671. const struct ktermios *old)
  672. {
  673. struct uart_omap_port *up = to_uart_omap_port(port);
  674. unsigned char cval = 0;
  675. unsigned long flags;
  676. unsigned int baud, quot;
  677. cval = UART_LCR_WLEN(tty_get_char_size(termios->c_cflag));
  678. if (termios->c_cflag & CSTOPB)
  679. cval |= UART_LCR_STOP;
  680. if (termios->c_cflag & PARENB)
  681. cval |= UART_LCR_PARITY;
  682. if (!(termios->c_cflag & PARODD))
  683. cval |= UART_LCR_EPAR;
  684. if (termios->c_cflag & CMSPAR)
  685. cval |= UART_LCR_SPAR;
  686. /*
  687. * Ask the core to calculate the divisor for us.
  688. */
  689. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  690. quot = serial_omap_get_divisor(port, baud);
  691. /* calculate wakeup latency constraint */
  692. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  693. up->latency = up->calc_latency;
  694. schedule_work(&up->qos_work);
  695. up->dll = quot & 0xff;
  696. up->dlh = quot >> 8;
  697. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  698. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  699. UART_FCR_ENABLE_FIFO;
  700. /*
  701. * Ok, we're now changing the port state. Do it with
  702. * interrupts disabled.
  703. */
  704. spin_lock_irqsave(&up->port.lock, flags);
  705. /*
  706. * Update the per-port timeout.
  707. */
  708. uart_update_timeout(port, termios->c_cflag, baud);
  709. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  710. if (termios->c_iflag & INPCK)
  711. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  712. if (termios->c_iflag & (BRKINT | PARMRK))
  713. up->port.read_status_mask |= UART_LSR_BI;
  714. /*
  715. * Characters to ignore
  716. */
  717. up->port.ignore_status_mask = 0;
  718. if (termios->c_iflag & IGNPAR)
  719. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  720. if (termios->c_iflag & IGNBRK) {
  721. up->port.ignore_status_mask |= UART_LSR_BI;
  722. /*
  723. * If we're ignoring parity and break indicators,
  724. * ignore overruns too (for real raw support).
  725. */
  726. if (termios->c_iflag & IGNPAR)
  727. up->port.ignore_status_mask |= UART_LSR_OE;
  728. }
  729. /*
  730. * ignore all characters if CREAD is not set
  731. */
  732. if ((termios->c_cflag & CREAD) == 0)
  733. up->port.ignore_status_mask |= UART_LSR_DR;
  734. /*
  735. * Modem status interrupts
  736. */
  737. up->ier &= ~UART_IER_MSI;
  738. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  739. up->ier |= UART_IER_MSI;
  740. serial_out(up, UART_IER, up->ier);
  741. serial_out(up, UART_LCR, cval); /* reset DLAB */
  742. up->lcr = cval;
  743. up->scr = 0;
  744. /* FIFOs and DMA Settings */
  745. /* FCR can be changed only when the
  746. * baud clock is not running
  747. * DLL_REG and DLH_REG set to 0.
  748. */
  749. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  750. serial_out(up, UART_DLL, 0);
  751. serial_out(up, UART_DLM, 0);
  752. serial_out(up, UART_LCR, 0);
  753. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  754. up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
  755. up->efr &= ~UART_EFR_SCD;
  756. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  757. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  758. up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
  759. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  760. /* FIFO ENABLE, DMA MODE */
  761. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  762. /*
  763. * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
  764. * sets Enables the granularity of 1 for TRIGGER RX
  765. * level. Along with setting RX FIFO trigger level
  766. * to 1 (as noted below, 16 characters) and TLR[3:0]
  767. * to zero this will result RX FIFO threshold level
  768. * to 1 character, instead of 16 as noted in comment
  769. * below.
  770. */
  771. /* Set receive FIFO threshold to 16 characters and
  772. * transmit FIFO threshold to 32 spaces
  773. */
  774. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  775. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  776. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  777. UART_FCR_ENABLE_FIFO;
  778. serial_out(up, UART_FCR, up->fcr);
  779. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  780. serial_out(up, UART_OMAP_SCR, up->scr);
  781. /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
  782. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  783. serial_out(up, UART_MCR, up->mcr);
  784. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  785. serial_out(up, UART_EFR, up->efr);
  786. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  787. /* Protocol, Baud Rate, and Interrupt Settings */
  788. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  789. serial_omap_mdr1_errataset(up, up->mdr1);
  790. else
  791. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  792. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  793. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  794. serial_out(up, UART_LCR, 0);
  795. serial_out(up, UART_IER, 0);
  796. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  797. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  798. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  799. serial_out(up, UART_LCR, 0);
  800. serial_out(up, UART_IER, up->ier);
  801. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  802. serial_out(up, UART_EFR, up->efr);
  803. serial_out(up, UART_LCR, cval);
  804. if (!serial_omap_baud_is_mode16(port, baud))
  805. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  806. else
  807. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  808. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  809. serial_omap_mdr1_errataset(up, up->mdr1);
  810. else
  811. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  812. /* Configure flow control */
  813. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  814. /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
  815. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  816. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  817. /* Enable access to TCR/TLR */
  818. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  819. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  820. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  821. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  822. up->port.status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS | UPSTAT_AUTOXOFF);
  823. if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
  824. /* Enable AUTOCTS (autoRTS is enabled when RTS is raised) */
  825. up->port.status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
  826. up->efr |= UART_EFR_CTS;
  827. } else {
  828. /* Disable AUTORTS and AUTOCTS */
  829. up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
  830. }
  831. if (up->port.flags & UPF_SOFT_FLOW) {
  832. /* clear SW control mode bits */
  833. up->efr &= OMAP_UART_SW_CLR;
  834. /*
  835. * IXON Flag:
  836. * Enable XON/XOFF flow control on input.
  837. * Receiver compares XON1, XOFF1.
  838. */
  839. if (termios->c_iflag & IXON)
  840. up->efr |= OMAP_UART_SW_RX;
  841. /*
  842. * IXOFF Flag:
  843. * Enable XON/XOFF flow control on output.
  844. * Transmit XON1, XOFF1
  845. */
  846. if (termios->c_iflag & IXOFF) {
  847. up->port.status |= UPSTAT_AUTOXOFF;
  848. up->efr |= OMAP_UART_SW_TX;
  849. }
  850. /*
  851. * IXANY Flag:
  852. * Enable any character to restart output.
  853. * Operation resumes after receiving any
  854. * character after recognition of the XOFF character
  855. */
  856. if (termios->c_iflag & IXANY)
  857. up->mcr |= UART_MCR_XONANY;
  858. else
  859. up->mcr &= ~UART_MCR_XONANY;
  860. }
  861. serial_out(up, UART_MCR, up->mcr);
  862. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  863. serial_out(up, UART_EFR, up->efr);
  864. serial_out(up, UART_LCR, up->lcr);
  865. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  866. spin_unlock_irqrestore(&up->port.lock, flags);
  867. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  868. }
  869. static void
  870. serial_omap_pm(struct uart_port *port, unsigned int state,
  871. unsigned int oldstate)
  872. {
  873. struct uart_omap_port *up = to_uart_omap_port(port);
  874. unsigned char efr;
  875. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  876. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  877. efr = serial_in(up, UART_EFR);
  878. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  879. serial_out(up, UART_LCR, 0);
  880. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  881. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  882. serial_out(up, UART_EFR, efr);
  883. serial_out(up, UART_LCR, 0);
  884. }
  885. static void serial_omap_release_port(struct uart_port *port)
  886. {
  887. dev_dbg(port->dev, "serial_omap_release_port+\n");
  888. }
  889. static int serial_omap_request_port(struct uart_port *port)
  890. {
  891. dev_dbg(port->dev, "serial_omap_request_port+\n");
  892. return 0;
  893. }
  894. static void serial_omap_config_port(struct uart_port *port, int flags)
  895. {
  896. struct uart_omap_port *up = to_uart_omap_port(port);
  897. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  898. up->port.line);
  899. up->port.type = PORT_OMAP;
  900. up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
  901. }
  902. static int
  903. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  904. {
  905. /* we don't want the core code to modify any port params */
  906. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  907. return -EINVAL;
  908. }
  909. static const char *
  910. serial_omap_type(struct uart_port *port)
  911. {
  912. struct uart_omap_port *up = to_uart_omap_port(port);
  913. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  914. return up->name;
  915. }
  916. static void __maybe_unused wait_for_xmitr(struct uart_omap_port *up)
  917. {
  918. unsigned int status, tmout = 10000;
  919. /* Wait up to 10ms for the character(s) to be sent. */
  920. do {
  921. status = serial_in(up, UART_LSR);
  922. if (status & UART_LSR_BI)
  923. up->lsr_break_flag = UART_LSR_BI;
  924. if (--tmout == 0)
  925. break;
  926. udelay(1);
  927. } while (!uart_lsr_tx_empty(status));
  928. /* Wait up to 1s for flow control if necessary */
  929. if (up->port.flags & UPF_CONS_FLOW) {
  930. tmout = 1000000;
  931. for (tmout = 1000000; tmout; tmout--) {
  932. unsigned int msr = serial_in(up, UART_MSR);
  933. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  934. if (msr & UART_MSR_CTS)
  935. break;
  936. udelay(1);
  937. }
  938. }
  939. }
  940. #ifdef CONFIG_CONSOLE_POLL
  941. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  942. {
  943. struct uart_omap_port *up = to_uart_omap_port(port);
  944. wait_for_xmitr(up);
  945. serial_out(up, UART_TX, ch);
  946. }
  947. static int serial_omap_poll_get_char(struct uart_port *port)
  948. {
  949. struct uart_omap_port *up = to_uart_omap_port(port);
  950. unsigned int status;
  951. status = serial_in(up, UART_LSR);
  952. if (!(status & UART_LSR_DR)) {
  953. status = NO_POLL_CHAR;
  954. goto out;
  955. }
  956. status = serial_in(up, UART_RX);
  957. out:
  958. return status;
  959. }
  960. #endif /* CONFIG_CONSOLE_POLL */
  961. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  962. #ifdef CONFIG_SERIAL_EARLYCON
  963. static unsigned int omap_serial_early_in(struct uart_port *port, int offset)
  964. {
  965. offset <<= port->regshift;
  966. return readw(port->membase + offset);
  967. }
  968. static void omap_serial_early_out(struct uart_port *port, int offset,
  969. int value)
  970. {
  971. offset <<= port->regshift;
  972. writew(value, port->membase + offset);
  973. }
  974. static void omap_serial_early_putc(struct uart_port *port, unsigned char c)
  975. {
  976. unsigned int status;
  977. for (;;) {
  978. status = omap_serial_early_in(port, UART_LSR);
  979. if (uart_lsr_tx_empty(status))
  980. break;
  981. cpu_relax();
  982. }
  983. omap_serial_early_out(port, UART_TX, c);
  984. }
  985. static void early_omap_serial_write(struct console *console, const char *s,
  986. unsigned int count)
  987. {
  988. struct earlycon_device *device = console->data;
  989. struct uart_port *port = &device->port;
  990. uart_console_write(port, s, count, omap_serial_early_putc);
  991. }
  992. static int __init early_omap_serial_setup(struct earlycon_device *device,
  993. const char *options)
  994. {
  995. struct uart_port *port = &device->port;
  996. if (!(device->port.membase || device->port.iobase))
  997. return -ENODEV;
  998. port->regshift = 2;
  999. device->con->write = early_omap_serial_write;
  1000. return 0;
  1001. }
  1002. OF_EARLYCON_DECLARE(omapserial, "ti,omap2-uart", early_omap_serial_setup);
  1003. OF_EARLYCON_DECLARE(omapserial, "ti,omap3-uart", early_omap_serial_setup);
  1004. OF_EARLYCON_DECLARE(omapserial, "ti,omap4-uart", early_omap_serial_setup);
  1005. #endif /* CONFIG_SERIAL_EARLYCON */
  1006. static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
  1007. static struct uart_driver serial_omap_reg;
  1008. static void serial_omap_console_putchar(struct uart_port *port, unsigned char ch)
  1009. {
  1010. struct uart_omap_port *up = to_uart_omap_port(port);
  1011. wait_for_xmitr(up);
  1012. serial_out(up, UART_TX, ch);
  1013. }
  1014. static void
  1015. serial_omap_console_write(struct console *co, const char *s,
  1016. unsigned int count)
  1017. {
  1018. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  1019. unsigned long flags;
  1020. unsigned int ier;
  1021. int locked = 1;
  1022. local_irq_save(flags);
  1023. if (up->port.sysrq)
  1024. locked = 0;
  1025. else if (oops_in_progress)
  1026. locked = spin_trylock(&up->port.lock);
  1027. else
  1028. spin_lock(&up->port.lock);
  1029. /*
  1030. * First save the IER then disable the interrupts
  1031. */
  1032. ier = serial_in(up, UART_IER);
  1033. serial_out(up, UART_IER, 0);
  1034. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  1035. /*
  1036. * Finally, wait for transmitter to become empty
  1037. * and restore the IER
  1038. */
  1039. wait_for_xmitr(up);
  1040. serial_out(up, UART_IER, ier);
  1041. /*
  1042. * The receive handling will happen properly because the
  1043. * receive ready bit will still be set; it is not cleared
  1044. * on read. However, modem control will not, we must
  1045. * call it if we have saved something in the saved flags
  1046. * while processing with interrupts off.
  1047. */
  1048. if (up->msr_saved_flags)
  1049. check_modem_status(up);
  1050. if (locked)
  1051. spin_unlock(&up->port.lock);
  1052. local_irq_restore(flags);
  1053. }
  1054. static int __init
  1055. serial_omap_console_setup(struct console *co, char *options)
  1056. {
  1057. struct uart_omap_port *up;
  1058. int baud = 115200;
  1059. int bits = 8;
  1060. int parity = 'n';
  1061. int flow = 'n';
  1062. if (serial_omap_console_ports[co->index] == NULL)
  1063. return -ENODEV;
  1064. up = serial_omap_console_ports[co->index];
  1065. if (options)
  1066. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1067. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  1068. }
  1069. static struct console serial_omap_console = {
  1070. .name = OMAP_SERIAL_NAME,
  1071. .write = serial_omap_console_write,
  1072. .device = uart_console_device,
  1073. .setup = serial_omap_console_setup,
  1074. .flags = CON_PRINTBUFFER,
  1075. .index = -1,
  1076. .data = &serial_omap_reg,
  1077. };
  1078. static void serial_omap_add_console_port(struct uart_omap_port *up)
  1079. {
  1080. serial_omap_console_ports[up->port.line] = up;
  1081. }
  1082. #define OMAP_CONSOLE (&serial_omap_console)
  1083. #else
  1084. #define OMAP_CONSOLE NULL
  1085. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  1086. {}
  1087. #endif
  1088. /* Enable or disable the rs485 support */
  1089. static int
  1090. serial_omap_config_rs485(struct uart_port *port, struct ktermios *termios,
  1091. struct serial_rs485 *rs485)
  1092. {
  1093. struct uart_omap_port *up = to_uart_omap_port(port);
  1094. unsigned int mode;
  1095. int val;
  1096. /* Disable interrupts from this port */
  1097. mode = up->ier;
  1098. up->ier = 0;
  1099. serial_out(up, UART_IER, 0);
  1100. /* enable / disable rts */
  1101. val = (rs485->flags & SER_RS485_ENABLED) ?
  1102. SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
  1103. val = (rs485->flags & val) ? 1 : 0;
  1104. gpiod_set_value(up->rts_gpiod, val);
  1105. /* Enable interrupts */
  1106. up->ier = mode;
  1107. serial_out(up, UART_IER, up->ier);
  1108. /* If RS-485 is disabled, make sure the THR interrupt is fired when
  1109. * TX FIFO is below the trigger level.
  1110. */
  1111. if (!(rs485->flags & SER_RS485_ENABLED) &&
  1112. (up->scr & OMAP_UART_SCR_TX_EMPTY)) {
  1113. up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
  1114. serial_out(up, UART_OMAP_SCR, up->scr);
  1115. }
  1116. return 0;
  1117. }
  1118. static const struct uart_ops serial_omap_pops = {
  1119. .tx_empty = serial_omap_tx_empty,
  1120. .set_mctrl = serial_omap_set_mctrl,
  1121. .get_mctrl = serial_omap_get_mctrl,
  1122. .stop_tx = serial_omap_stop_tx,
  1123. .start_tx = serial_omap_start_tx,
  1124. .throttle = serial_omap_throttle,
  1125. .unthrottle = serial_omap_unthrottle,
  1126. .stop_rx = serial_omap_stop_rx,
  1127. .enable_ms = serial_omap_enable_ms,
  1128. .break_ctl = serial_omap_break_ctl,
  1129. .startup = serial_omap_startup,
  1130. .shutdown = serial_omap_shutdown,
  1131. .set_termios = serial_omap_set_termios,
  1132. .pm = serial_omap_pm,
  1133. .type = serial_omap_type,
  1134. .release_port = serial_omap_release_port,
  1135. .request_port = serial_omap_request_port,
  1136. .config_port = serial_omap_config_port,
  1137. .verify_port = serial_omap_verify_port,
  1138. #ifdef CONFIG_CONSOLE_POLL
  1139. .poll_put_char = serial_omap_poll_put_char,
  1140. .poll_get_char = serial_omap_poll_get_char,
  1141. #endif
  1142. };
  1143. static struct uart_driver serial_omap_reg = {
  1144. .owner = THIS_MODULE,
  1145. .driver_name = "OMAP-SERIAL",
  1146. .dev_name = OMAP_SERIAL_NAME,
  1147. .nr = OMAP_MAX_HSUART_PORTS,
  1148. .cons = OMAP_CONSOLE,
  1149. };
  1150. #ifdef CONFIG_PM_SLEEP
  1151. static int serial_omap_prepare(struct device *dev)
  1152. {
  1153. struct uart_omap_port *up = dev_get_drvdata(dev);
  1154. up->is_suspending = true;
  1155. return 0;
  1156. }
  1157. static void serial_omap_complete(struct device *dev)
  1158. {
  1159. struct uart_omap_port *up = dev_get_drvdata(dev);
  1160. up->is_suspending = false;
  1161. }
  1162. static int serial_omap_suspend(struct device *dev)
  1163. {
  1164. struct uart_omap_port *up = dev_get_drvdata(dev);
  1165. uart_suspend_port(&serial_omap_reg, &up->port);
  1166. flush_work(&up->qos_work);
  1167. if (device_may_wakeup(dev))
  1168. serial_omap_enable_wakeup(up, true);
  1169. else
  1170. serial_omap_enable_wakeup(up, false);
  1171. return 0;
  1172. }
  1173. static int serial_omap_resume(struct device *dev)
  1174. {
  1175. struct uart_omap_port *up = dev_get_drvdata(dev);
  1176. if (device_may_wakeup(dev))
  1177. serial_omap_enable_wakeup(up, false);
  1178. uart_resume_port(&serial_omap_reg, &up->port);
  1179. return 0;
  1180. }
  1181. #else
  1182. #define serial_omap_prepare NULL
  1183. #define serial_omap_complete NULL
  1184. #endif /* CONFIG_PM_SLEEP */
  1185. static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1186. {
  1187. u32 mvr, scheme;
  1188. u16 revision, major, minor;
  1189. mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
  1190. /* Check revision register scheme */
  1191. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1192. switch (scheme) {
  1193. case 0: /* Legacy Scheme: OMAP2/3 */
  1194. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1195. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1196. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1197. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1198. break;
  1199. case 1:
  1200. /* New Scheme: OMAP4+ */
  1201. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1202. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1203. OMAP_UART_MVR_MAJ_SHIFT;
  1204. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1205. break;
  1206. default:
  1207. dev_warn(up->dev,
  1208. "Unknown %s revision, defaulting to highest\n",
  1209. up->name);
  1210. /* highest possible revision */
  1211. major = 0xff;
  1212. minor = 0xff;
  1213. }
  1214. /* normalize revision for the driver */
  1215. revision = UART_BUILD_REVISION(major, minor);
  1216. switch (revision) {
  1217. case OMAP_UART_REV_46:
  1218. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1219. UART_ERRATA_i291_DMA_FORCEIDLE);
  1220. break;
  1221. case OMAP_UART_REV_52:
  1222. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1223. UART_ERRATA_i291_DMA_FORCEIDLE);
  1224. up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
  1225. break;
  1226. case OMAP_UART_REV_63:
  1227. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1228. up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
  1229. break;
  1230. default:
  1231. break;
  1232. }
  1233. }
  1234. static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1235. {
  1236. struct omap_uart_port_info *omap_up_info;
  1237. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1238. if (!omap_up_info)
  1239. return NULL; /* out of memory */
  1240. of_property_read_u32(dev->of_node, "clock-frequency",
  1241. &omap_up_info->uartclk);
  1242. omap_up_info->flags = UPF_BOOT_AUTOCONF;
  1243. return omap_up_info;
  1244. }
  1245. static int serial_omap_probe_rs485(struct uart_omap_port *up,
  1246. struct device *dev)
  1247. {
  1248. struct serial_rs485 *rs485conf = &up->port.rs485;
  1249. struct device_node *np = dev->of_node;
  1250. enum gpiod_flags gflags;
  1251. int ret;
  1252. rs485conf->flags = 0;
  1253. up->rts_gpiod = NULL;
  1254. if (!np)
  1255. return 0;
  1256. ret = uart_get_rs485_mode(&up->port);
  1257. if (ret)
  1258. return ret;
  1259. if (of_property_read_bool(np, "rs485-rts-active-high")) {
  1260. rs485conf->flags |= SER_RS485_RTS_ON_SEND;
  1261. rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
  1262. } else {
  1263. rs485conf->flags &= ~SER_RS485_RTS_ON_SEND;
  1264. rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
  1265. }
  1266. /* check for tx enable gpio */
  1267. gflags = rs485conf->flags & SER_RS485_RTS_AFTER_SEND ?
  1268. GPIOD_OUT_HIGH : GPIOD_OUT_LOW;
  1269. up->rts_gpiod = devm_gpiod_get_optional(dev, "rts", gflags);
  1270. if (IS_ERR(up->rts_gpiod)) {
  1271. ret = PTR_ERR(up->rts_gpiod);
  1272. if (ret == -EPROBE_DEFER)
  1273. return ret;
  1274. up->rts_gpiod = NULL;
  1275. up->port.rs485_supported = (const struct serial_rs485) { };
  1276. if (rs485conf->flags & SER_RS485_ENABLED) {
  1277. dev_err(dev, "disabling RS-485 (rts-gpio missing in device tree)\n");
  1278. memset(rs485conf, 0, sizeof(*rs485conf));
  1279. }
  1280. } else {
  1281. gpiod_set_consumer_name(up->rts_gpiod, "omap-serial");
  1282. }
  1283. return 0;
  1284. }
  1285. static const struct serial_rs485 serial_omap_rs485_supported = {
  1286. .flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND | SER_RS485_RTS_AFTER_SEND |
  1287. SER_RS485_RX_DURING_TX,
  1288. .delay_rts_before_send = 1,
  1289. .delay_rts_after_send = 1,
  1290. };
  1291. static int serial_omap_probe(struct platform_device *pdev)
  1292. {
  1293. struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
  1294. struct uart_omap_port *up;
  1295. struct resource *mem;
  1296. void __iomem *base;
  1297. int uartirq = 0;
  1298. int wakeirq = 0;
  1299. int ret;
  1300. /* The optional wakeirq may be specified in the board dts file */
  1301. if (pdev->dev.of_node) {
  1302. uartirq = irq_of_parse_and_map(pdev->dev.of_node, 0);
  1303. if (!uartirq)
  1304. return -EPROBE_DEFER;
  1305. wakeirq = irq_of_parse_and_map(pdev->dev.of_node, 1);
  1306. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1307. pdev->dev.platform_data = omap_up_info;
  1308. } else {
  1309. uartirq = platform_get_irq(pdev, 0);
  1310. if (uartirq < 0)
  1311. return -EPROBE_DEFER;
  1312. }
  1313. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1314. if (!up)
  1315. return -ENOMEM;
  1316. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1317. base = devm_ioremap_resource(&pdev->dev, mem);
  1318. if (IS_ERR(base))
  1319. return PTR_ERR(base);
  1320. up->dev = &pdev->dev;
  1321. up->port.dev = &pdev->dev;
  1322. up->port.type = PORT_OMAP;
  1323. up->port.iotype = UPIO_MEM;
  1324. up->port.irq = uartirq;
  1325. up->port.regshift = 2;
  1326. up->port.fifosize = 64;
  1327. up->port.ops = &serial_omap_pops;
  1328. up->port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_OMAP_CONSOLE);
  1329. if (pdev->dev.of_node)
  1330. ret = of_alias_get_id(pdev->dev.of_node, "serial");
  1331. else
  1332. ret = pdev->id;
  1333. if (ret < 0) {
  1334. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1335. ret);
  1336. goto err_port_line;
  1337. }
  1338. up->port.line = ret;
  1339. if (up->port.line >= OMAP_MAX_HSUART_PORTS) {
  1340. dev_err(&pdev->dev, "uart ID %d > MAX %d.\n", up->port.line,
  1341. OMAP_MAX_HSUART_PORTS);
  1342. ret = -ENXIO;
  1343. goto err_port_line;
  1344. }
  1345. up->wakeirq = wakeirq;
  1346. if (!up->wakeirq)
  1347. dev_info(up->port.dev, "no wakeirq for uart%d\n",
  1348. up->port.line);
  1349. ret = serial_omap_probe_rs485(up, &pdev->dev);
  1350. if (ret < 0)
  1351. goto err_rs485;
  1352. sprintf(up->name, "OMAP UART%d", up->port.line);
  1353. up->port.mapbase = mem->start;
  1354. up->port.membase = base;
  1355. up->port.flags = omap_up_info->flags;
  1356. up->port.uartclk = omap_up_info->uartclk;
  1357. up->port.rs485_config = serial_omap_config_rs485;
  1358. up->port.rs485_supported = serial_omap_rs485_supported;
  1359. if (!up->port.uartclk) {
  1360. up->port.uartclk = DEFAULT_CLK_SPEED;
  1361. dev_warn(&pdev->dev,
  1362. "No clock speed specified: using default: %d\n",
  1363. DEFAULT_CLK_SPEED);
  1364. }
  1365. up->latency = PM_QOS_CPU_LATENCY_DEFAULT_VALUE;
  1366. up->calc_latency = PM_QOS_CPU_LATENCY_DEFAULT_VALUE;
  1367. cpu_latency_qos_add_request(&up->pm_qos_request, up->latency);
  1368. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1369. platform_set_drvdata(pdev, up);
  1370. if (omap_up_info->autosuspend_timeout == 0)
  1371. omap_up_info->autosuspend_timeout = -1;
  1372. device_init_wakeup(up->dev, true);
  1373. pm_runtime_enable(&pdev->dev);
  1374. pm_runtime_get_sync(&pdev->dev);
  1375. omap_serial_fill_features_erratas(up);
  1376. ui[up->port.line] = up;
  1377. serial_omap_add_console_port(up);
  1378. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1379. if (ret != 0)
  1380. goto err_add_port;
  1381. return 0;
  1382. err_add_port:
  1383. pm_runtime_put_sync(&pdev->dev);
  1384. pm_runtime_disable(&pdev->dev);
  1385. cpu_latency_qos_remove_request(&up->pm_qos_request);
  1386. device_init_wakeup(up->dev, false);
  1387. err_rs485:
  1388. err_port_line:
  1389. return ret;
  1390. }
  1391. static int serial_omap_remove(struct platform_device *dev)
  1392. {
  1393. struct uart_omap_port *up = platform_get_drvdata(dev);
  1394. pm_runtime_get_sync(up->dev);
  1395. uart_remove_one_port(&serial_omap_reg, &up->port);
  1396. pm_runtime_put_sync(up->dev);
  1397. pm_runtime_disable(up->dev);
  1398. cpu_latency_qos_remove_request(&up->pm_qos_request);
  1399. device_init_wakeup(&dev->dev, false);
  1400. return 0;
  1401. }
  1402. /*
  1403. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1404. * The access to uart register after MDR1 Access
  1405. * causes UART to corrupt data.
  1406. *
  1407. * Need a delay =
  1408. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1409. * give 10 times as much
  1410. */
  1411. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1412. {
  1413. u8 timeout = 255;
  1414. serial_out(up, UART_OMAP_MDR1, mdr1);
  1415. udelay(2);
  1416. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1417. UART_FCR_CLEAR_RCVR);
  1418. /*
  1419. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1420. * TX_FIFO_E bit is 1.
  1421. */
  1422. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1423. (UART_LSR_THRE | UART_LSR_DR))) {
  1424. timeout--;
  1425. if (!timeout) {
  1426. /* Should *never* happen. we warn and carry on */
  1427. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1428. serial_in(up, UART_LSR));
  1429. break;
  1430. }
  1431. udelay(1);
  1432. }
  1433. }
  1434. #ifdef CONFIG_PM
  1435. static void serial_omap_restore_context(struct uart_omap_port *up)
  1436. {
  1437. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1438. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1439. else
  1440. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1441. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1442. serial_out(up, UART_EFR, UART_EFR_ECB);
  1443. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1444. serial_out(up, UART_IER, 0x0);
  1445. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1446. serial_out(up, UART_DLL, up->dll);
  1447. serial_out(up, UART_DLM, up->dlh);
  1448. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1449. serial_out(up, UART_IER, up->ier);
  1450. serial_out(up, UART_FCR, up->fcr);
  1451. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1452. serial_out(up, UART_MCR, up->mcr);
  1453. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1454. serial_out(up, UART_OMAP_SCR, up->scr);
  1455. serial_out(up, UART_EFR, up->efr);
  1456. serial_out(up, UART_LCR, up->lcr);
  1457. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1458. serial_omap_mdr1_errataset(up, up->mdr1);
  1459. else
  1460. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1461. serial_out(up, UART_OMAP_WER, up->wer);
  1462. }
  1463. static int serial_omap_runtime_suspend(struct device *dev)
  1464. {
  1465. struct uart_omap_port *up = dev_get_drvdata(dev);
  1466. if (!up)
  1467. return -EINVAL;
  1468. /*
  1469. * When using 'no_console_suspend', the console UART must not be
  1470. * suspended. Since driver suspend is managed by runtime suspend,
  1471. * preventing runtime suspend (by returning error) will keep device
  1472. * active during suspend.
  1473. */
  1474. if (up->is_suspending && !console_suspend_enabled &&
  1475. uart_console(&up->port))
  1476. return -EBUSY;
  1477. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1478. serial_omap_enable_wakeup(up, true);
  1479. up->latency = PM_QOS_CPU_LATENCY_DEFAULT_VALUE;
  1480. schedule_work(&up->qos_work);
  1481. return 0;
  1482. }
  1483. static int serial_omap_runtime_resume(struct device *dev)
  1484. {
  1485. struct uart_omap_port *up = dev_get_drvdata(dev);
  1486. int loss_cnt = serial_omap_get_context_loss_count(up);
  1487. serial_omap_enable_wakeup(up, false);
  1488. if (loss_cnt < 0) {
  1489. dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
  1490. loss_cnt);
  1491. serial_omap_restore_context(up);
  1492. } else if (up->context_loss_cnt != loss_cnt) {
  1493. serial_omap_restore_context(up);
  1494. }
  1495. up->latency = up->calc_latency;
  1496. schedule_work(&up->qos_work);
  1497. return 0;
  1498. }
  1499. #endif
  1500. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1501. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1502. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1503. serial_omap_runtime_resume, NULL)
  1504. .prepare = serial_omap_prepare,
  1505. .complete = serial_omap_complete,
  1506. };
  1507. #if defined(CONFIG_OF)
  1508. static const struct of_device_id omap_serial_of_match[] = {
  1509. { .compatible = "ti,omap2-uart" },
  1510. { .compatible = "ti,omap3-uart" },
  1511. { .compatible = "ti,omap4-uart" },
  1512. {},
  1513. };
  1514. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1515. #endif
  1516. static struct platform_driver serial_omap_driver = {
  1517. .probe = serial_omap_probe,
  1518. .remove = serial_omap_remove,
  1519. .driver = {
  1520. .name = OMAP_SERIAL_DRIVER_NAME,
  1521. .pm = &serial_omap_dev_pm_ops,
  1522. .of_match_table = of_match_ptr(omap_serial_of_match),
  1523. },
  1524. };
  1525. static int __init serial_omap_init(void)
  1526. {
  1527. int ret;
  1528. ret = uart_register_driver(&serial_omap_reg);
  1529. if (ret != 0)
  1530. return ret;
  1531. ret = platform_driver_register(&serial_omap_driver);
  1532. if (ret != 0)
  1533. uart_unregister_driver(&serial_omap_reg);
  1534. return ret;
  1535. }
  1536. static void __exit serial_omap_exit(void)
  1537. {
  1538. platform_driver_unregister(&serial_omap_driver);
  1539. uart_unregister_driver(&serial_omap_reg);
  1540. }
  1541. module_init(serial_omap_init);
  1542. module_exit(serial_omap_exit);
  1543. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1544. MODULE_LICENSE("GPL");
  1545. MODULE_AUTHOR("Texas Instruments Inc");