max310x.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Maxim (Dallas) MAX3107/8/9, MAX14830 serial driver
  4. *
  5. * Copyright (C) 2012-2016 Alexander Shiyan <[email protected]>
  6. *
  7. * Based on max3100.c, by Christian Pellegrin <[email protected]>
  8. * Based on max3110.c, by Feng Tang <[email protected]>
  9. * Based on max3107.c, by Aavamobile
  10. */
  11. #include <linux/bitops.h>
  12. #include <linux/clk.h>
  13. #include <linux/delay.h>
  14. #include <linux/device.h>
  15. #include <linux/gpio/driver.h>
  16. #include <linux/i2c.h>
  17. #include <linux/module.h>
  18. #include <linux/mod_devicetable.h>
  19. #include <linux/property.h>
  20. #include <linux/regmap.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/serial.h>
  23. #include <linux/tty.h>
  24. #include <linux/tty_flip.h>
  25. #include <linux/spi/spi.h>
  26. #include <linux/uaccess.h>
  27. #define MAX310X_NAME "max310x"
  28. #define MAX310X_MAJOR 204
  29. #define MAX310X_MINOR 209
  30. #define MAX310X_UART_NRMAX 16
  31. /* MAX310X register definitions */
  32. #define MAX310X_RHR_REG (0x00) /* RX FIFO */
  33. #define MAX310X_THR_REG (0x00) /* TX FIFO */
  34. #define MAX310X_IRQEN_REG (0x01) /* IRQ enable */
  35. #define MAX310X_IRQSTS_REG (0x02) /* IRQ status */
  36. #define MAX310X_LSR_IRQEN_REG (0x03) /* LSR IRQ enable */
  37. #define MAX310X_LSR_IRQSTS_REG (0x04) /* LSR IRQ status */
  38. #define MAX310X_REG_05 (0x05)
  39. #define MAX310X_SPCHR_IRQEN_REG MAX310X_REG_05 /* Special char IRQ en */
  40. #define MAX310X_SPCHR_IRQSTS_REG (0x06) /* Special char IRQ status */
  41. #define MAX310X_STS_IRQEN_REG (0x07) /* Status IRQ enable */
  42. #define MAX310X_STS_IRQSTS_REG (0x08) /* Status IRQ status */
  43. #define MAX310X_MODE1_REG (0x09) /* MODE1 */
  44. #define MAX310X_MODE2_REG (0x0a) /* MODE2 */
  45. #define MAX310X_LCR_REG (0x0b) /* LCR */
  46. #define MAX310X_RXTO_REG (0x0c) /* RX timeout */
  47. #define MAX310X_HDPIXDELAY_REG (0x0d) /* Auto transceiver delays */
  48. #define MAX310X_IRDA_REG (0x0e) /* IRDA settings */
  49. #define MAX310X_FLOWLVL_REG (0x0f) /* Flow control levels */
  50. #define MAX310X_FIFOTRIGLVL_REG (0x10) /* FIFO IRQ trigger levels */
  51. #define MAX310X_TXFIFOLVL_REG (0x11) /* TX FIFO level */
  52. #define MAX310X_RXFIFOLVL_REG (0x12) /* RX FIFO level */
  53. #define MAX310X_FLOWCTRL_REG (0x13) /* Flow control */
  54. #define MAX310X_XON1_REG (0x14) /* XON1 character */
  55. #define MAX310X_XON2_REG (0x15) /* XON2 character */
  56. #define MAX310X_XOFF1_REG (0x16) /* XOFF1 character */
  57. #define MAX310X_XOFF2_REG (0x17) /* XOFF2 character */
  58. #define MAX310X_GPIOCFG_REG (0x18) /* GPIO config */
  59. #define MAX310X_GPIODATA_REG (0x19) /* GPIO data */
  60. #define MAX310X_PLLCFG_REG (0x1a) /* PLL config */
  61. #define MAX310X_BRGCFG_REG (0x1b) /* Baud rate generator conf */
  62. #define MAX310X_BRGDIVLSB_REG (0x1c) /* Baud rate divisor LSB */
  63. #define MAX310X_BRGDIVMSB_REG (0x1d) /* Baud rate divisor MSB */
  64. #define MAX310X_CLKSRC_REG (0x1e) /* Clock source */
  65. #define MAX310X_REG_1F (0x1f)
  66. #define MAX310X_REVID_REG MAX310X_REG_1F /* Revision ID */
  67. #define MAX310X_GLOBALIRQ_REG MAX310X_REG_1F /* Global IRQ (RO) */
  68. #define MAX310X_GLOBALCMD_REG MAX310X_REG_1F /* Global Command (WO) */
  69. /* Extended registers */
  70. #define MAX310X_SPI_REVID_EXTREG MAX310X_REG_05 /* Revision ID */
  71. #define MAX310X_I2C_REVID_EXTREG (0x25) /* Revision ID */
  72. /* IRQ register bits */
  73. #define MAX310X_IRQ_LSR_BIT (1 << 0) /* LSR interrupt */
  74. #define MAX310X_IRQ_SPCHR_BIT (1 << 1) /* Special char interrupt */
  75. #define MAX310X_IRQ_STS_BIT (1 << 2) /* Status interrupt */
  76. #define MAX310X_IRQ_RXFIFO_BIT (1 << 3) /* RX FIFO interrupt */
  77. #define MAX310X_IRQ_TXFIFO_BIT (1 << 4) /* TX FIFO interrupt */
  78. #define MAX310X_IRQ_TXEMPTY_BIT (1 << 5) /* TX FIFO empty interrupt */
  79. #define MAX310X_IRQ_RXEMPTY_BIT (1 << 6) /* RX FIFO empty interrupt */
  80. #define MAX310X_IRQ_CTS_BIT (1 << 7) /* CTS interrupt */
  81. /* LSR register bits */
  82. #define MAX310X_LSR_RXTO_BIT (1 << 0) /* RX timeout */
  83. #define MAX310X_LSR_RXOVR_BIT (1 << 1) /* RX overrun */
  84. #define MAX310X_LSR_RXPAR_BIT (1 << 2) /* RX parity error */
  85. #define MAX310X_LSR_FRERR_BIT (1 << 3) /* Frame error */
  86. #define MAX310X_LSR_RXBRK_BIT (1 << 4) /* RX break */
  87. #define MAX310X_LSR_RXNOISE_BIT (1 << 5) /* RX noise */
  88. #define MAX310X_LSR_CTS_BIT (1 << 7) /* CTS pin state */
  89. /* Special character register bits */
  90. #define MAX310X_SPCHR_XON1_BIT (1 << 0) /* XON1 character */
  91. #define MAX310X_SPCHR_XON2_BIT (1 << 1) /* XON2 character */
  92. #define MAX310X_SPCHR_XOFF1_BIT (1 << 2) /* XOFF1 character */
  93. #define MAX310X_SPCHR_XOFF2_BIT (1 << 3) /* XOFF2 character */
  94. #define MAX310X_SPCHR_BREAK_BIT (1 << 4) /* RX break */
  95. #define MAX310X_SPCHR_MULTIDROP_BIT (1 << 5) /* 9-bit multidrop addr char */
  96. /* Status register bits */
  97. #define MAX310X_STS_GPIO0_BIT (1 << 0) /* GPIO 0 interrupt */
  98. #define MAX310X_STS_GPIO1_BIT (1 << 1) /* GPIO 1 interrupt */
  99. #define MAX310X_STS_GPIO2_BIT (1 << 2) /* GPIO 2 interrupt */
  100. #define MAX310X_STS_GPIO3_BIT (1 << 3) /* GPIO 3 interrupt */
  101. #define MAX310X_STS_CLKREADY_BIT (1 << 5) /* Clock ready */
  102. #define MAX310X_STS_SLEEP_BIT (1 << 6) /* Sleep interrupt */
  103. /* MODE1 register bits */
  104. #define MAX310X_MODE1_RXDIS_BIT (1 << 0) /* RX disable */
  105. #define MAX310X_MODE1_TXDIS_BIT (1 << 1) /* TX disable */
  106. #define MAX310X_MODE1_TXHIZ_BIT (1 << 2) /* TX pin three-state */
  107. #define MAX310X_MODE1_RTSHIZ_BIT (1 << 3) /* RTS pin three-state */
  108. #define MAX310X_MODE1_TRNSCVCTRL_BIT (1 << 4) /* Transceiver ctrl enable */
  109. #define MAX310X_MODE1_FORCESLEEP_BIT (1 << 5) /* Force sleep mode */
  110. #define MAX310X_MODE1_AUTOSLEEP_BIT (1 << 6) /* Auto sleep enable */
  111. #define MAX310X_MODE1_IRQSEL_BIT (1 << 7) /* IRQ pin enable */
  112. /* MODE2 register bits */
  113. #define MAX310X_MODE2_RST_BIT (1 << 0) /* Chip reset */
  114. #define MAX310X_MODE2_FIFORST_BIT (1 << 1) /* FIFO reset */
  115. #define MAX310X_MODE2_RXTRIGINV_BIT (1 << 2) /* RX FIFO INT invert */
  116. #define MAX310X_MODE2_RXEMPTINV_BIT (1 << 3) /* RX FIFO empty INT invert */
  117. #define MAX310X_MODE2_SPCHR_BIT (1 << 4) /* Special chr detect enable */
  118. #define MAX310X_MODE2_LOOPBACK_BIT (1 << 5) /* Internal loopback enable */
  119. #define MAX310X_MODE2_MULTIDROP_BIT (1 << 6) /* 9-bit multidrop enable */
  120. #define MAX310X_MODE2_ECHOSUPR_BIT (1 << 7) /* ECHO suppression enable */
  121. /* LCR register bits */
  122. #define MAX310X_LCR_LENGTH0_BIT (1 << 0) /* Word length bit 0 */
  123. #define MAX310X_LCR_LENGTH1_BIT (1 << 1) /* Word length bit 1
  124. *
  125. * Word length bits table:
  126. * 00 -> 5 bit words
  127. * 01 -> 6 bit words
  128. * 10 -> 7 bit words
  129. * 11 -> 8 bit words
  130. */
  131. #define MAX310X_LCR_STOPLEN_BIT (1 << 2) /* STOP length bit
  132. *
  133. * STOP length bit table:
  134. * 0 -> 1 stop bit
  135. * 1 -> 1-1.5 stop bits if
  136. * word length is 5,
  137. * 2 stop bits otherwise
  138. */
  139. #define MAX310X_LCR_PARITY_BIT (1 << 3) /* Parity bit enable */
  140. #define MAX310X_LCR_EVENPARITY_BIT (1 << 4) /* Even parity bit enable */
  141. #define MAX310X_LCR_FORCEPARITY_BIT (1 << 5) /* 9-bit multidrop parity */
  142. #define MAX310X_LCR_TXBREAK_BIT (1 << 6) /* TX break enable */
  143. #define MAX310X_LCR_RTS_BIT (1 << 7) /* RTS pin control */
  144. /* IRDA register bits */
  145. #define MAX310X_IRDA_IRDAEN_BIT (1 << 0) /* IRDA mode enable */
  146. #define MAX310X_IRDA_SIR_BIT (1 << 1) /* SIR mode enable */
  147. /* Flow control trigger level register masks */
  148. #define MAX310X_FLOWLVL_HALT_MASK (0x000f) /* Flow control halt level */
  149. #define MAX310X_FLOWLVL_RES_MASK (0x00f0) /* Flow control resume level */
  150. #define MAX310X_FLOWLVL_HALT(words) ((words / 8) & 0x0f)
  151. #define MAX310X_FLOWLVL_RES(words) (((words / 8) & 0x0f) << 4)
  152. /* FIFO interrupt trigger level register masks */
  153. #define MAX310X_FIFOTRIGLVL_TX_MASK (0x0f) /* TX FIFO trigger level */
  154. #define MAX310X_FIFOTRIGLVL_RX_MASK (0xf0) /* RX FIFO trigger level */
  155. #define MAX310X_FIFOTRIGLVL_TX(words) ((words / 8) & 0x0f)
  156. #define MAX310X_FIFOTRIGLVL_RX(words) (((words / 8) & 0x0f) << 4)
  157. /* Flow control register bits */
  158. #define MAX310X_FLOWCTRL_AUTORTS_BIT (1 << 0) /* Auto RTS flow ctrl enable */
  159. #define MAX310X_FLOWCTRL_AUTOCTS_BIT (1 << 1) /* Auto CTS flow ctrl enable */
  160. #define MAX310X_FLOWCTRL_GPIADDR_BIT (1 << 2) /* Enables that GPIO inputs
  161. * are used in conjunction with
  162. * XOFF2 for definition of
  163. * special character */
  164. #define MAX310X_FLOWCTRL_SWFLOWEN_BIT (1 << 3) /* Auto SW flow ctrl enable */
  165. #define MAX310X_FLOWCTRL_SWFLOW0_BIT (1 << 4) /* SWFLOW bit 0 */
  166. #define MAX310X_FLOWCTRL_SWFLOW1_BIT (1 << 5) /* SWFLOW bit 1
  167. *
  168. * SWFLOW bits 1 & 0 table:
  169. * 00 -> no transmitter flow
  170. * control
  171. * 01 -> receiver compares
  172. * XON2 and XOFF2
  173. * and controls
  174. * transmitter
  175. * 10 -> receiver compares
  176. * XON1 and XOFF1
  177. * and controls
  178. * transmitter
  179. * 11 -> receiver compares
  180. * XON1, XON2, XOFF1 and
  181. * XOFF2 and controls
  182. * transmitter
  183. */
  184. #define MAX310X_FLOWCTRL_SWFLOW2_BIT (1 << 6) /* SWFLOW bit 2 */
  185. #define MAX310X_FLOWCTRL_SWFLOW3_BIT (1 << 7) /* SWFLOW bit 3
  186. *
  187. * SWFLOW bits 3 & 2 table:
  188. * 00 -> no received flow
  189. * control
  190. * 01 -> transmitter generates
  191. * XON2 and XOFF2
  192. * 10 -> transmitter generates
  193. * XON1 and XOFF1
  194. * 11 -> transmitter generates
  195. * XON1, XON2, XOFF1 and
  196. * XOFF2
  197. */
  198. /* PLL configuration register masks */
  199. #define MAX310X_PLLCFG_PREDIV_MASK (0x3f) /* PLL predivision value */
  200. #define MAX310X_PLLCFG_PLLFACTOR_MASK (0xc0) /* PLL multiplication factor */
  201. /* Baud rate generator configuration register bits */
  202. #define MAX310X_BRGCFG_2XMODE_BIT (1 << 4) /* Double baud rate */
  203. #define MAX310X_BRGCFG_4XMODE_BIT (1 << 5) /* Quadruple baud rate */
  204. /* Clock source register bits */
  205. #define MAX310X_CLKSRC_CRYST_BIT (1 << 1) /* Crystal osc enable */
  206. #define MAX310X_CLKSRC_PLL_BIT (1 << 2) /* PLL enable */
  207. #define MAX310X_CLKSRC_PLLBYP_BIT (1 << 3) /* PLL bypass */
  208. #define MAX310X_CLKSRC_EXTCLK_BIT (1 << 4) /* External clock enable */
  209. #define MAX310X_CLKSRC_CLK2RTS_BIT (1 << 7) /* Baud clk to RTS pin */
  210. /* Global commands */
  211. #define MAX310X_EXTREG_ENBL (0xce)
  212. #define MAX310X_EXTREG_DSBL (0xcd)
  213. /* Misc definitions */
  214. #define MAX310X_FIFO_SIZE (128)
  215. #define MAX310x_REV_MASK (0xf8)
  216. #define MAX310X_WRITE_BIT 0x80
  217. /* MAX3107 specific */
  218. #define MAX3107_REV_ID (0xa0)
  219. /* MAX3109 specific */
  220. #define MAX3109_REV_ID (0xc0)
  221. /* MAX14830 specific */
  222. #define MAX14830_BRGCFG_CLKDIS_BIT (1 << 6) /* Clock Disable */
  223. #define MAX14830_REV_ID (0xb0)
  224. struct max310x_if_cfg {
  225. int (*extended_reg_enable)(struct device *dev, bool enable);
  226. unsigned int rev_id_reg;
  227. };
  228. struct max310x_devtype {
  229. struct {
  230. unsigned short min;
  231. unsigned short max;
  232. } slave_addr;
  233. char name[9];
  234. int nr;
  235. u8 mode1;
  236. int (*detect)(struct device *);
  237. void (*power)(struct uart_port *, int);
  238. };
  239. struct max310x_one {
  240. struct uart_port port;
  241. struct work_struct tx_work;
  242. struct work_struct md_work;
  243. struct work_struct rs_work;
  244. struct regmap *regmap;
  245. u8 rx_buf[MAX310X_FIFO_SIZE];
  246. };
  247. #define to_max310x_port(_port) \
  248. container_of(_port, struct max310x_one, port)
  249. struct max310x_port {
  250. const struct max310x_devtype *devtype;
  251. const struct max310x_if_cfg *if_cfg;
  252. struct regmap *regmap;
  253. struct clk *clk;
  254. #ifdef CONFIG_GPIOLIB
  255. struct gpio_chip gpio;
  256. #endif
  257. struct max310x_one p[];
  258. };
  259. static struct uart_driver max310x_uart = {
  260. .owner = THIS_MODULE,
  261. .driver_name = MAX310X_NAME,
  262. .dev_name = "ttyMAX",
  263. .major = MAX310X_MAJOR,
  264. .minor = MAX310X_MINOR,
  265. .nr = MAX310X_UART_NRMAX,
  266. };
  267. static DECLARE_BITMAP(max310x_lines, MAX310X_UART_NRMAX);
  268. static u8 max310x_port_read(struct uart_port *port, u8 reg)
  269. {
  270. struct max310x_one *one = to_max310x_port(port);
  271. unsigned int val = 0;
  272. regmap_read(one->regmap, reg, &val);
  273. return val;
  274. }
  275. static void max310x_port_write(struct uart_port *port, u8 reg, u8 val)
  276. {
  277. struct max310x_one *one = to_max310x_port(port);
  278. regmap_write(one->regmap, reg, val);
  279. }
  280. static void max310x_port_update(struct uart_port *port, u8 reg, u8 mask, u8 val)
  281. {
  282. struct max310x_one *one = to_max310x_port(port);
  283. regmap_update_bits(one->regmap, reg, mask, val);
  284. }
  285. static int max3107_detect(struct device *dev)
  286. {
  287. struct max310x_port *s = dev_get_drvdata(dev);
  288. unsigned int val = 0;
  289. int ret;
  290. ret = regmap_read(s->regmap, MAX310X_REVID_REG, &val);
  291. if (ret)
  292. return ret;
  293. if (((val & MAX310x_REV_MASK) != MAX3107_REV_ID)) {
  294. dev_err(dev,
  295. "%s ID 0x%02x does not match\n", s->devtype->name, val);
  296. return -ENODEV;
  297. }
  298. return 0;
  299. }
  300. static int max3108_detect(struct device *dev)
  301. {
  302. struct max310x_port *s = dev_get_drvdata(dev);
  303. unsigned int val = 0;
  304. int ret;
  305. /* MAX3108 have not REV ID register, we just check default value
  306. * from clocksource register to make sure everything works.
  307. */
  308. ret = regmap_read(s->regmap, MAX310X_CLKSRC_REG, &val);
  309. if (ret)
  310. return ret;
  311. if (val != (MAX310X_CLKSRC_EXTCLK_BIT | MAX310X_CLKSRC_PLLBYP_BIT)) {
  312. dev_err(dev, "%s not present\n", s->devtype->name);
  313. return -ENODEV;
  314. }
  315. return 0;
  316. }
  317. static int max3109_detect(struct device *dev)
  318. {
  319. struct max310x_port *s = dev_get_drvdata(dev);
  320. unsigned int val = 0;
  321. int ret;
  322. ret = s->if_cfg->extended_reg_enable(dev, true);
  323. if (ret)
  324. return ret;
  325. regmap_read(s->regmap, s->if_cfg->rev_id_reg, &val);
  326. s->if_cfg->extended_reg_enable(dev, false);
  327. if (((val & MAX310x_REV_MASK) != MAX3109_REV_ID)) {
  328. dev_err(dev,
  329. "%s ID 0x%02x does not match\n", s->devtype->name, val);
  330. return -ENODEV;
  331. }
  332. return 0;
  333. }
  334. static void max310x_power(struct uart_port *port, int on)
  335. {
  336. max310x_port_update(port, MAX310X_MODE1_REG,
  337. MAX310X_MODE1_FORCESLEEP_BIT,
  338. on ? 0 : MAX310X_MODE1_FORCESLEEP_BIT);
  339. if (on)
  340. msleep(50);
  341. }
  342. static int max14830_detect(struct device *dev)
  343. {
  344. struct max310x_port *s = dev_get_drvdata(dev);
  345. unsigned int val = 0;
  346. int ret;
  347. ret = s->if_cfg->extended_reg_enable(dev, true);
  348. if (ret)
  349. return ret;
  350. regmap_read(s->regmap, s->if_cfg->rev_id_reg, &val);
  351. s->if_cfg->extended_reg_enable(dev, false);
  352. if (((val & MAX310x_REV_MASK) != MAX14830_REV_ID)) {
  353. dev_err(dev,
  354. "%s ID 0x%02x does not match\n", s->devtype->name, val);
  355. return -ENODEV;
  356. }
  357. return 0;
  358. }
  359. static void max14830_power(struct uart_port *port, int on)
  360. {
  361. max310x_port_update(port, MAX310X_BRGCFG_REG,
  362. MAX14830_BRGCFG_CLKDIS_BIT,
  363. on ? 0 : MAX14830_BRGCFG_CLKDIS_BIT);
  364. if (on)
  365. msleep(50);
  366. }
  367. static const struct max310x_devtype max3107_devtype = {
  368. .name = "MAX3107",
  369. .nr = 1,
  370. .mode1 = MAX310X_MODE1_AUTOSLEEP_BIT | MAX310X_MODE1_IRQSEL_BIT,
  371. .detect = max3107_detect,
  372. .power = max310x_power,
  373. .slave_addr = {
  374. .min = 0x2c,
  375. .max = 0x2f,
  376. },
  377. };
  378. static const struct max310x_devtype max3108_devtype = {
  379. .name = "MAX3108",
  380. .nr = 1,
  381. .mode1 = MAX310X_MODE1_AUTOSLEEP_BIT,
  382. .detect = max3108_detect,
  383. .power = max310x_power,
  384. .slave_addr = {
  385. .min = 0x60,
  386. .max = 0x6f,
  387. },
  388. };
  389. static const struct max310x_devtype max3109_devtype = {
  390. .name = "MAX3109",
  391. .nr = 2,
  392. .mode1 = MAX310X_MODE1_AUTOSLEEP_BIT,
  393. .detect = max3109_detect,
  394. .power = max310x_power,
  395. .slave_addr = {
  396. .min = 0x60,
  397. .max = 0x6f,
  398. },
  399. };
  400. static const struct max310x_devtype max14830_devtype = {
  401. .name = "MAX14830",
  402. .nr = 4,
  403. .mode1 = MAX310X_MODE1_IRQSEL_BIT,
  404. .detect = max14830_detect,
  405. .power = max14830_power,
  406. .slave_addr = {
  407. .min = 0x60,
  408. .max = 0x6f,
  409. },
  410. };
  411. static bool max310x_reg_writeable(struct device *dev, unsigned int reg)
  412. {
  413. switch (reg) {
  414. case MAX310X_IRQSTS_REG:
  415. case MAX310X_LSR_IRQSTS_REG:
  416. case MAX310X_SPCHR_IRQSTS_REG:
  417. case MAX310X_STS_IRQSTS_REG:
  418. case MAX310X_TXFIFOLVL_REG:
  419. case MAX310X_RXFIFOLVL_REG:
  420. return false;
  421. default:
  422. break;
  423. }
  424. return true;
  425. }
  426. static bool max310x_reg_volatile(struct device *dev, unsigned int reg)
  427. {
  428. switch (reg) {
  429. case MAX310X_RHR_REG:
  430. case MAX310X_IRQSTS_REG:
  431. case MAX310X_LSR_IRQSTS_REG:
  432. case MAX310X_SPCHR_IRQSTS_REG:
  433. case MAX310X_STS_IRQSTS_REG:
  434. case MAX310X_TXFIFOLVL_REG:
  435. case MAX310X_RXFIFOLVL_REG:
  436. case MAX310X_GPIODATA_REG:
  437. case MAX310X_BRGDIVLSB_REG:
  438. case MAX310X_REG_05:
  439. case MAX310X_REG_1F:
  440. return true;
  441. default:
  442. break;
  443. }
  444. return false;
  445. }
  446. static bool max310x_reg_precious(struct device *dev, unsigned int reg)
  447. {
  448. switch (reg) {
  449. case MAX310X_RHR_REG:
  450. case MAX310X_IRQSTS_REG:
  451. case MAX310X_SPCHR_IRQSTS_REG:
  452. case MAX310X_STS_IRQSTS_REG:
  453. return true;
  454. default:
  455. break;
  456. }
  457. return false;
  458. }
  459. static bool max310x_reg_noinc(struct device *dev, unsigned int reg)
  460. {
  461. return reg == MAX310X_RHR_REG;
  462. }
  463. static int max310x_set_baud(struct uart_port *port, int baud)
  464. {
  465. unsigned int mode = 0, div = 0, frac = 0, c = 0, F = 0;
  466. /*
  467. * Calculate the integer divisor first. Select a proper mode
  468. * in case if the requested baud is too high for the pre-defined
  469. * clocks frequency.
  470. */
  471. div = port->uartclk / baud;
  472. if (div < 8) {
  473. /* Mode x4 */
  474. c = 4;
  475. mode = MAX310X_BRGCFG_4XMODE_BIT;
  476. } else if (div < 16) {
  477. /* Mode x2 */
  478. c = 8;
  479. mode = MAX310X_BRGCFG_2XMODE_BIT;
  480. } else {
  481. c = 16;
  482. }
  483. /* Calculate the divisor in accordance with the fraction coefficient */
  484. div /= c;
  485. F = c*baud;
  486. /* Calculate the baud rate fraction */
  487. if (div > 0)
  488. frac = (16*(port->uartclk % F)) / F;
  489. else
  490. div = 1;
  491. max310x_port_write(port, MAX310X_BRGDIVMSB_REG, div >> 8);
  492. max310x_port_write(port, MAX310X_BRGDIVLSB_REG, div);
  493. max310x_port_write(port, MAX310X_BRGCFG_REG, frac | mode);
  494. /* Return the actual baud rate we just programmed */
  495. return (16*port->uartclk) / (c*(16*div + frac));
  496. }
  497. static int max310x_update_best_err(unsigned long f, long *besterr)
  498. {
  499. /* Use baudrate 115200 for calculate error */
  500. long err = f % (460800 * 16);
  501. if ((*besterr < 0) || (*besterr > err)) {
  502. *besterr = err;
  503. return 0;
  504. }
  505. return 1;
  506. }
  507. static u32 max310x_set_ref_clk(struct device *dev, struct max310x_port *s,
  508. unsigned long freq, bool xtal)
  509. {
  510. unsigned int div, clksrc, pllcfg = 0;
  511. long besterr = -1;
  512. unsigned long fdiv, fmul, bestfreq = freq;
  513. /* First, update error without PLL */
  514. max310x_update_best_err(freq, &besterr);
  515. /* Try all possible PLL dividers */
  516. for (div = 1; (div <= 63) && besterr; div++) {
  517. fdiv = DIV_ROUND_CLOSEST(freq, div);
  518. /* Try multiplier 6 */
  519. fmul = fdiv * 6;
  520. if ((fdiv >= 500000) && (fdiv <= 800000))
  521. if (!max310x_update_best_err(fmul, &besterr)) {
  522. pllcfg = (0 << 6) | div;
  523. bestfreq = fmul;
  524. }
  525. /* Try multiplier 48 */
  526. fmul = fdiv * 48;
  527. if ((fdiv >= 850000) && (fdiv <= 1200000))
  528. if (!max310x_update_best_err(fmul, &besterr)) {
  529. pllcfg = (1 << 6) | div;
  530. bestfreq = fmul;
  531. }
  532. /* Try multiplier 96 */
  533. fmul = fdiv * 96;
  534. if ((fdiv >= 425000) && (fdiv <= 1000000))
  535. if (!max310x_update_best_err(fmul, &besterr)) {
  536. pllcfg = (2 << 6) | div;
  537. bestfreq = fmul;
  538. }
  539. /* Try multiplier 144 */
  540. fmul = fdiv * 144;
  541. if ((fdiv >= 390000) && (fdiv <= 667000))
  542. if (!max310x_update_best_err(fmul, &besterr)) {
  543. pllcfg = (3 << 6) | div;
  544. bestfreq = fmul;
  545. }
  546. }
  547. /* Configure clock source */
  548. clksrc = MAX310X_CLKSRC_EXTCLK_BIT | (xtal ? MAX310X_CLKSRC_CRYST_BIT : 0);
  549. /* Configure PLL */
  550. if (pllcfg) {
  551. clksrc |= MAX310X_CLKSRC_PLL_BIT;
  552. regmap_write(s->regmap, MAX310X_PLLCFG_REG, pllcfg);
  553. } else
  554. clksrc |= MAX310X_CLKSRC_PLLBYP_BIT;
  555. regmap_write(s->regmap, MAX310X_CLKSRC_REG, clksrc);
  556. /* Wait for crystal */
  557. if (xtal) {
  558. unsigned int val;
  559. msleep(10);
  560. regmap_read(s->regmap, MAX310X_STS_IRQSTS_REG, &val);
  561. if (!(val & MAX310X_STS_CLKREADY_BIT)) {
  562. dev_warn(dev, "clock is not stable yet\n");
  563. }
  564. }
  565. return bestfreq;
  566. }
  567. static void max310x_batch_write(struct uart_port *port, u8 *txbuf, unsigned int len)
  568. {
  569. struct max310x_one *one = to_max310x_port(port);
  570. regmap_noinc_write(one->regmap, MAX310X_THR_REG, txbuf, len);
  571. }
  572. static void max310x_batch_read(struct uart_port *port, u8 *rxbuf, unsigned int len)
  573. {
  574. struct max310x_one *one = to_max310x_port(port);
  575. regmap_noinc_read(one->regmap, MAX310X_RHR_REG, rxbuf, len);
  576. }
  577. static void max310x_handle_rx(struct uart_port *port, unsigned int rxlen)
  578. {
  579. struct max310x_one *one = to_max310x_port(port);
  580. unsigned int sts, ch, flag, i;
  581. if (port->read_status_mask == MAX310X_LSR_RXOVR_BIT) {
  582. /* We are just reading, happily ignoring any error conditions.
  583. * Break condition, parity checking, framing errors -- they
  584. * are all ignored. That means that we can do a batch-read.
  585. *
  586. * There is a small opportunity for race if the RX FIFO
  587. * overruns while we're reading the buffer; the datasheets says
  588. * that the LSR register applies to the "current" character.
  589. * That's also the reason why we cannot do batched reads when
  590. * asked to check the individual statuses.
  591. * */
  592. sts = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
  593. max310x_batch_read(port, one->rx_buf, rxlen);
  594. port->icount.rx += rxlen;
  595. flag = TTY_NORMAL;
  596. sts &= port->read_status_mask;
  597. if (sts & MAX310X_LSR_RXOVR_BIT) {
  598. dev_warn_ratelimited(port->dev, "Hardware RX FIFO overrun\n");
  599. port->icount.overrun++;
  600. }
  601. for (i = 0; i < (rxlen - 1); ++i)
  602. uart_insert_char(port, sts, 0, one->rx_buf[i], flag);
  603. /*
  604. * Handle the overrun case for the last character only, since
  605. * the RxFIFO overflow happens after it is pushed to the FIFO
  606. * tail.
  607. */
  608. uart_insert_char(port, sts, MAX310X_LSR_RXOVR_BIT,
  609. one->rx_buf[rxlen-1], flag);
  610. } else {
  611. if (unlikely(rxlen >= port->fifosize)) {
  612. dev_warn_ratelimited(port->dev, "Possible RX FIFO overrun\n");
  613. port->icount.buf_overrun++;
  614. /* Ensure sanity of RX level */
  615. rxlen = port->fifosize;
  616. }
  617. while (rxlen--) {
  618. ch = max310x_port_read(port, MAX310X_RHR_REG);
  619. sts = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
  620. sts &= MAX310X_LSR_RXPAR_BIT | MAX310X_LSR_FRERR_BIT |
  621. MAX310X_LSR_RXOVR_BIT | MAX310X_LSR_RXBRK_BIT;
  622. port->icount.rx++;
  623. flag = TTY_NORMAL;
  624. if (unlikely(sts)) {
  625. if (sts & MAX310X_LSR_RXBRK_BIT) {
  626. port->icount.brk++;
  627. if (uart_handle_break(port))
  628. continue;
  629. } else if (sts & MAX310X_LSR_RXPAR_BIT)
  630. port->icount.parity++;
  631. else if (sts & MAX310X_LSR_FRERR_BIT)
  632. port->icount.frame++;
  633. else if (sts & MAX310X_LSR_RXOVR_BIT)
  634. port->icount.overrun++;
  635. sts &= port->read_status_mask;
  636. if (sts & MAX310X_LSR_RXBRK_BIT)
  637. flag = TTY_BREAK;
  638. else if (sts & MAX310X_LSR_RXPAR_BIT)
  639. flag = TTY_PARITY;
  640. else if (sts & MAX310X_LSR_FRERR_BIT)
  641. flag = TTY_FRAME;
  642. else if (sts & MAX310X_LSR_RXOVR_BIT)
  643. flag = TTY_OVERRUN;
  644. }
  645. if (uart_handle_sysrq_char(port, ch))
  646. continue;
  647. if (sts & port->ignore_status_mask)
  648. continue;
  649. uart_insert_char(port, sts, MAX310X_LSR_RXOVR_BIT, ch, flag);
  650. }
  651. }
  652. tty_flip_buffer_push(&port->state->port);
  653. }
  654. static void max310x_handle_tx(struct uart_port *port)
  655. {
  656. struct circ_buf *xmit = &port->state->xmit;
  657. unsigned int txlen, to_send, until_end;
  658. if (unlikely(port->x_char)) {
  659. max310x_port_write(port, MAX310X_THR_REG, port->x_char);
  660. port->icount.tx++;
  661. port->x_char = 0;
  662. return;
  663. }
  664. if (uart_circ_empty(xmit) || uart_tx_stopped(port))
  665. return;
  666. /* Get length of data pending in circular buffer */
  667. to_send = uart_circ_chars_pending(xmit);
  668. until_end = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
  669. if (likely(to_send)) {
  670. /* Limit to size of TX FIFO */
  671. txlen = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
  672. txlen = port->fifosize - txlen;
  673. to_send = (to_send > txlen) ? txlen : to_send;
  674. if (until_end < to_send) {
  675. /* It's a circ buffer -- wrap around.
  676. * We could do that in one SPI transaction, but meh. */
  677. max310x_batch_write(port, xmit->buf + xmit->tail, until_end);
  678. max310x_batch_write(port, xmit->buf, to_send - until_end);
  679. } else {
  680. max310x_batch_write(port, xmit->buf + xmit->tail, to_send);
  681. }
  682. /* Add data to send */
  683. port->icount.tx += to_send;
  684. xmit->tail = (xmit->tail + to_send) & (UART_XMIT_SIZE - 1);
  685. }
  686. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  687. uart_write_wakeup(port);
  688. }
  689. static void max310x_start_tx(struct uart_port *port)
  690. {
  691. struct max310x_one *one = to_max310x_port(port);
  692. schedule_work(&one->tx_work);
  693. }
  694. static irqreturn_t max310x_port_irq(struct max310x_port *s, int portno)
  695. {
  696. struct uart_port *port = &s->p[portno].port;
  697. irqreturn_t res = IRQ_NONE;
  698. do {
  699. unsigned int ists, lsr, rxlen;
  700. /* Read IRQ status & RX FIFO level */
  701. ists = max310x_port_read(port, MAX310X_IRQSTS_REG);
  702. rxlen = max310x_port_read(port, MAX310X_RXFIFOLVL_REG);
  703. if (!ists && !rxlen)
  704. break;
  705. res = IRQ_HANDLED;
  706. if (ists & MAX310X_IRQ_CTS_BIT) {
  707. lsr = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
  708. uart_handle_cts_change(port,
  709. !!(lsr & MAX310X_LSR_CTS_BIT));
  710. }
  711. if (rxlen)
  712. max310x_handle_rx(port, rxlen);
  713. if (ists & MAX310X_IRQ_TXEMPTY_BIT)
  714. max310x_start_tx(port);
  715. } while (1);
  716. return res;
  717. }
  718. static irqreturn_t max310x_ist(int irq, void *dev_id)
  719. {
  720. struct max310x_port *s = (struct max310x_port *)dev_id;
  721. bool handled = false;
  722. if (s->devtype->nr > 1) {
  723. do {
  724. unsigned int val = ~0;
  725. WARN_ON_ONCE(regmap_read(s->regmap,
  726. MAX310X_GLOBALIRQ_REG, &val));
  727. val = ((1 << s->devtype->nr) - 1) & ~val;
  728. if (!val)
  729. break;
  730. if (max310x_port_irq(s, fls(val) - 1) == IRQ_HANDLED)
  731. handled = true;
  732. } while (1);
  733. } else {
  734. if (max310x_port_irq(s, 0) == IRQ_HANDLED)
  735. handled = true;
  736. }
  737. return IRQ_RETVAL(handled);
  738. }
  739. static void max310x_tx_proc(struct work_struct *ws)
  740. {
  741. struct max310x_one *one = container_of(ws, struct max310x_one, tx_work);
  742. max310x_handle_tx(&one->port);
  743. }
  744. static unsigned int max310x_tx_empty(struct uart_port *port)
  745. {
  746. u8 lvl = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
  747. return lvl ? 0 : TIOCSER_TEMT;
  748. }
  749. static unsigned int max310x_get_mctrl(struct uart_port *port)
  750. {
  751. /* DCD and DSR are not wired and CTS/RTS is handled automatically
  752. * so just indicate DSR and CAR asserted
  753. */
  754. return TIOCM_DSR | TIOCM_CAR;
  755. }
  756. static void max310x_md_proc(struct work_struct *ws)
  757. {
  758. struct max310x_one *one = container_of(ws, struct max310x_one, md_work);
  759. max310x_port_update(&one->port, MAX310X_MODE2_REG,
  760. MAX310X_MODE2_LOOPBACK_BIT,
  761. (one->port.mctrl & TIOCM_LOOP) ?
  762. MAX310X_MODE2_LOOPBACK_BIT : 0);
  763. }
  764. static void max310x_set_mctrl(struct uart_port *port, unsigned int mctrl)
  765. {
  766. struct max310x_one *one = to_max310x_port(port);
  767. schedule_work(&one->md_work);
  768. }
  769. static void max310x_break_ctl(struct uart_port *port, int break_state)
  770. {
  771. max310x_port_update(port, MAX310X_LCR_REG,
  772. MAX310X_LCR_TXBREAK_BIT,
  773. break_state ? MAX310X_LCR_TXBREAK_BIT : 0);
  774. }
  775. static void max310x_set_termios(struct uart_port *port,
  776. struct ktermios *termios,
  777. const struct ktermios *old)
  778. {
  779. unsigned int lcr = 0, flow = 0;
  780. int baud;
  781. /* Mask termios capabilities we don't support */
  782. termios->c_cflag &= ~CMSPAR;
  783. /* Word size */
  784. switch (termios->c_cflag & CSIZE) {
  785. case CS5:
  786. break;
  787. case CS6:
  788. lcr = MAX310X_LCR_LENGTH0_BIT;
  789. break;
  790. case CS7:
  791. lcr = MAX310X_LCR_LENGTH1_BIT;
  792. break;
  793. case CS8:
  794. default:
  795. lcr = MAX310X_LCR_LENGTH1_BIT | MAX310X_LCR_LENGTH0_BIT;
  796. break;
  797. }
  798. /* Parity */
  799. if (termios->c_cflag & PARENB) {
  800. lcr |= MAX310X_LCR_PARITY_BIT;
  801. if (!(termios->c_cflag & PARODD))
  802. lcr |= MAX310X_LCR_EVENPARITY_BIT;
  803. }
  804. /* Stop bits */
  805. if (termios->c_cflag & CSTOPB)
  806. lcr |= MAX310X_LCR_STOPLEN_BIT; /* 2 stops */
  807. /* Update LCR register */
  808. max310x_port_write(port, MAX310X_LCR_REG, lcr);
  809. /* Set read status mask */
  810. port->read_status_mask = MAX310X_LSR_RXOVR_BIT;
  811. if (termios->c_iflag & INPCK)
  812. port->read_status_mask |= MAX310X_LSR_RXPAR_BIT |
  813. MAX310X_LSR_FRERR_BIT;
  814. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  815. port->read_status_mask |= MAX310X_LSR_RXBRK_BIT;
  816. /* Set status ignore mask */
  817. port->ignore_status_mask = 0;
  818. if (termios->c_iflag & IGNBRK)
  819. port->ignore_status_mask |= MAX310X_LSR_RXBRK_BIT;
  820. if (!(termios->c_cflag & CREAD))
  821. port->ignore_status_mask |= MAX310X_LSR_RXPAR_BIT |
  822. MAX310X_LSR_RXOVR_BIT |
  823. MAX310X_LSR_FRERR_BIT |
  824. MAX310X_LSR_RXBRK_BIT;
  825. /* Configure flow control */
  826. max310x_port_write(port, MAX310X_XON1_REG, termios->c_cc[VSTART]);
  827. max310x_port_write(port, MAX310X_XOFF1_REG, termios->c_cc[VSTOP]);
  828. /* Disable transmitter before enabling AutoCTS or auto transmitter
  829. * flow control
  830. */
  831. if (termios->c_cflag & CRTSCTS || termios->c_iflag & IXOFF) {
  832. max310x_port_update(port, MAX310X_MODE1_REG,
  833. MAX310X_MODE1_TXDIS_BIT,
  834. MAX310X_MODE1_TXDIS_BIT);
  835. }
  836. port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS | UPSTAT_AUTOXOFF);
  837. if (termios->c_cflag & CRTSCTS) {
  838. /* Enable AUTORTS and AUTOCTS */
  839. port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
  840. flow |= MAX310X_FLOWCTRL_AUTOCTS_BIT |
  841. MAX310X_FLOWCTRL_AUTORTS_BIT;
  842. }
  843. if (termios->c_iflag & IXON)
  844. flow |= MAX310X_FLOWCTRL_SWFLOW3_BIT |
  845. MAX310X_FLOWCTRL_SWFLOWEN_BIT;
  846. if (termios->c_iflag & IXOFF) {
  847. port->status |= UPSTAT_AUTOXOFF;
  848. flow |= MAX310X_FLOWCTRL_SWFLOW1_BIT |
  849. MAX310X_FLOWCTRL_SWFLOWEN_BIT;
  850. }
  851. max310x_port_write(port, MAX310X_FLOWCTRL_REG, flow);
  852. /* Enable transmitter after disabling AutoCTS and auto transmitter
  853. * flow control
  854. */
  855. if (!(termios->c_cflag & CRTSCTS) && !(termios->c_iflag & IXOFF)) {
  856. max310x_port_update(port, MAX310X_MODE1_REG,
  857. MAX310X_MODE1_TXDIS_BIT,
  858. 0);
  859. }
  860. /* Get baud rate generator configuration */
  861. baud = uart_get_baud_rate(port, termios, old,
  862. port->uartclk / 16 / 0xffff,
  863. port->uartclk / 4);
  864. /* Setup baudrate generator */
  865. baud = max310x_set_baud(port, baud);
  866. /* Update timeout according to new baud rate */
  867. uart_update_timeout(port, termios->c_cflag, baud);
  868. }
  869. static void max310x_rs_proc(struct work_struct *ws)
  870. {
  871. struct max310x_one *one = container_of(ws, struct max310x_one, rs_work);
  872. unsigned int delay, mode1 = 0, mode2 = 0;
  873. delay = (one->port.rs485.delay_rts_before_send << 4) |
  874. one->port.rs485.delay_rts_after_send;
  875. max310x_port_write(&one->port, MAX310X_HDPIXDELAY_REG, delay);
  876. if (one->port.rs485.flags & SER_RS485_ENABLED) {
  877. mode1 = MAX310X_MODE1_TRNSCVCTRL_BIT;
  878. if (!(one->port.rs485.flags & SER_RS485_RX_DURING_TX))
  879. mode2 = MAX310X_MODE2_ECHOSUPR_BIT;
  880. }
  881. max310x_port_update(&one->port, MAX310X_MODE1_REG,
  882. MAX310X_MODE1_TRNSCVCTRL_BIT, mode1);
  883. max310x_port_update(&one->port, MAX310X_MODE2_REG,
  884. MAX310X_MODE2_ECHOSUPR_BIT, mode2);
  885. }
  886. static int max310x_rs485_config(struct uart_port *port, struct ktermios *termios,
  887. struct serial_rs485 *rs485)
  888. {
  889. struct max310x_one *one = to_max310x_port(port);
  890. if ((rs485->delay_rts_before_send > 0x0f) ||
  891. (rs485->delay_rts_after_send > 0x0f))
  892. return -ERANGE;
  893. port->rs485 = *rs485;
  894. schedule_work(&one->rs_work);
  895. return 0;
  896. }
  897. static int max310x_startup(struct uart_port *port)
  898. {
  899. struct max310x_port *s = dev_get_drvdata(port->dev);
  900. unsigned int val;
  901. s->devtype->power(port, 1);
  902. /* Configure MODE1 register */
  903. max310x_port_update(port, MAX310X_MODE1_REG,
  904. MAX310X_MODE1_TRNSCVCTRL_BIT, 0);
  905. /* Configure MODE2 register & Reset FIFOs*/
  906. val = MAX310X_MODE2_RXEMPTINV_BIT | MAX310X_MODE2_FIFORST_BIT;
  907. max310x_port_write(port, MAX310X_MODE2_REG, val);
  908. max310x_port_update(port, MAX310X_MODE2_REG,
  909. MAX310X_MODE2_FIFORST_BIT, 0);
  910. /* Configure mode1/mode2 to have rs485/rs232 enabled at startup */
  911. val = (clamp(port->rs485.delay_rts_before_send, 0U, 15U) << 4) |
  912. clamp(port->rs485.delay_rts_after_send, 0U, 15U);
  913. max310x_port_write(port, MAX310X_HDPIXDELAY_REG, val);
  914. if (port->rs485.flags & SER_RS485_ENABLED) {
  915. max310x_port_update(port, MAX310X_MODE1_REG,
  916. MAX310X_MODE1_TRNSCVCTRL_BIT,
  917. MAX310X_MODE1_TRNSCVCTRL_BIT);
  918. if (!(port->rs485.flags & SER_RS485_RX_DURING_TX))
  919. max310x_port_update(port, MAX310X_MODE2_REG,
  920. MAX310X_MODE2_ECHOSUPR_BIT,
  921. MAX310X_MODE2_ECHOSUPR_BIT);
  922. }
  923. /* Configure flow control levels */
  924. /* Flow control halt level 96, resume level 48 */
  925. max310x_port_write(port, MAX310X_FLOWLVL_REG,
  926. MAX310X_FLOWLVL_RES(48) | MAX310X_FLOWLVL_HALT(96));
  927. /* Clear IRQ status register */
  928. max310x_port_read(port, MAX310X_IRQSTS_REG);
  929. /* Enable RX, TX, CTS change interrupts */
  930. val = MAX310X_IRQ_RXEMPTY_BIT | MAX310X_IRQ_TXEMPTY_BIT;
  931. max310x_port_write(port, MAX310X_IRQEN_REG, val | MAX310X_IRQ_CTS_BIT);
  932. return 0;
  933. }
  934. static void max310x_shutdown(struct uart_port *port)
  935. {
  936. struct max310x_port *s = dev_get_drvdata(port->dev);
  937. /* Disable all interrupts */
  938. max310x_port_write(port, MAX310X_IRQEN_REG, 0);
  939. s->devtype->power(port, 0);
  940. }
  941. static const char *max310x_type(struct uart_port *port)
  942. {
  943. struct max310x_port *s = dev_get_drvdata(port->dev);
  944. return (port->type == PORT_MAX310X) ? s->devtype->name : NULL;
  945. }
  946. static int max310x_request_port(struct uart_port *port)
  947. {
  948. /* Do nothing */
  949. return 0;
  950. }
  951. static void max310x_config_port(struct uart_port *port, int flags)
  952. {
  953. if (flags & UART_CONFIG_TYPE)
  954. port->type = PORT_MAX310X;
  955. }
  956. static int max310x_verify_port(struct uart_port *port, struct serial_struct *s)
  957. {
  958. if ((s->type != PORT_UNKNOWN) && (s->type != PORT_MAX310X))
  959. return -EINVAL;
  960. if (s->irq != port->irq)
  961. return -EINVAL;
  962. return 0;
  963. }
  964. static void max310x_null_void(struct uart_port *port)
  965. {
  966. /* Do nothing */
  967. }
  968. static const struct uart_ops max310x_ops = {
  969. .tx_empty = max310x_tx_empty,
  970. .set_mctrl = max310x_set_mctrl,
  971. .get_mctrl = max310x_get_mctrl,
  972. .stop_tx = max310x_null_void,
  973. .start_tx = max310x_start_tx,
  974. .stop_rx = max310x_null_void,
  975. .break_ctl = max310x_break_ctl,
  976. .startup = max310x_startup,
  977. .shutdown = max310x_shutdown,
  978. .set_termios = max310x_set_termios,
  979. .type = max310x_type,
  980. .request_port = max310x_request_port,
  981. .release_port = max310x_null_void,
  982. .config_port = max310x_config_port,
  983. .verify_port = max310x_verify_port,
  984. };
  985. static int __maybe_unused max310x_suspend(struct device *dev)
  986. {
  987. struct max310x_port *s = dev_get_drvdata(dev);
  988. int i;
  989. for (i = 0; i < s->devtype->nr; i++) {
  990. uart_suspend_port(&max310x_uart, &s->p[i].port);
  991. s->devtype->power(&s->p[i].port, 0);
  992. }
  993. return 0;
  994. }
  995. static int __maybe_unused max310x_resume(struct device *dev)
  996. {
  997. struct max310x_port *s = dev_get_drvdata(dev);
  998. int i;
  999. for (i = 0; i < s->devtype->nr; i++) {
  1000. s->devtype->power(&s->p[i].port, 1);
  1001. uart_resume_port(&max310x_uart, &s->p[i].port);
  1002. }
  1003. return 0;
  1004. }
  1005. static SIMPLE_DEV_PM_OPS(max310x_pm_ops, max310x_suspend, max310x_resume);
  1006. #ifdef CONFIG_GPIOLIB
  1007. static int max310x_gpio_get(struct gpio_chip *chip, unsigned offset)
  1008. {
  1009. unsigned int val;
  1010. struct max310x_port *s = gpiochip_get_data(chip);
  1011. struct uart_port *port = &s->p[offset / 4].port;
  1012. val = max310x_port_read(port, MAX310X_GPIODATA_REG);
  1013. return !!((val >> 4) & (1 << (offset % 4)));
  1014. }
  1015. static void max310x_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1016. {
  1017. struct max310x_port *s = gpiochip_get_data(chip);
  1018. struct uart_port *port = &s->p[offset / 4].port;
  1019. max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
  1020. value ? 1 << (offset % 4) : 0);
  1021. }
  1022. static int max310x_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
  1023. {
  1024. struct max310x_port *s = gpiochip_get_data(chip);
  1025. struct uart_port *port = &s->p[offset / 4].port;
  1026. max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4), 0);
  1027. return 0;
  1028. }
  1029. static int max310x_gpio_direction_output(struct gpio_chip *chip,
  1030. unsigned offset, int value)
  1031. {
  1032. struct max310x_port *s = gpiochip_get_data(chip);
  1033. struct uart_port *port = &s->p[offset / 4].port;
  1034. max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
  1035. value ? 1 << (offset % 4) : 0);
  1036. max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4),
  1037. 1 << (offset % 4));
  1038. return 0;
  1039. }
  1040. static int max310x_gpio_set_config(struct gpio_chip *chip, unsigned int offset,
  1041. unsigned long config)
  1042. {
  1043. struct max310x_port *s = gpiochip_get_data(chip);
  1044. struct uart_port *port = &s->p[offset / 4].port;
  1045. switch (pinconf_to_config_param(config)) {
  1046. case PIN_CONFIG_DRIVE_OPEN_DRAIN:
  1047. max310x_port_update(port, MAX310X_GPIOCFG_REG,
  1048. 1 << ((offset % 4) + 4),
  1049. 1 << ((offset % 4) + 4));
  1050. return 0;
  1051. case PIN_CONFIG_DRIVE_PUSH_PULL:
  1052. max310x_port_update(port, MAX310X_GPIOCFG_REG,
  1053. 1 << ((offset % 4) + 4), 0);
  1054. return 0;
  1055. default:
  1056. return -ENOTSUPP;
  1057. }
  1058. }
  1059. #endif
  1060. static const struct serial_rs485 max310x_rs485_supported = {
  1061. .flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND | SER_RS485_RX_DURING_TX,
  1062. .delay_rts_before_send = 1,
  1063. .delay_rts_after_send = 1,
  1064. };
  1065. static int max310x_probe(struct device *dev, const struct max310x_devtype *devtype,
  1066. const struct max310x_if_cfg *if_cfg,
  1067. struct regmap *regmaps[], int irq)
  1068. {
  1069. int i, ret, fmin, fmax, freq;
  1070. struct max310x_port *s;
  1071. u32 uartclk = 0;
  1072. bool xtal;
  1073. for (i = 0; i < devtype->nr; i++)
  1074. if (IS_ERR(regmaps[i]))
  1075. return PTR_ERR(regmaps[i]);
  1076. /* Alloc port structure */
  1077. s = devm_kzalloc(dev, struct_size(s, p, devtype->nr), GFP_KERNEL);
  1078. if (!s) {
  1079. dev_err(dev, "Error allocating port structure\n");
  1080. return -ENOMEM;
  1081. }
  1082. /* Always ask for fixed clock rate from a property. */
  1083. device_property_read_u32(dev, "clock-frequency", &uartclk);
  1084. xtal = device_property_match_string(dev, "clock-names", "osc") < 0;
  1085. if (xtal)
  1086. s->clk = devm_clk_get_optional(dev, "xtal");
  1087. else
  1088. s->clk = devm_clk_get_optional(dev, "osc");
  1089. if (IS_ERR(s->clk))
  1090. return PTR_ERR(s->clk);
  1091. ret = clk_prepare_enable(s->clk);
  1092. if (ret)
  1093. return ret;
  1094. freq = clk_get_rate(s->clk);
  1095. if (freq == 0)
  1096. freq = uartclk;
  1097. if (freq == 0) {
  1098. dev_err(dev, "Cannot get clock rate\n");
  1099. ret = -EINVAL;
  1100. goto out_clk;
  1101. }
  1102. if (xtal) {
  1103. fmin = 1000000;
  1104. fmax = 4000000;
  1105. } else {
  1106. fmin = 500000;
  1107. fmax = 35000000;
  1108. }
  1109. /* Check frequency limits */
  1110. if (freq < fmin || freq > fmax) {
  1111. ret = -ERANGE;
  1112. goto out_clk;
  1113. }
  1114. s->regmap = regmaps[0];
  1115. s->devtype = devtype;
  1116. s->if_cfg = if_cfg;
  1117. dev_set_drvdata(dev, s);
  1118. /* Check device to ensure we are talking to what we expect */
  1119. ret = devtype->detect(dev);
  1120. if (ret)
  1121. goto out_clk;
  1122. for (i = 0; i < devtype->nr; i++) {
  1123. /* Reset port */
  1124. regmap_write(regmaps[i], MAX310X_MODE2_REG,
  1125. MAX310X_MODE2_RST_BIT);
  1126. /* Clear port reset */
  1127. regmap_write(regmaps[i], MAX310X_MODE2_REG, 0);
  1128. /* Wait for port startup */
  1129. do {
  1130. regmap_read(regmaps[i], MAX310X_BRGDIVLSB_REG, &ret);
  1131. } while (ret != 0x01);
  1132. regmap_write(regmaps[i], MAX310X_MODE1_REG, devtype->mode1);
  1133. }
  1134. uartclk = max310x_set_ref_clk(dev, s, freq, xtal);
  1135. dev_dbg(dev, "Reference clock set to %i Hz\n", uartclk);
  1136. for (i = 0; i < devtype->nr; i++) {
  1137. unsigned int line;
  1138. line = find_first_zero_bit(max310x_lines, MAX310X_UART_NRMAX);
  1139. if (line == MAX310X_UART_NRMAX) {
  1140. ret = -ERANGE;
  1141. goto out_uart;
  1142. }
  1143. /* Initialize port data */
  1144. s->p[i].port.line = line;
  1145. s->p[i].port.dev = dev;
  1146. s->p[i].port.irq = irq;
  1147. s->p[i].port.type = PORT_MAX310X;
  1148. s->p[i].port.fifosize = MAX310X_FIFO_SIZE;
  1149. s->p[i].port.flags = UPF_FIXED_TYPE | UPF_LOW_LATENCY;
  1150. s->p[i].port.iotype = UPIO_PORT;
  1151. s->p[i].port.iobase = i;
  1152. s->p[i].port.membase = (void __iomem *)~0;
  1153. s->p[i].port.uartclk = uartclk;
  1154. s->p[i].port.rs485_config = max310x_rs485_config;
  1155. s->p[i].port.rs485_supported = max310x_rs485_supported;
  1156. s->p[i].port.ops = &max310x_ops;
  1157. s->p[i].regmap = regmaps[i];
  1158. /* Disable all interrupts */
  1159. max310x_port_write(&s->p[i].port, MAX310X_IRQEN_REG, 0);
  1160. /* Clear IRQ status register */
  1161. max310x_port_read(&s->p[i].port, MAX310X_IRQSTS_REG);
  1162. /* Initialize queue for start TX */
  1163. INIT_WORK(&s->p[i].tx_work, max310x_tx_proc);
  1164. /* Initialize queue for changing LOOPBACK mode */
  1165. INIT_WORK(&s->p[i].md_work, max310x_md_proc);
  1166. /* Initialize queue for changing RS485 mode */
  1167. INIT_WORK(&s->p[i].rs_work, max310x_rs_proc);
  1168. /* Register port */
  1169. ret = uart_add_one_port(&max310x_uart, &s->p[i].port);
  1170. if (ret) {
  1171. s->p[i].port.dev = NULL;
  1172. goto out_uart;
  1173. }
  1174. set_bit(line, max310x_lines);
  1175. /* Go to suspend mode */
  1176. devtype->power(&s->p[i].port, 0);
  1177. }
  1178. #ifdef CONFIG_GPIOLIB
  1179. /* Setup GPIO cotroller */
  1180. s->gpio.owner = THIS_MODULE;
  1181. s->gpio.parent = dev;
  1182. s->gpio.label = devtype->name;
  1183. s->gpio.direction_input = max310x_gpio_direction_input;
  1184. s->gpio.get = max310x_gpio_get;
  1185. s->gpio.direction_output= max310x_gpio_direction_output;
  1186. s->gpio.set = max310x_gpio_set;
  1187. s->gpio.set_config = max310x_gpio_set_config;
  1188. s->gpio.base = -1;
  1189. s->gpio.ngpio = devtype->nr * 4;
  1190. s->gpio.can_sleep = 1;
  1191. ret = devm_gpiochip_add_data(dev, &s->gpio, s);
  1192. if (ret)
  1193. goto out_uart;
  1194. #endif
  1195. /* Setup interrupt */
  1196. ret = devm_request_threaded_irq(dev, irq, NULL, max310x_ist,
  1197. IRQF_ONESHOT | IRQF_SHARED, dev_name(dev), s);
  1198. if (!ret)
  1199. return 0;
  1200. dev_err(dev, "Unable to reguest IRQ %i\n", irq);
  1201. out_uart:
  1202. for (i = 0; i < devtype->nr; i++) {
  1203. if (s->p[i].port.dev) {
  1204. uart_remove_one_port(&max310x_uart, &s->p[i].port);
  1205. clear_bit(s->p[i].port.line, max310x_lines);
  1206. }
  1207. }
  1208. out_clk:
  1209. clk_disable_unprepare(s->clk);
  1210. return ret;
  1211. }
  1212. static void max310x_remove(struct device *dev)
  1213. {
  1214. struct max310x_port *s = dev_get_drvdata(dev);
  1215. int i;
  1216. for (i = 0; i < s->devtype->nr; i++) {
  1217. cancel_work_sync(&s->p[i].tx_work);
  1218. cancel_work_sync(&s->p[i].md_work);
  1219. cancel_work_sync(&s->p[i].rs_work);
  1220. uart_remove_one_port(&max310x_uart, &s->p[i].port);
  1221. clear_bit(s->p[i].port.line, max310x_lines);
  1222. s->devtype->power(&s->p[i].port, 0);
  1223. }
  1224. clk_disable_unprepare(s->clk);
  1225. }
  1226. static const struct of_device_id __maybe_unused max310x_dt_ids[] = {
  1227. { .compatible = "maxim,max3107", .data = &max3107_devtype, },
  1228. { .compatible = "maxim,max3108", .data = &max3108_devtype, },
  1229. { .compatible = "maxim,max3109", .data = &max3109_devtype, },
  1230. { .compatible = "maxim,max14830", .data = &max14830_devtype },
  1231. { }
  1232. };
  1233. MODULE_DEVICE_TABLE(of, max310x_dt_ids);
  1234. static struct regmap_config regcfg = {
  1235. .reg_bits = 8,
  1236. .val_bits = 8,
  1237. .write_flag_mask = MAX310X_WRITE_BIT,
  1238. .cache_type = REGCACHE_RBTREE,
  1239. .max_register = MAX310X_REG_1F,
  1240. .writeable_reg = max310x_reg_writeable,
  1241. .volatile_reg = max310x_reg_volatile,
  1242. .precious_reg = max310x_reg_precious,
  1243. .writeable_noinc_reg = max310x_reg_noinc,
  1244. .readable_noinc_reg = max310x_reg_noinc,
  1245. .max_raw_read = MAX310X_FIFO_SIZE,
  1246. .max_raw_write = MAX310X_FIFO_SIZE,
  1247. };
  1248. #ifdef CONFIG_SPI_MASTER
  1249. static int max310x_spi_extended_reg_enable(struct device *dev, bool enable)
  1250. {
  1251. struct max310x_port *s = dev_get_drvdata(dev);
  1252. return regmap_write(s->regmap, MAX310X_GLOBALCMD_REG,
  1253. enable ? MAX310X_EXTREG_ENBL : MAX310X_EXTREG_DSBL);
  1254. }
  1255. static const struct max310x_if_cfg __maybe_unused max310x_spi_if_cfg = {
  1256. .extended_reg_enable = max310x_spi_extended_reg_enable,
  1257. .rev_id_reg = MAX310X_SPI_REVID_EXTREG,
  1258. };
  1259. static int max310x_spi_probe(struct spi_device *spi)
  1260. {
  1261. const struct max310x_devtype *devtype;
  1262. struct regmap *regmaps[4];
  1263. unsigned int i;
  1264. int ret;
  1265. /* Setup SPI bus */
  1266. spi->bits_per_word = 8;
  1267. spi->mode = spi->mode ? : SPI_MODE_0;
  1268. spi->max_speed_hz = spi->max_speed_hz ? : 26000000;
  1269. ret = spi_setup(spi);
  1270. if (ret)
  1271. return ret;
  1272. devtype = device_get_match_data(&spi->dev);
  1273. if (!devtype)
  1274. devtype = (struct max310x_devtype *)spi_get_device_id(spi)->driver_data;
  1275. for (i = 0; i < devtype->nr; i++) {
  1276. u8 port_mask = i * 0x20;
  1277. regcfg.read_flag_mask = port_mask;
  1278. regcfg.write_flag_mask = port_mask | MAX310X_WRITE_BIT;
  1279. regmaps[i] = devm_regmap_init_spi(spi, &regcfg);
  1280. }
  1281. return max310x_probe(&spi->dev, devtype, &max310x_spi_if_cfg, regmaps, spi->irq);
  1282. }
  1283. static void max310x_spi_remove(struct spi_device *spi)
  1284. {
  1285. max310x_remove(&spi->dev);
  1286. }
  1287. static const struct spi_device_id max310x_id_table[] = {
  1288. { "max3107", (kernel_ulong_t)&max3107_devtype, },
  1289. { "max3108", (kernel_ulong_t)&max3108_devtype, },
  1290. { "max3109", (kernel_ulong_t)&max3109_devtype, },
  1291. { "max14830", (kernel_ulong_t)&max14830_devtype, },
  1292. { }
  1293. };
  1294. MODULE_DEVICE_TABLE(spi, max310x_id_table);
  1295. static struct spi_driver max310x_spi_driver = {
  1296. .driver = {
  1297. .name = MAX310X_NAME,
  1298. .of_match_table = max310x_dt_ids,
  1299. .pm = &max310x_pm_ops,
  1300. },
  1301. .probe = max310x_spi_probe,
  1302. .remove = max310x_spi_remove,
  1303. .id_table = max310x_id_table,
  1304. };
  1305. #endif
  1306. #ifdef CONFIG_I2C
  1307. static int max310x_i2c_extended_reg_enable(struct device *dev, bool enable)
  1308. {
  1309. return 0;
  1310. }
  1311. static struct regmap_config regcfg_i2c = {
  1312. .reg_bits = 8,
  1313. .val_bits = 8,
  1314. .cache_type = REGCACHE_RBTREE,
  1315. .writeable_reg = max310x_reg_writeable,
  1316. .volatile_reg = max310x_reg_volatile,
  1317. .precious_reg = max310x_reg_precious,
  1318. .max_register = MAX310X_I2C_REVID_EXTREG,
  1319. .writeable_noinc_reg = max310x_reg_noinc,
  1320. .readable_noinc_reg = max310x_reg_noinc,
  1321. .max_raw_read = MAX310X_FIFO_SIZE,
  1322. .max_raw_write = MAX310X_FIFO_SIZE,
  1323. };
  1324. static const struct max310x_if_cfg max310x_i2c_if_cfg = {
  1325. .extended_reg_enable = max310x_i2c_extended_reg_enable,
  1326. .rev_id_reg = MAX310X_I2C_REVID_EXTREG,
  1327. };
  1328. static unsigned short max310x_i2c_slave_addr(unsigned short addr,
  1329. unsigned int nr)
  1330. {
  1331. /*
  1332. * For MAX14830 and MAX3109, the slave address depends on what the
  1333. * A0 and A1 pins are tied to.
  1334. * See Table I2C Address Map of the datasheet.
  1335. * Based on that table, the following formulas were determined.
  1336. * UART1 - UART0 = 0x10
  1337. * UART2 - UART1 = 0x20 + 0x10
  1338. * UART3 - UART2 = 0x10
  1339. */
  1340. addr -= nr * 0x10;
  1341. if (nr >= 2)
  1342. addr -= 0x20;
  1343. return addr;
  1344. }
  1345. static int max310x_i2c_probe(struct i2c_client *client)
  1346. {
  1347. const struct max310x_devtype *devtype =
  1348. device_get_match_data(&client->dev);
  1349. struct i2c_client *port_client;
  1350. struct regmap *regmaps[4];
  1351. unsigned int i;
  1352. u8 port_addr;
  1353. if (client->addr < devtype->slave_addr.min ||
  1354. client->addr > devtype->slave_addr.max)
  1355. return dev_err_probe(&client->dev, -EINVAL,
  1356. "Slave addr 0x%x outside of range [0x%x, 0x%x]\n",
  1357. client->addr, devtype->slave_addr.min,
  1358. devtype->slave_addr.max);
  1359. regmaps[0] = devm_regmap_init_i2c(client, &regcfg_i2c);
  1360. for (i = 1; i < devtype->nr; i++) {
  1361. port_addr = max310x_i2c_slave_addr(client->addr, i);
  1362. port_client = devm_i2c_new_dummy_device(&client->dev,
  1363. client->adapter,
  1364. port_addr);
  1365. regmaps[i] = devm_regmap_init_i2c(port_client, &regcfg_i2c);
  1366. }
  1367. return max310x_probe(&client->dev, devtype, &max310x_i2c_if_cfg,
  1368. regmaps, client->irq);
  1369. }
  1370. static void max310x_i2c_remove(struct i2c_client *client)
  1371. {
  1372. max310x_remove(&client->dev);
  1373. }
  1374. static struct i2c_driver max310x_i2c_driver = {
  1375. .driver = {
  1376. .name = MAX310X_NAME,
  1377. .of_match_table = max310x_dt_ids,
  1378. .pm = &max310x_pm_ops,
  1379. },
  1380. .probe_new = max310x_i2c_probe,
  1381. .remove = max310x_i2c_remove,
  1382. };
  1383. #endif
  1384. static int __init max310x_uart_init(void)
  1385. {
  1386. int ret;
  1387. bitmap_zero(max310x_lines, MAX310X_UART_NRMAX);
  1388. ret = uart_register_driver(&max310x_uart);
  1389. if (ret)
  1390. return ret;
  1391. #ifdef CONFIG_SPI_MASTER
  1392. ret = spi_register_driver(&max310x_spi_driver);
  1393. if (ret)
  1394. goto err_spi_register;
  1395. #endif
  1396. #ifdef CONFIG_I2C
  1397. ret = i2c_add_driver(&max310x_i2c_driver);
  1398. if (ret)
  1399. goto err_i2c_register;
  1400. #endif
  1401. return 0;
  1402. #ifdef CONFIG_I2C
  1403. err_i2c_register:
  1404. spi_unregister_driver(&max310x_spi_driver);
  1405. #endif
  1406. err_spi_register:
  1407. uart_unregister_driver(&max310x_uart);
  1408. return ret;
  1409. }
  1410. module_init(max310x_uart_init);
  1411. static void __exit max310x_uart_exit(void)
  1412. {
  1413. #ifdef CONFIG_I2C
  1414. i2c_del_driver(&max310x_i2c_driver);
  1415. #endif
  1416. #ifdef CONFIG_SPI_MASTER
  1417. spi_unregister_driver(&max310x_spi_driver);
  1418. #endif
  1419. uart_unregister_driver(&max310x_uart);
  1420. }
  1421. module_exit(max310x_uart_exit);
  1422. MODULE_LICENSE("GPL");
  1423. MODULE_AUTHOR("Alexander Shiyan <[email protected]>");
  1424. MODULE_DESCRIPTION("MAX310X serial driver");