lpc32xx_hs.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * High Speed Serial Ports on NXP LPC32xx SoC
  4. *
  5. * Authors: Kevin Wells <[email protected]>
  6. * Roland Stigge <[email protected]>
  7. *
  8. * Copyright (C) 2010 NXP Semiconductors
  9. * Copyright (C) 2012 Roland Stigge
  10. */
  11. #include <linux/module.h>
  12. #include <linux/ioport.h>
  13. #include <linux/init.h>
  14. #include <linux/console.h>
  15. #include <linux/sysrq.h>
  16. #include <linux/tty.h>
  17. #include <linux/tty_flip.h>
  18. #include <linux/serial_core.h>
  19. #include <linux/serial.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/delay.h>
  22. #include <linux/nmi.h>
  23. #include <linux/io.h>
  24. #include <linux/irq.h>
  25. #include <linux/of.h>
  26. #include <linux/sizes.h>
  27. #include <linux/soc/nxp/lpc32xx-misc.h>
  28. /*
  29. * High Speed UART register offsets
  30. */
  31. #define LPC32XX_HSUART_FIFO(x) ((x) + 0x00)
  32. #define LPC32XX_HSUART_LEVEL(x) ((x) + 0x04)
  33. #define LPC32XX_HSUART_IIR(x) ((x) + 0x08)
  34. #define LPC32XX_HSUART_CTRL(x) ((x) + 0x0C)
  35. #define LPC32XX_HSUART_RATE(x) ((x) + 0x10)
  36. #define LPC32XX_HSU_BREAK_DATA (1 << 10)
  37. #define LPC32XX_HSU_ERROR_DATA (1 << 9)
  38. #define LPC32XX_HSU_RX_EMPTY (1 << 8)
  39. #define LPC32XX_HSU_TX_LEV(n) (((n) >> 8) & 0xFF)
  40. #define LPC32XX_HSU_RX_LEV(n) ((n) & 0xFF)
  41. #define LPC32XX_HSU_TX_INT_SET (1 << 6)
  42. #define LPC32XX_HSU_RX_OE_INT (1 << 5)
  43. #define LPC32XX_HSU_BRK_INT (1 << 4)
  44. #define LPC32XX_HSU_FE_INT (1 << 3)
  45. #define LPC32XX_HSU_RX_TIMEOUT_INT (1 << 2)
  46. #define LPC32XX_HSU_RX_TRIG_INT (1 << 1)
  47. #define LPC32XX_HSU_TX_INT (1 << 0)
  48. #define LPC32XX_HSU_HRTS_INV (1 << 21)
  49. #define LPC32XX_HSU_HRTS_TRIG_8B (0x0 << 19)
  50. #define LPC32XX_HSU_HRTS_TRIG_16B (0x1 << 19)
  51. #define LPC32XX_HSU_HRTS_TRIG_32B (0x2 << 19)
  52. #define LPC32XX_HSU_HRTS_TRIG_48B (0x3 << 19)
  53. #define LPC32XX_HSU_HRTS_EN (1 << 18)
  54. #define LPC32XX_HSU_TMO_DISABLED (0x0 << 16)
  55. #define LPC32XX_HSU_TMO_INACT_4B (0x1 << 16)
  56. #define LPC32XX_HSU_TMO_INACT_8B (0x2 << 16)
  57. #define LPC32XX_HSU_TMO_INACT_16B (0x3 << 16)
  58. #define LPC32XX_HSU_HCTS_INV (1 << 15)
  59. #define LPC32XX_HSU_HCTS_EN (1 << 14)
  60. #define LPC32XX_HSU_OFFSET(n) ((n) << 9)
  61. #define LPC32XX_HSU_BREAK (1 << 8)
  62. #define LPC32XX_HSU_ERR_INT_EN (1 << 7)
  63. #define LPC32XX_HSU_RX_INT_EN (1 << 6)
  64. #define LPC32XX_HSU_TX_INT_EN (1 << 5)
  65. #define LPC32XX_HSU_RX_TL1B (0x0 << 2)
  66. #define LPC32XX_HSU_RX_TL4B (0x1 << 2)
  67. #define LPC32XX_HSU_RX_TL8B (0x2 << 2)
  68. #define LPC32XX_HSU_RX_TL16B (0x3 << 2)
  69. #define LPC32XX_HSU_RX_TL32B (0x4 << 2)
  70. #define LPC32XX_HSU_RX_TL48B (0x5 << 2)
  71. #define LPC32XX_HSU_TX_TLEMPTY (0x0 << 0)
  72. #define LPC32XX_HSU_TX_TL0B (0x0 << 0)
  73. #define LPC32XX_HSU_TX_TL4B (0x1 << 0)
  74. #define LPC32XX_HSU_TX_TL8B (0x2 << 0)
  75. #define LPC32XX_HSU_TX_TL16B (0x3 << 0)
  76. #define LPC32XX_MAIN_OSC_FREQ 13000000
  77. #define MODNAME "lpc32xx_hsuart"
  78. struct lpc32xx_hsuart_port {
  79. struct uart_port port;
  80. };
  81. #define FIFO_READ_LIMIT 128
  82. #define MAX_PORTS 3
  83. #define LPC32XX_TTY_NAME "ttyTX"
  84. static struct lpc32xx_hsuart_port lpc32xx_hs_ports[MAX_PORTS];
  85. #ifdef CONFIG_SERIAL_HS_LPC32XX_CONSOLE
  86. static void wait_for_xmit_empty(struct uart_port *port)
  87. {
  88. unsigned int timeout = 10000;
  89. do {
  90. if (LPC32XX_HSU_TX_LEV(readl(LPC32XX_HSUART_LEVEL(
  91. port->membase))) == 0)
  92. break;
  93. if (--timeout == 0)
  94. break;
  95. udelay(1);
  96. } while (1);
  97. }
  98. static void wait_for_xmit_ready(struct uart_port *port)
  99. {
  100. unsigned int timeout = 10000;
  101. while (1) {
  102. if (LPC32XX_HSU_TX_LEV(readl(LPC32XX_HSUART_LEVEL(
  103. port->membase))) < 32)
  104. break;
  105. if (--timeout == 0)
  106. break;
  107. udelay(1);
  108. }
  109. }
  110. static void lpc32xx_hsuart_console_putchar(struct uart_port *port, unsigned char ch)
  111. {
  112. wait_for_xmit_ready(port);
  113. writel((u32)ch, LPC32XX_HSUART_FIFO(port->membase));
  114. }
  115. static void lpc32xx_hsuart_console_write(struct console *co, const char *s,
  116. unsigned int count)
  117. {
  118. struct lpc32xx_hsuart_port *up = &lpc32xx_hs_ports[co->index];
  119. unsigned long flags;
  120. int locked = 1;
  121. touch_nmi_watchdog();
  122. local_irq_save(flags);
  123. if (up->port.sysrq)
  124. locked = 0;
  125. else if (oops_in_progress)
  126. locked = spin_trylock(&up->port.lock);
  127. else
  128. spin_lock(&up->port.lock);
  129. uart_console_write(&up->port, s, count, lpc32xx_hsuart_console_putchar);
  130. wait_for_xmit_empty(&up->port);
  131. if (locked)
  132. spin_unlock(&up->port.lock);
  133. local_irq_restore(flags);
  134. }
  135. static int __init lpc32xx_hsuart_console_setup(struct console *co,
  136. char *options)
  137. {
  138. struct uart_port *port;
  139. int baud = 115200;
  140. int bits = 8;
  141. int parity = 'n';
  142. int flow = 'n';
  143. if (co->index >= MAX_PORTS)
  144. co->index = 0;
  145. port = &lpc32xx_hs_ports[co->index].port;
  146. if (!port->membase)
  147. return -ENODEV;
  148. if (options)
  149. uart_parse_options(options, &baud, &parity, &bits, &flow);
  150. lpc32xx_loopback_set(port->mapbase, 0); /* get out of loopback mode */
  151. return uart_set_options(port, co, baud, parity, bits, flow);
  152. }
  153. static struct uart_driver lpc32xx_hsuart_reg;
  154. static struct console lpc32xx_hsuart_console = {
  155. .name = LPC32XX_TTY_NAME,
  156. .write = lpc32xx_hsuart_console_write,
  157. .device = uart_console_device,
  158. .setup = lpc32xx_hsuart_console_setup,
  159. .flags = CON_PRINTBUFFER,
  160. .index = -1,
  161. .data = &lpc32xx_hsuart_reg,
  162. };
  163. static int __init lpc32xx_hsuart_console_init(void)
  164. {
  165. register_console(&lpc32xx_hsuart_console);
  166. return 0;
  167. }
  168. console_initcall(lpc32xx_hsuart_console_init);
  169. #define LPC32XX_HSUART_CONSOLE (&lpc32xx_hsuart_console)
  170. #else
  171. #define LPC32XX_HSUART_CONSOLE NULL
  172. #endif
  173. static struct uart_driver lpc32xx_hs_reg = {
  174. .owner = THIS_MODULE,
  175. .driver_name = MODNAME,
  176. .dev_name = LPC32XX_TTY_NAME,
  177. .nr = MAX_PORTS,
  178. .cons = LPC32XX_HSUART_CONSOLE,
  179. };
  180. static int uarts_registered;
  181. static unsigned int __serial_get_clock_div(unsigned long uartclk,
  182. unsigned long rate)
  183. {
  184. u32 div, goodrate, hsu_rate, l_hsu_rate, comprate;
  185. u32 rate_diff;
  186. /* Find the closest divider to get the desired clock rate */
  187. div = uartclk / rate;
  188. goodrate = hsu_rate = (div / 14) - 1;
  189. if (hsu_rate != 0)
  190. hsu_rate--;
  191. /* Tweak divider */
  192. l_hsu_rate = hsu_rate + 3;
  193. rate_diff = 0xFFFFFFFF;
  194. while (hsu_rate < l_hsu_rate) {
  195. comprate = uartclk / ((hsu_rate + 1) * 14);
  196. if (abs(comprate - rate) < rate_diff) {
  197. goodrate = hsu_rate;
  198. rate_diff = abs(comprate - rate);
  199. }
  200. hsu_rate++;
  201. }
  202. if (hsu_rate > 0xFF)
  203. hsu_rate = 0xFF;
  204. return goodrate;
  205. }
  206. static void __serial_uart_flush(struct uart_port *port)
  207. {
  208. int cnt = 0;
  209. while ((readl(LPC32XX_HSUART_LEVEL(port->membase)) > 0) &&
  210. (cnt++ < FIFO_READ_LIMIT))
  211. readl(LPC32XX_HSUART_FIFO(port->membase));
  212. }
  213. static void __serial_lpc32xx_rx(struct uart_port *port)
  214. {
  215. struct tty_port *tport = &port->state->port;
  216. unsigned int tmp, flag;
  217. /* Read data from FIFO and push into terminal */
  218. tmp = readl(LPC32XX_HSUART_FIFO(port->membase));
  219. while (!(tmp & LPC32XX_HSU_RX_EMPTY)) {
  220. flag = TTY_NORMAL;
  221. port->icount.rx++;
  222. if (tmp & LPC32XX_HSU_ERROR_DATA) {
  223. /* Framing error */
  224. writel(LPC32XX_HSU_FE_INT,
  225. LPC32XX_HSUART_IIR(port->membase));
  226. port->icount.frame++;
  227. flag = TTY_FRAME;
  228. tty_insert_flip_char(tport, 0, TTY_FRAME);
  229. }
  230. tty_insert_flip_char(tport, (tmp & 0xFF), flag);
  231. tmp = readl(LPC32XX_HSUART_FIFO(port->membase));
  232. }
  233. tty_flip_buffer_push(tport);
  234. }
  235. static void serial_lpc32xx_stop_tx(struct uart_port *port);
  236. static bool serial_lpc32xx_tx_ready(struct uart_port *port)
  237. {
  238. u32 level = readl(LPC32XX_HSUART_LEVEL(port->membase));
  239. return LPC32XX_HSU_TX_LEV(level) < 64;
  240. }
  241. static void __serial_lpc32xx_tx(struct uart_port *port)
  242. {
  243. struct circ_buf *xmit = &port->state->xmit;
  244. if (port->x_char) {
  245. writel((u32)port->x_char, LPC32XX_HSUART_FIFO(port->membase));
  246. port->icount.tx++;
  247. port->x_char = 0;
  248. return;
  249. }
  250. if (uart_circ_empty(xmit) || uart_tx_stopped(port))
  251. goto exit_tx;
  252. /* Transfer data */
  253. while (serial_lpc32xx_tx_ready(port)) {
  254. writel((u32) xmit->buf[xmit->tail],
  255. LPC32XX_HSUART_FIFO(port->membase));
  256. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  257. port->icount.tx++;
  258. if (uart_circ_empty(xmit))
  259. break;
  260. }
  261. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  262. uart_write_wakeup(port);
  263. exit_tx:
  264. if (uart_circ_empty(xmit))
  265. serial_lpc32xx_stop_tx(port);
  266. }
  267. static irqreturn_t serial_lpc32xx_interrupt(int irq, void *dev_id)
  268. {
  269. struct uart_port *port = dev_id;
  270. struct tty_port *tport = &port->state->port;
  271. u32 status;
  272. spin_lock(&port->lock);
  273. /* Read UART status and clear latched interrupts */
  274. status = readl(LPC32XX_HSUART_IIR(port->membase));
  275. if (status & LPC32XX_HSU_BRK_INT) {
  276. /* Break received */
  277. writel(LPC32XX_HSU_BRK_INT, LPC32XX_HSUART_IIR(port->membase));
  278. port->icount.brk++;
  279. uart_handle_break(port);
  280. }
  281. /* Framing error */
  282. if (status & LPC32XX_HSU_FE_INT)
  283. writel(LPC32XX_HSU_FE_INT, LPC32XX_HSUART_IIR(port->membase));
  284. if (status & LPC32XX_HSU_RX_OE_INT) {
  285. /* Receive FIFO overrun */
  286. writel(LPC32XX_HSU_RX_OE_INT,
  287. LPC32XX_HSUART_IIR(port->membase));
  288. port->icount.overrun++;
  289. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  290. tty_flip_buffer_push(tport);
  291. }
  292. /* Data received? */
  293. if (status & (LPC32XX_HSU_RX_TIMEOUT_INT | LPC32XX_HSU_RX_TRIG_INT))
  294. __serial_lpc32xx_rx(port);
  295. /* Transmit data request? */
  296. if ((status & LPC32XX_HSU_TX_INT) && (!uart_tx_stopped(port))) {
  297. writel(LPC32XX_HSU_TX_INT, LPC32XX_HSUART_IIR(port->membase));
  298. __serial_lpc32xx_tx(port);
  299. }
  300. spin_unlock(&port->lock);
  301. return IRQ_HANDLED;
  302. }
  303. /* port->lock is not held. */
  304. static unsigned int serial_lpc32xx_tx_empty(struct uart_port *port)
  305. {
  306. unsigned int ret = 0;
  307. if (LPC32XX_HSU_TX_LEV(readl(LPC32XX_HSUART_LEVEL(port->membase))) == 0)
  308. ret = TIOCSER_TEMT;
  309. return ret;
  310. }
  311. /* port->lock held by caller. */
  312. static void serial_lpc32xx_set_mctrl(struct uart_port *port,
  313. unsigned int mctrl)
  314. {
  315. /* No signals are supported on HS UARTs */
  316. }
  317. /* port->lock is held by caller and interrupts are disabled. */
  318. static unsigned int serial_lpc32xx_get_mctrl(struct uart_port *port)
  319. {
  320. /* No signals are supported on HS UARTs */
  321. return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
  322. }
  323. /* port->lock held by caller. */
  324. static void serial_lpc32xx_stop_tx(struct uart_port *port)
  325. {
  326. u32 tmp;
  327. tmp = readl(LPC32XX_HSUART_CTRL(port->membase));
  328. tmp &= ~LPC32XX_HSU_TX_INT_EN;
  329. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  330. }
  331. /* port->lock held by caller. */
  332. static void serial_lpc32xx_start_tx(struct uart_port *port)
  333. {
  334. u32 tmp;
  335. __serial_lpc32xx_tx(port);
  336. tmp = readl(LPC32XX_HSUART_CTRL(port->membase));
  337. tmp |= LPC32XX_HSU_TX_INT_EN;
  338. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  339. }
  340. /* port->lock held by caller. */
  341. static void serial_lpc32xx_stop_rx(struct uart_port *port)
  342. {
  343. u32 tmp;
  344. tmp = readl(LPC32XX_HSUART_CTRL(port->membase));
  345. tmp &= ~(LPC32XX_HSU_RX_INT_EN | LPC32XX_HSU_ERR_INT_EN);
  346. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  347. writel((LPC32XX_HSU_BRK_INT | LPC32XX_HSU_RX_OE_INT |
  348. LPC32XX_HSU_FE_INT), LPC32XX_HSUART_IIR(port->membase));
  349. }
  350. /* port->lock is not held. */
  351. static void serial_lpc32xx_break_ctl(struct uart_port *port,
  352. int break_state)
  353. {
  354. unsigned long flags;
  355. u32 tmp;
  356. spin_lock_irqsave(&port->lock, flags);
  357. tmp = readl(LPC32XX_HSUART_CTRL(port->membase));
  358. if (break_state != 0)
  359. tmp |= LPC32XX_HSU_BREAK;
  360. else
  361. tmp &= ~LPC32XX_HSU_BREAK;
  362. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  363. spin_unlock_irqrestore(&port->lock, flags);
  364. }
  365. /* port->lock is not held. */
  366. static int serial_lpc32xx_startup(struct uart_port *port)
  367. {
  368. int retval;
  369. unsigned long flags;
  370. u32 tmp;
  371. spin_lock_irqsave(&port->lock, flags);
  372. __serial_uart_flush(port);
  373. writel((LPC32XX_HSU_TX_INT | LPC32XX_HSU_FE_INT |
  374. LPC32XX_HSU_BRK_INT | LPC32XX_HSU_RX_OE_INT),
  375. LPC32XX_HSUART_IIR(port->membase));
  376. writel(0xFF, LPC32XX_HSUART_RATE(port->membase));
  377. /*
  378. * Set receiver timeout, HSU offset of 20, no break, no interrupts,
  379. * and default FIFO trigger levels
  380. */
  381. tmp = LPC32XX_HSU_TX_TL8B | LPC32XX_HSU_RX_TL32B |
  382. LPC32XX_HSU_OFFSET(20) | LPC32XX_HSU_TMO_INACT_4B;
  383. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  384. lpc32xx_loopback_set(port->mapbase, 0); /* get out of loopback mode */
  385. spin_unlock_irqrestore(&port->lock, flags);
  386. retval = request_irq(port->irq, serial_lpc32xx_interrupt,
  387. 0, MODNAME, port);
  388. if (!retval)
  389. writel((tmp | LPC32XX_HSU_RX_INT_EN | LPC32XX_HSU_ERR_INT_EN),
  390. LPC32XX_HSUART_CTRL(port->membase));
  391. return retval;
  392. }
  393. /* port->lock is not held. */
  394. static void serial_lpc32xx_shutdown(struct uart_port *port)
  395. {
  396. u32 tmp;
  397. unsigned long flags;
  398. spin_lock_irqsave(&port->lock, flags);
  399. tmp = LPC32XX_HSU_TX_TL8B | LPC32XX_HSU_RX_TL32B |
  400. LPC32XX_HSU_OFFSET(20) | LPC32XX_HSU_TMO_INACT_4B;
  401. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  402. lpc32xx_loopback_set(port->mapbase, 1); /* go to loopback mode */
  403. spin_unlock_irqrestore(&port->lock, flags);
  404. free_irq(port->irq, port);
  405. }
  406. /* port->lock is not held. */
  407. static void serial_lpc32xx_set_termios(struct uart_port *port,
  408. struct ktermios *termios,
  409. const struct ktermios *old)
  410. {
  411. unsigned long flags;
  412. unsigned int baud, quot;
  413. u32 tmp;
  414. /* Always 8-bit, no parity, 1 stop bit */
  415. termios->c_cflag &= ~(CSIZE | CSTOPB | PARENB | PARODD);
  416. termios->c_cflag |= CS8;
  417. termios->c_cflag &= ~(HUPCL | CMSPAR | CLOCAL | CRTSCTS);
  418. baud = uart_get_baud_rate(port, termios, old, 0,
  419. port->uartclk / 14);
  420. quot = __serial_get_clock_div(port->uartclk, baud);
  421. spin_lock_irqsave(&port->lock, flags);
  422. /* Ignore characters? */
  423. tmp = readl(LPC32XX_HSUART_CTRL(port->membase));
  424. if ((termios->c_cflag & CREAD) == 0)
  425. tmp &= ~(LPC32XX_HSU_RX_INT_EN | LPC32XX_HSU_ERR_INT_EN);
  426. else
  427. tmp |= LPC32XX_HSU_RX_INT_EN | LPC32XX_HSU_ERR_INT_EN;
  428. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  429. writel(quot, LPC32XX_HSUART_RATE(port->membase));
  430. uart_update_timeout(port, termios->c_cflag, baud);
  431. spin_unlock_irqrestore(&port->lock, flags);
  432. /* Don't rewrite B0 */
  433. if (tty_termios_baud_rate(termios))
  434. tty_termios_encode_baud_rate(termios, baud, baud);
  435. }
  436. static const char *serial_lpc32xx_type(struct uart_port *port)
  437. {
  438. return MODNAME;
  439. }
  440. static void serial_lpc32xx_release_port(struct uart_port *port)
  441. {
  442. if ((port->iotype == UPIO_MEM32) && (port->mapbase)) {
  443. if (port->flags & UPF_IOREMAP) {
  444. iounmap(port->membase);
  445. port->membase = NULL;
  446. }
  447. release_mem_region(port->mapbase, SZ_4K);
  448. }
  449. }
  450. static int serial_lpc32xx_request_port(struct uart_port *port)
  451. {
  452. int ret = -ENODEV;
  453. if ((port->iotype == UPIO_MEM32) && (port->mapbase)) {
  454. ret = 0;
  455. if (!request_mem_region(port->mapbase, SZ_4K, MODNAME))
  456. ret = -EBUSY;
  457. else if (port->flags & UPF_IOREMAP) {
  458. port->membase = ioremap(port->mapbase, SZ_4K);
  459. if (!port->membase) {
  460. release_mem_region(port->mapbase, SZ_4K);
  461. ret = -ENOMEM;
  462. }
  463. }
  464. }
  465. return ret;
  466. }
  467. static void serial_lpc32xx_config_port(struct uart_port *port, int uflags)
  468. {
  469. int ret;
  470. ret = serial_lpc32xx_request_port(port);
  471. if (ret < 0)
  472. return;
  473. port->type = PORT_UART00;
  474. port->fifosize = 64;
  475. __serial_uart_flush(port);
  476. writel((LPC32XX_HSU_TX_INT | LPC32XX_HSU_FE_INT |
  477. LPC32XX_HSU_BRK_INT | LPC32XX_HSU_RX_OE_INT),
  478. LPC32XX_HSUART_IIR(port->membase));
  479. writel(0xFF, LPC32XX_HSUART_RATE(port->membase));
  480. /* Set receiver timeout, HSU offset of 20, no break, no interrupts,
  481. and default FIFO trigger levels */
  482. writel(LPC32XX_HSU_TX_TL8B | LPC32XX_HSU_RX_TL32B |
  483. LPC32XX_HSU_OFFSET(20) | LPC32XX_HSU_TMO_INACT_4B,
  484. LPC32XX_HSUART_CTRL(port->membase));
  485. }
  486. static int serial_lpc32xx_verify_port(struct uart_port *port,
  487. struct serial_struct *ser)
  488. {
  489. int ret = 0;
  490. if (ser->type != PORT_UART00)
  491. ret = -EINVAL;
  492. return ret;
  493. }
  494. static const struct uart_ops serial_lpc32xx_pops = {
  495. .tx_empty = serial_lpc32xx_tx_empty,
  496. .set_mctrl = serial_lpc32xx_set_mctrl,
  497. .get_mctrl = serial_lpc32xx_get_mctrl,
  498. .stop_tx = serial_lpc32xx_stop_tx,
  499. .start_tx = serial_lpc32xx_start_tx,
  500. .stop_rx = serial_lpc32xx_stop_rx,
  501. .break_ctl = serial_lpc32xx_break_ctl,
  502. .startup = serial_lpc32xx_startup,
  503. .shutdown = serial_lpc32xx_shutdown,
  504. .set_termios = serial_lpc32xx_set_termios,
  505. .type = serial_lpc32xx_type,
  506. .release_port = serial_lpc32xx_release_port,
  507. .request_port = serial_lpc32xx_request_port,
  508. .config_port = serial_lpc32xx_config_port,
  509. .verify_port = serial_lpc32xx_verify_port,
  510. };
  511. /*
  512. * Register a set of serial devices attached to a platform device
  513. */
  514. static int serial_hs_lpc32xx_probe(struct platform_device *pdev)
  515. {
  516. struct lpc32xx_hsuart_port *p = &lpc32xx_hs_ports[uarts_registered];
  517. int ret = 0;
  518. struct resource *res;
  519. if (uarts_registered >= MAX_PORTS) {
  520. dev_err(&pdev->dev,
  521. "Error: Number of possible ports exceeded (%d)!\n",
  522. uarts_registered + 1);
  523. return -ENXIO;
  524. }
  525. memset(p, 0, sizeof(*p));
  526. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  527. if (!res) {
  528. dev_err(&pdev->dev,
  529. "Error getting mem resource for HS UART port %d\n",
  530. uarts_registered);
  531. return -ENXIO;
  532. }
  533. p->port.mapbase = res->start;
  534. p->port.membase = NULL;
  535. ret = platform_get_irq(pdev, 0);
  536. if (ret < 0)
  537. return ret;
  538. p->port.irq = ret;
  539. p->port.iotype = UPIO_MEM32;
  540. p->port.uartclk = LPC32XX_MAIN_OSC_FREQ;
  541. p->port.regshift = 2;
  542. p->port.flags = UPF_BOOT_AUTOCONF | UPF_FIXED_PORT | UPF_IOREMAP;
  543. p->port.dev = &pdev->dev;
  544. p->port.ops = &serial_lpc32xx_pops;
  545. p->port.line = uarts_registered++;
  546. spin_lock_init(&p->port.lock);
  547. /* send port to loopback mode by default */
  548. lpc32xx_loopback_set(p->port.mapbase, 1);
  549. ret = uart_add_one_port(&lpc32xx_hs_reg, &p->port);
  550. platform_set_drvdata(pdev, p);
  551. return ret;
  552. }
  553. /*
  554. * Remove serial ports registered against a platform device.
  555. */
  556. static int serial_hs_lpc32xx_remove(struct platform_device *pdev)
  557. {
  558. struct lpc32xx_hsuart_port *p = platform_get_drvdata(pdev);
  559. uart_remove_one_port(&lpc32xx_hs_reg, &p->port);
  560. return 0;
  561. }
  562. #ifdef CONFIG_PM
  563. static int serial_hs_lpc32xx_suspend(struct platform_device *pdev,
  564. pm_message_t state)
  565. {
  566. struct lpc32xx_hsuart_port *p = platform_get_drvdata(pdev);
  567. uart_suspend_port(&lpc32xx_hs_reg, &p->port);
  568. return 0;
  569. }
  570. static int serial_hs_lpc32xx_resume(struct platform_device *pdev)
  571. {
  572. struct lpc32xx_hsuart_port *p = platform_get_drvdata(pdev);
  573. uart_resume_port(&lpc32xx_hs_reg, &p->port);
  574. return 0;
  575. }
  576. #else
  577. #define serial_hs_lpc32xx_suspend NULL
  578. #define serial_hs_lpc32xx_resume NULL
  579. #endif
  580. static const struct of_device_id serial_hs_lpc32xx_dt_ids[] = {
  581. { .compatible = "nxp,lpc3220-hsuart" },
  582. { /* sentinel */ }
  583. };
  584. MODULE_DEVICE_TABLE(of, serial_hs_lpc32xx_dt_ids);
  585. static struct platform_driver serial_hs_lpc32xx_driver = {
  586. .probe = serial_hs_lpc32xx_probe,
  587. .remove = serial_hs_lpc32xx_remove,
  588. .suspend = serial_hs_lpc32xx_suspend,
  589. .resume = serial_hs_lpc32xx_resume,
  590. .driver = {
  591. .name = MODNAME,
  592. .of_match_table = serial_hs_lpc32xx_dt_ids,
  593. },
  594. };
  595. static int __init lpc32xx_hsuart_init(void)
  596. {
  597. int ret;
  598. ret = uart_register_driver(&lpc32xx_hs_reg);
  599. if (ret)
  600. return ret;
  601. ret = platform_driver_register(&serial_hs_lpc32xx_driver);
  602. if (ret)
  603. uart_unregister_driver(&lpc32xx_hs_reg);
  604. return ret;
  605. }
  606. static void __exit lpc32xx_hsuart_exit(void)
  607. {
  608. platform_driver_unregister(&serial_hs_lpc32xx_driver);
  609. uart_unregister_driver(&lpc32xx_hs_reg);
  610. }
  611. module_init(lpc32xx_hsuart_init);
  612. module_exit(lpc32xx_hsuart_exit);
  613. MODULE_AUTHOR("Kevin Wells <[email protected]>");
  614. MODULE_AUTHOR("Roland Stigge <[email protected]>");
  615. MODULE_DESCRIPTION("NXP LPC32XX High Speed UART driver");
  616. MODULE_LICENSE("GPL");