lantiq.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  4. *
  5. * Copyright (C) 2004 Infineon IFAP DC COM CPE
  6. * Copyright (C) 2007 Felix Fietkau <[email protected]>
  7. * Copyright (C) 2007 John Crispin <[email protected]>
  8. * Copyright (C) 2010 Thomas Langer, <[email protected]>
  9. */
  10. #include <linux/bitfield.h>
  11. #include <linux/clk.h>
  12. #include <linux/console.h>
  13. #include <linux/device.h>
  14. #include <linux/init.h>
  15. #include <linux/io.h>
  16. #include <linux/ioport.h>
  17. #include <linux/lantiq.h>
  18. #include <linux/module.h>
  19. #include <linux/of_platform.h>
  20. #include <linux/serial.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/slab.h>
  23. #include <linux/sysrq.h>
  24. #include <linux/tty.h>
  25. #include <linux/tty_flip.h>
  26. #define PORT_LTQ_ASC 111
  27. #define MAXPORTS 2
  28. #define UART_DUMMY_UER_RX 1
  29. #define DRVNAME "lantiq,asc"
  30. #ifdef __BIG_ENDIAN
  31. #define LTQ_ASC_TBUF (0x0020 + 3)
  32. #define LTQ_ASC_RBUF (0x0024 + 3)
  33. #else
  34. #define LTQ_ASC_TBUF 0x0020
  35. #define LTQ_ASC_RBUF 0x0024
  36. #endif
  37. #define LTQ_ASC_FSTAT 0x0048
  38. #define LTQ_ASC_WHBSTATE 0x0018
  39. #define LTQ_ASC_STATE 0x0014
  40. #define LTQ_ASC_IRNCR 0x00F8
  41. #define LTQ_ASC_CLC 0x0000
  42. #define LTQ_ASC_ID 0x0008
  43. #define LTQ_ASC_PISEL 0x0004
  44. #define LTQ_ASC_TXFCON 0x0044
  45. #define LTQ_ASC_RXFCON 0x0040
  46. #define LTQ_ASC_CON 0x0010
  47. #define LTQ_ASC_BG 0x0050
  48. #define LTQ_ASC_IRNREN 0x00F4
  49. #define ASC_IRNREN_TX 0x1
  50. #define ASC_IRNREN_RX 0x2
  51. #define ASC_IRNREN_ERR 0x4
  52. #define ASC_IRNREN_TX_BUF 0x8
  53. #define ASC_IRNCR_TIR 0x1
  54. #define ASC_IRNCR_RIR 0x2
  55. #define ASC_IRNCR_EIR 0x4
  56. #define ASC_IRNCR_MASK GENMASK(2, 0)
  57. #define ASCOPT_CSIZE 0x3
  58. #define TXFIFO_FL 1
  59. #define RXFIFO_FL 1
  60. #define ASCCLC_DISS 0x2
  61. #define ASCCLC_RMCMASK 0x0000FF00
  62. #define ASCCLC_RMCOFFSET 8
  63. #define ASCCON_M_8ASYNC 0x0
  64. #define ASCCON_M_7ASYNC 0x2
  65. #define ASCCON_ODD 0x00000020
  66. #define ASCCON_STP 0x00000080
  67. #define ASCCON_BRS 0x00000100
  68. #define ASCCON_FDE 0x00000200
  69. #define ASCCON_R 0x00008000
  70. #define ASCCON_FEN 0x00020000
  71. #define ASCCON_ROEN 0x00080000
  72. #define ASCCON_TOEN 0x00100000
  73. #define ASCSTATE_PE 0x00010000
  74. #define ASCSTATE_FE 0x00020000
  75. #define ASCSTATE_ROE 0x00080000
  76. #define ASCSTATE_ANY (ASCSTATE_ROE|ASCSTATE_PE|ASCSTATE_FE)
  77. #define ASCWHBSTATE_CLRREN 0x00000001
  78. #define ASCWHBSTATE_SETREN 0x00000002
  79. #define ASCWHBSTATE_CLRPE 0x00000004
  80. #define ASCWHBSTATE_CLRFE 0x00000008
  81. #define ASCWHBSTATE_CLRROE 0x00000020
  82. #define ASCTXFCON_TXFEN 0x0001
  83. #define ASCTXFCON_TXFFLU 0x0002
  84. #define ASCTXFCON_TXFITLMASK 0x3F00
  85. #define ASCTXFCON_TXFITLOFF 8
  86. #define ASCRXFCON_RXFEN 0x0001
  87. #define ASCRXFCON_RXFFLU 0x0002
  88. #define ASCRXFCON_RXFITLMASK 0x3F00
  89. #define ASCRXFCON_RXFITLOFF 8
  90. #define ASCFSTAT_RXFFLMASK 0x003F
  91. #define ASCFSTAT_TXFFLMASK 0x3F00
  92. #define ASCFSTAT_TXFREEMASK 0x3F000000
  93. static void lqasc_tx_chars(struct uart_port *port);
  94. static struct ltq_uart_port *lqasc_port[MAXPORTS];
  95. static struct uart_driver lqasc_reg;
  96. struct ltq_soc_data {
  97. int (*fetch_irq)(struct device *dev, struct ltq_uart_port *ltq_port);
  98. int (*request_irq)(struct uart_port *port);
  99. void (*free_irq)(struct uart_port *port);
  100. };
  101. struct ltq_uart_port {
  102. struct uart_port port;
  103. /* clock used to derive divider */
  104. struct clk *freqclk;
  105. /* clock gating of the ASC core */
  106. struct clk *clk;
  107. unsigned int tx_irq;
  108. unsigned int rx_irq;
  109. unsigned int err_irq;
  110. unsigned int common_irq;
  111. spinlock_t lock; /* exclusive access for multi core */
  112. const struct ltq_soc_data *soc;
  113. };
  114. static inline void asc_update_bits(u32 clear, u32 set, void __iomem *reg)
  115. {
  116. u32 tmp = __raw_readl(reg);
  117. __raw_writel((tmp & ~clear) | set, reg);
  118. }
  119. static inline struct
  120. ltq_uart_port *to_ltq_uart_port(struct uart_port *port)
  121. {
  122. return container_of(port, struct ltq_uart_port, port);
  123. }
  124. static void
  125. lqasc_stop_tx(struct uart_port *port)
  126. {
  127. return;
  128. }
  129. static bool lqasc_tx_ready(struct uart_port *port)
  130. {
  131. u32 fstat = __raw_readl(port->membase + LTQ_ASC_FSTAT);
  132. return FIELD_GET(ASCFSTAT_TXFREEMASK, fstat);
  133. }
  134. static void
  135. lqasc_start_tx(struct uart_port *port)
  136. {
  137. unsigned long flags;
  138. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  139. spin_lock_irqsave(&ltq_port->lock, flags);
  140. lqasc_tx_chars(port);
  141. spin_unlock_irqrestore(&ltq_port->lock, flags);
  142. return;
  143. }
  144. static void
  145. lqasc_stop_rx(struct uart_port *port)
  146. {
  147. __raw_writel(ASCWHBSTATE_CLRREN, port->membase + LTQ_ASC_WHBSTATE);
  148. }
  149. static int
  150. lqasc_rx_chars(struct uart_port *port)
  151. {
  152. struct tty_port *tport = &port->state->port;
  153. unsigned int ch = 0, rsr = 0, fifocnt;
  154. fifocnt = __raw_readl(port->membase + LTQ_ASC_FSTAT) &
  155. ASCFSTAT_RXFFLMASK;
  156. while (fifocnt--) {
  157. u8 flag = TTY_NORMAL;
  158. ch = readb(port->membase + LTQ_ASC_RBUF);
  159. rsr = (__raw_readl(port->membase + LTQ_ASC_STATE)
  160. & ASCSTATE_ANY) | UART_DUMMY_UER_RX;
  161. tty_flip_buffer_push(tport);
  162. port->icount.rx++;
  163. /*
  164. * Note that the error handling code is
  165. * out of the main execution path
  166. */
  167. if (rsr & ASCSTATE_ANY) {
  168. if (rsr & ASCSTATE_PE) {
  169. port->icount.parity++;
  170. asc_update_bits(0, ASCWHBSTATE_CLRPE,
  171. port->membase + LTQ_ASC_WHBSTATE);
  172. } else if (rsr & ASCSTATE_FE) {
  173. port->icount.frame++;
  174. asc_update_bits(0, ASCWHBSTATE_CLRFE,
  175. port->membase + LTQ_ASC_WHBSTATE);
  176. }
  177. if (rsr & ASCSTATE_ROE) {
  178. port->icount.overrun++;
  179. asc_update_bits(0, ASCWHBSTATE_CLRROE,
  180. port->membase + LTQ_ASC_WHBSTATE);
  181. }
  182. rsr &= port->read_status_mask;
  183. if (rsr & ASCSTATE_PE)
  184. flag = TTY_PARITY;
  185. else if (rsr & ASCSTATE_FE)
  186. flag = TTY_FRAME;
  187. }
  188. if ((rsr & port->ignore_status_mask) == 0)
  189. tty_insert_flip_char(tport, ch, flag);
  190. if (rsr & ASCSTATE_ROE)
  191. /*
  192. * Overrun is special, since it's reported
  193. * immediately, and doesn't affect the current
  194. * character
  195. */
  196. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  197. }
  198. if (ch != 0)
  199. tty_flip_buffer_push(tport);
  200. return 0;
  201. }
  202. static void
  203. lqasc_tx_chars(struct uart_port *port)
  204. {
  205. struct circ_buf *xmit = &port->state->xmit;
  206. if (uart_tx_stopped(port)) {
  207. lqasc_stop_tx(port);
  208. return;
  209. }
  210. while (lqasc_tx_ready(port)) {
  211. if (port->x_char) {
  212. writeb(port->x_char, port->membase + LTQ_ASC_TBUF);
  213. port->icount.tx++;
  214. port->x_char = 0;
  215. continue;
  216. }
  217. if (uart_circ_empty(xmit))
  218. break;
  219. writeb(port->state->xmit.buf[port->state->xmit.tail],
  220. port->membase + LTQ_ASC_TBUF);
  221. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  222. port->icount.tx++;
  223. }
  224. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  225. uart_write_wakeup(port);
  226. }
  227. static irqreturn_t
  228. lqasc_tx_int(int irq, void *_port)
  229. {
  230. unsigned long flags;
  231. struct uart_port *port = (struct uart_port *)_port;
  232. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  233. spin_lock_irqsave(&ltq_port->lock, flags);
  234. __raw_writel(ASC_IRNCR_TIR, port->membase + LTQ_ASC_IRNCR);
  235. spin_unlock_irqrestore(&ltq_port->lock, flags);
  236. lqasc_start_tx(port);
  237. return IRQ_HANDLED;
  238. }
  239. static irqreturn_t
  240. lqasc_err_int(int irq, void *_port)
  241. {
  242. unsigned long flags;
  243. struct uart_port *port = (struct uart_port *)_port;
  244. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  245. spin_lock_irqsave(&ltq_port->lock, flags);
  246. __raw_writel(ASC_IRNCR_EIR, port->membase + LTQ_ASC_IRNCR);
  247. /* clear any pending interrupts */
  248. asc_update_bits(0, ASCWHBSTATE_CLRPE | ASCWHBSTATE_CLRFE |
  249. ASCWHBSTATE_CLRROE, port->membase + LTQ_ASC_WHBSTATE);
  250. spin_unlock_irqrestore(&ltq_port->lock, flags);
  251. return IRQ_HANDLED;
  252. }
  253. static irqreturn_t
  254. lqasc_rx_int(int irq, void *_port)
  255. {
  256. unsigned long flags;
  257. struct uart_port *port = (struct uart_port *)_port;
  258. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  259. spin_lock_irqsave(&ltq_port->lock, flags);
  260. __raw_writel(ASC_IRNCR_RIR, port->membase + LTQ_ASC_IRNCR);
  261. lqasc_rx_chars(port);
  262. spin_unlock_irqrestore(&ltq_port->lock, flags);
  263. return IRQ_HANDLED;
  264. }
  265. static irqreturn_t lqasc_irq(int irq, void *p)
  266. {
  267. unsigned long flags;
  268. u32 stat;
  269. struct uart_port *port = p;
  270. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  271. spin_lock_irqsave(&ltq_port->lock, flags);
  272. stat = readl(port->membase + LTQ_ASC_IRNCR);
  273. spin_unlock_irqrestore(&ltq_port->lock, flags);
  274. if (!(stat & ASC_IRNCR_MASK))
  275. return IRQ_NONE;
  276. if (stat & ASC_IRNCR_TIR)
  277. lqasc_tx_int(irq, p);
  278. if (stat & ASC_IRNCR_RIR)
  279. lqasc_rx_int(irq, p);
  280. if (stat & ASC_IRNCR_EIR)
  281. lqasc_err_int(irq, p);
  282. return IRQ_HANDLED;
  283. }
  284. static unsigned int
  285. lqasc_tx_empty(struct uart_port *port)
  286. {
  287. int status;
  288. status = __raw_readl(port->membase + LTQ_ASC_FSTAT) &
  289. ASCFSTAT_TXFFLMASK;
  290. return status ? 0 : TIOCSER_TEMT;
  291. }
  292. static unsigned int
  293. lqasc_get_mctrl(struct uart_port *port)
  294. {
  295. return TIOCM_CTS | TIOCM_CAR | TIOCM_DSR;
  296. }
  297. static void
  298. lqasc_set_mctrl(struct uart_port *port, u_int mctrl)
  299. {
  300. }
  301. static void
  302. lqasc_break_ctl(struct uart_port *port, int break_state)
  303. {
  304. }
  305. static int
  306. lqasc_startup(struct uart_port *port)
  307. {
  308. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  309. int retval;
  310. unsigned long flags;
  311. if (!IS_ERR(ltq_port->clk))
  312. clk_prepare_enable(ltq_port->clk);
  313. port->uartclk = clk_get_rate(ltq_port->freqclk);
  314. spin_lock_irqsave(&ltq_port->lock, flags);
  315. asc_update_bits(ASCCLC_DISS | ASCCLC_RMCMASK, (1 << ASCCLC_RMCOFFSET),
  316. port->membase + LTQ_ASC_CLC);
  317. __raw_writel(0, port->membase + LTQ_ASC_PISEL);
  318. __raw_writel(
  319. ((TXFIFO_FL << ASCTXFCON_TXFITLOFF) & ASCTXFCON_TXFITLMASK) |
  320. ASCTXFCON_TXFEN | ASCTXFCON_TXFFLU,
  321. port->membase + LTQ_ASC_TXFCON);
  322. __raw_writel(
  323. ((RXFIFO_FL << ASCRXFCON_RXFITLOFF) & ASCRXFCON_RXFITLMASK)
  324. | ASCRXFCON_RXFEN | ASCRXFCON_RXFFLU,
  325. port->membase + LTQ_ASC_RXFCON);
  326. /* make sure other settings are written to hardware before
  327. * setting enable bits
  328. */
  329. wmb();
  330. asc_update_bits(0, ASCCON_M_8ASYNC | ASCCON_FEN | ASCCON_TOEN |
  331. ASCCON_ROEN, port->membase + LTQ_ASC_CON);
  332. spin_unlock_irqrestore(&ltq_port->lock, flags);
  333. retval = ltq_port->soc->request_irq(port);
  334. if (retval)
  335. return retval;
  336. __raw_writel(ASC_IRNREN_RX | ASC_IRNREN_ERR | ASC_IRNREN_TX,
  337. port->membase + LTQ_ASC_IRNREN);
  338. return retval;
  339. }
  340. static void
  341. lqasc_shutdown(struct uart_port *port)
  342. {
  343. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  344. unsigned long flags;
  345. ltq_port->soc->free_irq(port);
  346. spin_lock_irqsave(&ltq_port->lock, flags);
  347. __raw_writel(0, port->membase + LTQ_ASC_CON);
  348. asc_update_bits(ASCRXFCON_RXFEN, ASCRXFCON_RXFFLU,
  349. port->membase + LTQ_ASC_RXFCON);
  350. asc_update_bits(ASCTXFCON_TXFEN, ASCTXFCON_TXFFLU,
  351. port->membase + LTQ_ASC_TXFCON);
  352. spin_unlock_irqrestore(&ltq_port->lock, flags);
  353. if (!IS_ERR(ltq_port->clk))
  354. clk_disable_unprepare(ltq_port->clk);
  355. }
  356. static void
  357. lqasc_set_termios(struct uart_port *port, struct ktermios *new,
  358. const struct ktermios *old)
  359. {
  360. unsigned int cflag;
  361. unsigned int iflag;
  362. unsigned int divisor;
  363. unsigned int baud;
  364. unsigned int con = 0;
  365. unsigned long flags;
  366. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  367. cflag = new->c_cflag;
  368. iflag = new->c_iflag;
  369. switch (cflag & CSIZE) {
  370. case CS7:
  371. con = ASCCON_M_7ASYNC;
  372. break;
  373. case CS5:
  374. case CS6:
  375. default:
  376. new->c_cflag &= ~ CSIZE;
  377. new->c_cflag |= CS8;
  378. con = ASCCON_M_8ASYNC;
  379. break;
  380. }
  381. cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
  382. if (cflag & CSTOPB)
  383. con |= ASCCON_STP;
  384. if (cflag & PARENB) {
  385. if (!(cflag & PARODD))
  386. con &= ~ASCCON_ODD;
  387. else
  388. con |= ASCCON_ODD;
  389. }
  390. port->read_status_mask = ASCSTATE_ROE;
  391. if (iflag & INPCK)
  392. port->read_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
  393. port->ignore_status_mask = 0;
  394. if (iflag & IGNPAR)
  395. port->ignore_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
  396. if (iflag & IGNBRK) {
  397. /*
  398. * If we're ignoring parity and break indicators,
  399. * ignore overruns too (for real raw support).
  400. */
  401. if (iflag & IGNPAR)
  402. port->ignore_status_mask |= ASCSTATE_ROE;
  403. }
  404. if ((cflag & CREAD) == 0)
  405. port->ignore_status_mask |= UART_DUMMY_UER_RX;
  406. /* set error signals - framing, parity and overrun, enable receiver */
  407. con |= ASCCON_FEN | ASCCON_TOEN | ASCCON_ROEN;
  408. spin_lock_irqsave(&ltq_port->lock, flags);
  409. /* set up CON */
  410. asc_update_bits(0, con, port->membase + LTQ_ASC_CON);
  411. /* Set baud rate - take a divider of 2 into account */
  412. baud = uart_get_baud_rate(port, new, old, 0, port->uartclk / 16);
  413. divisor = uart_get_divisor(port, baud);
  414. divisor = divisor / 2 - 1;
  415. /* disable the baudrate generator */
  416. asc_update_bits(ASCCON_R, 0, port->membase + LTQ_ASC_CON);
  417. /* make sure the fractional divider is off */
  418. asc_update_bits(ASCCON_FDE, 0, port->membase + LTQ_ASC_CON);
  419. /* set up to use divisor of 2 */
  420. asc_update_bits(ASCCON_BRS, 0, port->membase + LTQ_ASC_CON);
  421. /* now we can write the new baudrate into the register */
  422. __raw_writel(divisor, port->membase + LTQ_ASC_BG);
  423. /* turn the baudrate generator back on */
  424. asc_update_bits(0, ASCCON_R, port->membase + LTQ_ASC_CON);
  425. /* enable rx */
  426. __raw_writel(ASCWHBSTATE_SETREN, port->membase + LTQ_ASC_WHBSTATE);
  427. spin_unlock_irqrestore(&ltq_port->lock, flags);
  428. /* Don't rewrite B0 */
  429. if (tty_termios_baud_rate(new))
  430. tty_termios_encode_baud_rate(new, baud, baud);
  431. uart_update_timeout(port, cflag, baud);
  432. }
  433. static const char*
  434. lqasc_type(struct uart_port *port)
  435. {
  436. if (port->type == PORT_LTQ_ASC)
  437. return DRVNAME;
  438. else
  439. return NULL;
  440. }
  441. static void
  442. lqasc_release_port(struct uart_port *port)
  443. {
  444. struct platform_device *pdev = to_platform_device(port->dev);
  445. if (port->flags & UPF_IOREMAP) {
  446. devm_iounmap(&pdev->dev, port->membase);
  447. port->membase = NULL;
  448. }
  449. }
  450. static int
  451. lqasc_request_port(struct uart_port *port)
  452. {
  453. struct platform_device *pdev = to_platform_device(port->dev);
  454. struct resource *res;
  455. int size;
  456. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  457. if (!res) {
  458. dev_err(&pdev->dev, "cannot obtain I/O memory region");
  459. return -ENODEV;
  460. }
  461. size = resource_size(res);
  462. res = devm_request_mem_region(&pdev->dev, res->start,
  463. size, dev_name(&pdev->dev));
  464. if (!res) {
  465. dev_err(&pdev->dev, "cannot request I/O memory region");
  466. return -EBUSY;
  467. }
  468. if (port->flags & UPF_IOREMAP) {
  469. port->membase = devm_ioremap(&pdev->dev,
  470. port->mapbase, size);
  471. if (port->membase == NULL)
  472. return -ENOMEM;
  473. }
  474. return 0;
  475. }
  476. static void
  477. lqasc_config_port(struct uart_port *port, int flags)
  478. {
  479. if (flags & UART_CONFIG_TYPE) {
  480. port->type = PORT_LTQ_ASC;
  481. lqasc_request_port(port);
  482. }
  483. }
  484. static int
  485. lqasc_verify_port(struct uart_port *port,
  486. struct serial_struct *ser)
  487. {
  488. int ret = 0;
  489. if (ser->type != PORT_UNKNOWN && ser->type != PORT_LTQ_ASC)
  490. ret = -EINVAL;
  491. if (ser->irq < 0 || ser->irq >= NR_IRQS)
  492. ret = -EINVAL;
  493. if (ser->baud_base < 9600)
  494. ret = -EINVAL;
  495. return ret;
  496. }
  497. static const struct uart_ops lqasc_pops = {
  498. .tx_empty = lqasc_tx_empty,
  499. .set_mctrl = lqasc_set_mctrl,
  500. .get_mctrl = lqasc_get_mctrl,
  501. .stop_tx = lqasc_stop_tx,
  502. .start_tx = lqasc_start_tx,
  503. .stop_rx = lqasc_stop_rx,
  504. .break_ctl = lqasc_break_ctl,
  505. .startup = lqasc_startup,
  506. .shutdown = lqasc_shutdown,
  507. .set_termios = lqasc_set_termios,
  508. .type = lqasc_type,
  509. .release_port = lqasc_release_port,
  510. .request_port = lqasc_request_port,
  511. .config_port = lqasc_config_port,
  512. .verify_port = lqasc_verify_port,
  513. };
  514. #ifdef CONFIG_SERIAL_LANTIQ_CONSOLE
  515. static void
  516. lqasc_console_putchar(struct uart_port *port, unsigned char ch)
  517. {
  518. if (!port->membase)
  519. return;
  520. while (!lqasc_tx_ready(port))
  521. ;
  522. writeb(ch, port->membase + LTQ_ASC_TBUF);
  523. }
  524. static void lqasc_serial_port_write(struct uart_port *port, const char *s,
  525. u_int count)
  526. {
  527. uart_console_write(port, s, count, lqasc_console_putchar);
  528. }
  529. static void
  530. lqasc_console_write(struct console *co, const char *s, u_int count)
  531. {
  532. struct ltq_uart_port *ltq_port;
  533. unsigned long flags;
  534. if (co->index >= MAXPORTS)
  535. return;
  536. ltq_port = lqasc_port[co->index];
  537. if (!ltq_port)
  538. return;
  539. spin_lock_irqsave(&ltq_port->lock, flags);
  540. lqasc_serial_port_write(&ltq_port->port, s, count);
  541. spin_unlock_irqrestore(&ltq_port->lock, flags);
  542. }
  543. static int __init
  544. lqasc_console_setup(struct console *co, char *options)
  545. {
  546. struct ltq_uart_port *ltq_port;
  547. struct uart_port *port;
  548. int baud = 115200;
  549. int bits = 8;
  550. int parity = 'n';
  551. int flow = 'n';
  552. if (co->index >= MAXPORTS)
  553. return -ENODEV;
  554. ltq_port = lqasc_port[co->index];
  555. if (!ltq_port)
  556. return -ENODEV;
  557. port = &ltq_port->port;
  558. if (!IS_ERR(ltq_port->clk))
  559. clk_prepare_enable(ltq_port->clk);
  560. port->uartclk = clk_get_rate(ltq_port->freqclk);
  561. if (options)
  562. uart_parse_options(options, &baud, &parity, &bits, &flow);
  563. return uart_set_options(port, co, baud, parity, bits, flow);
  564. }
  565. static struct console lqasc_console = {
  566. .name = "ttyLTQ",
  567. .write = lqasc_console_write,
  568. .device = uart_console_device,
  569. .setup = lqasc_console_setup,
  570. .flags = CON_PRINTBUFFER,
  571. .index = -1,
  572. .data = &lqasc_reg,
  573. };
  574. static int __init
  575. lqasc_console_init(void)
  576. {
  577. register_console(&lqasc_console);
  578. return 0;
  579. }
  580. console_initcall(lqasc_console_init);
  581. static void lqasc_serial_early_console_write(struct console *co,
  582. const char *s,
  583. u_int count)
  584. {
  585. struct earlycon_device *dev = co->data;
  586. lqasc_serial_port_write(&dev->port, s, count);
  587. }
  588. static int __init
  589. lqasc_serial_early_console_setup(struct earlycon_device *device,
  590. const char *opt)
  591. {
  592. if (!device->port.membase)
  593. return -ENODEV;
  594. device->con->write = lqasc_serial_early_console_write;
  595. return 0;
  596. }
  597. OF_EARLYCON_DECLARE(lantiq, "lantiq,asc", lqasc_serial_early_console_setup);
  598. OF_EARLYCON_DECLARE(lantiq, "intel,lgm-asc", lqasc_serial_early_console_setup);
  599. #define LANTIQ_SERIAL_CONSOLE (&lqasc_console)
  600. #else
  601. #define LANTIQ_SERIAL_CONSOLE NULL
  602. #endif /* CONFIG_SERIAL_LANTIQ_CONSOLE */
  603. static struct uart_driver lqasc_reg = {
  604. .owner = THIS_MODULE,
  605. .driver_name = DRVNAME,
  606. .dev_name = "ttyLTQ",
  607. .major = 0,
  608. .minor = 0,
  609. .nr = MAXPORTS,
  610. .cons = LANTIQ_SERIAL_CONSOLE,
  611. };
  612. static int fetch_irq_lantiq(struct device *dev, struct ltq_uart_port *ltq_port)
  613. {
  614. struct uart_port *port = &ltq_port->port;
  615. struct platform_device *pdev = to_platform_device(dev);
  616. int irq;
  617. irq = platform_get_irq(pdev, 0);
  618. if (irq < 0)
  619. return irq;
  620. ltq_port->tx_irq = irq;
  621. irq = platform_get_irq(pdev, 1);
  622. if (irq < 0)
  623. return irq;
  624. ltq_port->rx_irq = irq;
  625. irq = platform_get_irq(pdev, 2);
  626. if (irq < 0)
  627. return irq;
  628. ltq_port->err_irq = irq;
  629. port->irq = ltq_port->tx_irq;
  630. return 0;
  631. }
  632. static int request_irq_lantiq(struct uart_port *port)
  633. {
  634. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  635. int retval;
  636. retval = request_irq(ltq_port->tx_irq, lqasc_tx_int,
  637. 0, "asc_tx", port);
  638. if (retval) {
  639. dev_err(port->dev, "failed to request asc_tx\n");
  640. return retval;
  641. }
  642. retval = request_irq(ltq_port->rx_irq, lqasc_rx_int,
  643. 0, "asc_rx", port);
  644. if (retval) {
  645. dev_err(port->dev, "failed to request asc_rx\n");
  646. goto err1;
  647. }
  648. retval = request_irq(ltq_port->err_irq, lqasc_err_int,
  649. 0, "asc_err", port);
  650. if (retval) {
  651. dev_err(port->dev, "failed to request asc_err\n");
  652. goto err2;
  653. }
  654. return 0;
  655. err2:
  656. free_irq(ltq_port->rx_irq, port);
  657. err1:
  658. free_irq(ltq_port->tx_irq, port);
  659. return retval;
  660. }
  661. static void free_irq_lantiq(struct uart_port *port)
  662. {
  663. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  664. free_irq(ltq_port->tx_irq, port);
  665. free_irq(ltq_port->rx_irq, port);
  666. free_irq(ltq_port->err_irq, port);
  667. }
  668. static int fetch_irq_intel(struct device *dev, struct ltq_uart_port *ltq_port)
  669. {
  670. struct uart_port *port = &ltq_port->port;
  671. int ret;
  672. ret = platform_get_irq(to_platform_device(dev), 0);
  673. if (ret < 0) {
  674. dev_err(dev, "failed to fetch IRQ for serial port\n");
  675. return ret;
  676. }
  677. ltq_port->common_irq = ret;
  678. port->irq = ret;
  679. return 0;
  680. }
  681. static int request_irq_intel(struct uart_port *port)
  682. {
  683. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  684. int retval;
  685. retval = request_irq(ltq_port->common_irq, lqasc_irq, 0,
  686. "asc_irq", port);
  687. if (retval)
  688. dev_err(port->dev, "failed to request asc_irq\n");
  689. return retval;
  690. }
  691. static void free_irq_intel(struct uart_port *port)
  692. {
  693. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  694. free_irq(ltq_port->common_irq, port);
  695. }
  696. static int lqasc_probe(struct platform_device *pdev)
  697. {
  698. struct device_node *node = pdev->dev.of_node;
  699. struct ltq_uart_port *ltq_port;
  700. struct uart_port *port;
  701. struct resource *mmres;
  702. int line;
  703. int ret;
  704. mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  705. if (!mmres) {
  706. dev_err(&pdev->dev,
  707. "failed to get memory for serial port\n");
  708. return -ENODEV;
  709. }
  710. ltq_port = devm_kzalloc(&pdev->dev, sizeof(struct ltq_uart_port),
  711. GFP_KERNEL);
  712. if (!ltq_port)
  713. return -ENOMEM;
  714. port = &ltq_port->port;
  715. ltq_port->soc = of_device_get_match_data(&pdev->dev);
  716. ret = ltq_port->soc->fetch_irq(&pdev->dev, ltq_port);
  717. if (ret)
  718. return ret;
  719. /* get serial id */
  720. line = of_alias_get_id(node, "serial");
  721. if (line < 0) {
  722. if (IS_ENABLED(CONFIG_LANTIQ)) {
  723. if (mmres->start == CPHYSADDR(LTQ_EARLY_ASC))
  724. line = 0;
  725. else
  726. line = 1;
  727. } else {
  728. dev_err(&pdev->dev, "failed to get alias id, errno %d\n",
  729. line);
  730. return line;
  731. }
  732. }
  733. if (lqasc_port[line]) {
  734. dev_err(&pdev->dev, "port %d already allocated\n", line);
  735. return -EBUSY;
  736. }
  737. port->iotype = SERIAL_IO_MEM;
  738. port->flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP;
  739. port->ops = &lqasc_pops;
  740. port->fifosize = 16;
  741. port->type = PORT_LTQ_ASC;
  742. port->line = line;
  743. port->dev = &pdev->dev;
  744. /* unused, just to be backward-compatible */
  745. port->mapbase = mmres->start;
  746. if (IS_ENABLED(CONFIG_LANTIQ) && !IS_ENABLED(CONFIG_COMMON_CLK))
  747. ltq_port->freqclk = clk_get_fpi();
  748. else
  749. ltq_port->freqclk = devm_clk_get(&pdev->dev, "freq");
  750. if (IS_ERR(ltq_port->freqclk)) {
  751. pr_err("failed to get fpi clk\n");
  752. return -ENOENT;
  753. }
  754. /* not all asc ports have clock gates, lets ignore the return code */
  755. if (IS_ENABLED(CONFIG_LANTIQ) && !IS_ENABLED(CONFIG_COMMON_CLK))
  756. ltq_port->clk = clk_get(&pdev->dev, NULL);
  757. else
  758. ltq_port->clk = devm_clk_get(&pdev->dev, "asc");
  759. spin_lock_init(&ltq_port->lock);
  760. lqasc_port[line] = ltq_port;
  761. platform_set_drvdata(pdev, ltq_port);
  762. ret = uart_add_one_port(&lqasc_reg, port);
  763. return ret;
  764. }
  765. static int lqasc_remove(struct platform_device *pdev)
  766. {
  767. struct uart_port *port = platform_get_drvdata(pdev);
  768. return uart_remove_one_port(&lqasc_reg, port);
  769. }
  770. static const struct ltq_soc_data soc_data_lantiq = {
  771. .fetch_irq = fetch_irq_lantiq,
  772. .request_irq = request_irq_lantiq,
  773. .free_irq = free_irq_lantiq,
  774. };
  775. static const struct ltq_soc_data soc_data_intel = {
  776. .fetch_irq = fetch_irq_intel,
  777. .request_irq = request_irq_intel,
  778. .free_irq = free_irq_intel,
  779. };
  780. static const struct of_device_id ltq_asc_match[] = {
  781. { .compatible = "lantiq,asc", .data = &soc_data_lantiq },
  782. { .compatible = "intel,lgm-asc", .data = &soc_data_intel },
  783. {},
  784. };
  785. MODULE_DEVICE_TABLE(of, ltq_asc_match);
  786. static struct platform_driver lqasc_driver = {
  787. .probe = lqasc_probe,
  788. .remove = lqasc_remove,
  789. .driver = {
  790. .name = DRVNAME,
  791. .of_match_table = ltq_asc_match,
  792. },
  793. };
  794. static int __init
  795. init_lqasc(void)
  796. {
  797. int ret;
  798. ret = uart_register_driver(&lqasc_reg);
  799. if (ret != 0)
  800. return ret;
  801. ret = platform_driver_register(&lqasc_driver);
  802. if (ret != 0)
  803. uart_unregister_driver(&lqasc_reg);
  804. return ret;
  805. }
  806. static void __exit exit_lqasc(void)
  807. {
  808. platform_driver_unregister(&lqasc_driver);
  809. uart_unregister_driver(&lqasc_reg);
  810. }
  811. module_init(init_lqasc);
  812. module_exit(exit_lqasc);
  813. MODULE_DESCRIPTION("Serial driver for Lantiq & Intel gateway SoCs");
  814. MODULE_LICENSE("GPL v2");