ar933x_uart.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Atheros AR933X SoC built-in UART driver
  4. *
  5. * Copyright (C) 2011 Gabor Juhos <[email protected]>
  6. *
  7. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  8. */
  9. #include <linux/module.h>
  10. #include <linux/ioport.h>
  11. #include <linux/init.h>
  12. #include <linux/console.h>
  13. #include <linux/sysrq.h>
  14. #include <linux/delay.h>
  15. #include <linux/gpio/consumer.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/of.h>
  18. #include <linux/of_platform.h>
  19. #include <linux/tty.h>
  20. #include <linux/tty_flip.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/serial.h>
  23. #include <linux/slab.h>
  24. #include <linux/io.h>
  25. #include <linux/irq.h>
  26. #include <linux/clk.h>
  27. #include <asm/div64.h>
  28. #include <asm/mach-ath79/ar933x_uart.h>
  29. #include "serial_mctrl_gpio.h"
  30. #define DRIVER_NAME "ar933x-uart"
  31. #define AR933X_UART_MAX_SCALE 0xff
  32. #define AR933X_UART_MAX_STEP 0xffff
  33. #define AR933X_UART_MIN_BAUD 300
  34. #define AR933X_UART_MAX_BAUD 3000000
  35. #define AR933X_DUMMY_STATUS_RD 0x01
  36. static struct uart_driver ar933x_uart_driver;
  37. struct ar933x_uart_port {
  38. struct uart_port port;
  39. unsigned int ier; /* shadow Interrupt Enable Register */
  40. unsigned int min_baud;
  41. unsigned int max_baud;
  42. struct clk *clk;
  43. struct mctrl_gpios *gpios;
  44. struct gpio_desc *rts_gpiod;
  45. };
  46. static inline unsigned int ar933x_uart_read(struct ar933x_uart_port *up,
  47. int offset)
  48. {
  49. return readl(up->port.membase + offset);
  50. }
  51. static inline void ar933x_uart_write(struct ar933x_uart_port *up,
  52. int offset, unsigned int value)
  53. {
  54. writel(value, up->port.membase + offset);
  55. }
  56. static inline void ar933x_uart_rmw(struct ar933x_uart_port *up,
  57. unsigned int offset,
  58. unsigned int mask,
  59. unsigned int val)
  60. {
  61. unsigned int t;
  62. t = ar933x_uart_read(up, offset);
  63. t &= ~mask;
  64. t |= val;
  65. ar933x_uart_write(up, offset, t);
  66. }
  67. static inline void ar933x_uart_rmw_set(struct ar933x_uart_port *up,
  68. unsigned int offset,
  69. unsigned int val)
  70. {
  71. ar933x_uart_rmw(up, offset, 0, val);
  72. }
  73. static inline void ar933x_uart_rmw_clear(struct ar933x_uart_port *up,
  74. unsigned int offset,
  75. unsigned int val)
  76. {
  77. ar933x_uart_rmw(up, offset, val, 0);
  78. }
  79. static inline void ar933x_uart_start_tx_interrupt(struct ar933x_uart_port *up)
  80. {
  81. up->ier |= AR933X_UART_INT_TX_EMPTY;
  82. ar933x_uart_write(up, AR933X_UART_INT_EN_REG, up->ier);
  83. }
  84. static inline void ar933x_uart_stop_tx_interrupt(struct ar933x_uart_port *up)
  85. {
  86. up->ier &= ~AR933X_UART_INT_TX_EMPTY;
  87. ar933x_uart_write(up, AR933X_UART_INT_EN_REG, up->ier);
  88. }
  89. static inline void ar933x_uart_start_rx_interrupt(struct ar933x_uart_port *up)
  90. {
  91. up->ier |= AR933X_UART_INT_RX_VALID;
  92. ar933x_uart_write(up, AR933X_UART_INT_EN_REG, up->ier);
  93. }
  94. static inline void ar933x_uart_stop_rx_interrupt(struct ar933x_uart_port *up)
  95. {
  96. up->ier &= ~AR933X_UART_INT_RX_VALID;
  97. ar933x_uart_write(up, AR933X_UART_INT_EN_REG, up->ier);
  98. }
  99. static inline void ar933x_uart_putc(struct ar933x_uart_port *up, int ch)
  100. {
  101. unsigned int rdata;
  102. rdata = ch & AR933X_UART_DATA_TX_RX_MASK;
  103. rdata |= AR933X_UART_DATA_TX_CSR;
  104. ar933x_uart_write(up, AR933X_UART_DATA_REG, rdata);
  105. }
  106. static unsigned int ar933x_uart_tx_empty(struct uart_port *port)
  107. {
  108. struct ar933x_uart_port *up =
  109. container_of(port, struct ar933x_uart_port, port);
  110. unsigned long flags;
  111. unsigned int rdata;
  112. spin_lock_irqsave(&up->port.lock, flags);
  113. rdata = ar933x_uart_read(up, AR933X_UART_DATA_REG);
  114. spin_unlock_irqrestore(&up->port.lock, flags);
  115. return (rdata & AR933X_UART_DATA_TX_CSR) ? 0 : TIOCSER_TEMT;
  116. }
  117. static unsigned int ar933x_uart_get_mctrl(struct uart_port *port)
  118. {
  119. struct ar933x_uart_port *up =
  120. container_of(port, struct ar933x_uart_port, port);
  121. int ret = TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
  122. mctrl_gpio_get(up->gpios, &ret);
  123. return ret;
  124. }
  125. static void ar933x_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
  126. {
  127. struct ar933x_uart_port *up =
  128. container_of(port, struct ar933x_uart_port, port);
  129. mctrl_gpio_set(up->gpios, mctrl);
  130. }
  131. static void ar933x_uart_start_tx(struct uart_port *port)
  132. {
  133. struct ar933x_uart_port *up =
  134. container_of(port, struct ar933x_uart_port, port);
  135. ar933x_uart_start_tx_interrupt(up);
  136. }
  137. static void ar933x_uart_wait_tx_complete(struct ar933x_uart_port *up)
  138. {
  139. unsigned int status;
  140. unsigned int timeout = 60000;
  141. /* Wait up to 60ms for the character(s) to be sent. */
  142. do {
  143. status = ar933x_uart_read(up, AR933X_UART_CS_REG);
  144. if (--timeout == 0)
  145. break;
  146. udelay(1);
  147. } while (status & AR933X_UART_CS_TX_BUSY);
  148. if (timeout == 0)
  149. dev_err(up->port.dev, "waiting for TX timed out\n");
  150. }
  151. static void ar933x_uart_rx_flush(struct ar933x_uart_port *up)
  152. {
  153. unsigned int status;
  154. /* clear RX_VALID interrupt */
  155. ar933x_uart_write(up, AR933X_UART_INT_REG, AR933X_UART_INT_RX_VALID);
  156. /* remove characters from the RX FIFO */
  157. do {
  158. ar933x_uart_write(up, AR933X_UART_DATA_REG, AR933X_UART_DATA_RX_CSR);
  159. status = ar933x_uart_read(up, AR933X_UART_DATA_REG);
  160. } while (status & AR933X_UART_DATA_RX_CSR);
  161. }
  162. static void ar933x_uart_stop_tx(struct uart_port *port)
  163. {
  164. struct ar933x_uart_port *up =
  165. container_of(port, struct ar933x_uart_port, port);
  166. ar933x_uart_stop_tx_interrupt(up);
  167. }
  168. static void ar933x_uart_stop_rx(struct uart_port *port)
  169. {
  170. struct ar933x_uart_port *up =
  171. container_of(port, struct ar933x_uart_port, port);
  172. ar933x_uart_stop_rx_interrupt(up);
  173. }
  174. static void ar933x_uart_break_ctl(struct uart_port *port, int break_state)
  175. {
  176. struct ar933x_uart_port *up =
  177. container_of(port, struct ar933x_uart_port, port);
  178. unsigned long flags;
  179. spin_lock_irqsave(&up->port.lock, flags);
  180. if (break_state == -1)
  181. ar933x_uart_rmw_set(up, AR933X_UART_CS_REG,
  182. AR933X_UART_CS_TX_BREAK);
  183. else
  184. ar933x_uart_rmw_clear(up, AR933X_UART_CS_REG,
  185. AR933X_UART_CS_TX_BREAK);
  186. spin_unlock_irqrestore(&up->port.lock, flags);
  187. }
  188. /*
  189. * baudrate = (clk / (scale + 1)) * (step * (1 / 2^17))
  190. */
  191. static unsigned long ar933x_uart_get_baud(unsigned int clk,
  192. unsigned int scale,
  193. unsigned int step)
  194. {
  195. u64 t;
  196. u32 div;
  197. div = (2 << 16) * (scale + 1);
  198. t = clk;
  199. t *= step;
  200. t += (div / 2);
  201. do_div(t, div);
  202. return t;
  203. }
  204. static void ar933x_uart_get_scale_step(unsigned int clk,
  205. unsigned int baud,
  206. unsigned int *scale,
  207. unsigned int *step)
  208. {
  209. unsigned int tscale;
  210. long min_diff;
  211. *scale = 0;
  212. *step = 0;
  213. min_diff = baud;
  214. for (tscale = 0; tscale < AR933X_UART_MAX_SCALE; tscale++) {
  215. u64 tstep;
  216. int diff;
  217. tstep = baud * (tscale + 1);
  218. tstep *= (2 << 16);
  219. do_div(tstep, clk);
  220. if (tstep > AR933X_UART_MAX_STEP)
  221. break;
  222. diff = abs(ar933x_uart_get_baud(clk, tscale, tstep) - baud);
  223. if (diff < min_diff) {
  224. min_diff = diff;
  225. *scale = tscale;
  226. *step = tstep;
  227. }
  228. }
  229. }
  230. static void ar933x_uart_set_termios(struct uart_port *port,
  231. struct ktermios *new,
  232. const struct ktermios *old)
  233. {
  234. struct ar933x_uart_port *up =
  235. container_of(port, struct ar933x_uart_port, port);
  236. unsigned int cs;
  237. unsigned long flags;
  238. unsigned int baud, scale, step;
  239. /* Only CS8 is supported */
  240. new->c_cflag &= ~CSIZE;
  241. new->c_cflag |= CS8;
  242. /* Only one stop bit is supported */
  243. new->c_cflag &= ~CSTOPB;
  244. cs = 0;
  245. if (new->c_cflag & PARENB) {
  246. if (!(new->c_cflag & PARODD))
  247. cs |= AR933X_UART_CS_PARITY_EVEN;
  248. else
  249. cs |= AR933X_UART_CS_PARITY_ODD;
  250. } else {
  251. cs |= AR933X_UART_CS_PARITY_NONE;
  252. }
  253. /* Mark/space parity is not supported */
  254. new->c_cflag &= ~CMSPAR;
  255. baud = uart_get_baud_rate(port, new, old, up->min_baud, up->max_baud);
  256. ar933x_uart_get_scale_step(port->uartclk, baud, &scale, &step);
  257. /*
  258. * Ok, we're now changing the port state. Do it with
  259. * interrupts disabled.
  260. */
  261. spin_lock_irqsave(&up->port.lock, flags);
  262. /* disable the UART */
  263. ar933x_uart_rmw_clear(up, AR933X_UART_CS_REG,
  264. AR933X_UART_CS_IF_MODE_M << AR933X_UART_CS_IF_MODE_S);
  265. /* Update the per-port timeout. */
  266. uart_update_timeout(port, new->c_cflag, baud);
  267. up->port.ignore_status_mask = 0;
  268. /* ignore all characters if CREAD is not set */
  269. if ((new->c_cflag & CREAD) == 0)
  270. up->port.ignore_status_mask |= AR933X_DUMMY_STATUS_RD;
  271. ar933x_uart_write(up, AR933X_UART_CLOCK_REG,
  272. scale << AR933X_UART_CLOCK_SCALE_S | step);
  273. /* setup configuration register */
  274. ar933x_uart_rmw(up, AR933X_UART_CS_REG, AR933X_UART_CS_PARITY_M, cs);
  275. /* enable host interrupt */
  276. ar933x_uart_rmw_set(up, AR933X_UART_CS_REG,
  277. AR933X_UART_CS_HOST_INT_EN);
  278. /* enable RX and TX ready overide */
  279. ar933x_uart_rmw_set(up, AR933X_UART_CS_REG,
  280. AR933X_UART_CS_TX_READY_ORIDE | AR933X_UART_CS_RX_READY_ORIDE);
  281. /* reenable the UART */
  282. ar933x_uart_rmw(up, AR933X_UART_CS_REG,
  283. AR933X_UART_CS_IF_MODE_M << AR933X_UART_CS_IF_MODE_S,
  284. AR933X_UART_CS_IF_MODE_DCE << AR933X_UART_CS_IF_MODE_S);
  285. spin_unlock_irqrestore(&up->port.lock, flags);
  286. if (tty_termios_baud_rate(new))
  287. tty_termios_encode_baud_rate(new, baud, baud);
  288. }
  289. static void ar933x_uart_rx_chars(struct ar933x_uart_port *up)
  290. {
  291. struct tty_port *port = &up->port.state->port;
  292. int max_count = 256;
  293. do {
  294. unsigned int rdata;
  295. unsigned char ch;
  296. rdata = ar933x_uart_read(up, AR933X_UART_DATA_REG);
  297. if ((rdata & AR933X_UART_DATA_RX_CSR) == 0)
  298. break;
  299. /* remove the character from the FIFO */
  300. ar933x_uart_write(up, AR933X_UART_DATA_REG,
  301. AR933X_UART_DATA_RX_CSR);
  302. up->port.icount.rx++;
  303. ch = rdata & AR933X_UART_DATA_TX_RX_MASK;
  304. if (uart_handle_sysrq_char(&up->port, ch))
  305. continue;
  306. if ((up->port.ignore_status_mask & AR933X_DUMMY_STATUS_RD) == 0)
  307. tty_insert_flip_char(port, ch, TTY_NORMAL);
  308. } while (max_count-- > 0);
  309. tty_flip_buffer_push(port);
  310. }
  311. static void ar933x_uart_tx_chars(struct ar933x_uart_port *up)
  312. {
  313. struct circ_buf *xmit = &up->port.state->xmit;
  314. struct serial_rs485 *rs485conf = &up->port.rs485;
  315. int count;
  316. bool half_duplex_send = false;
  317. if (uart_tx_stopped(&up->port))
  318. return;
  319. if ((rs485conf->flags & SER_RS485_ENABLED) &&
  320. (up->port.x_char || !uart_circ_empty(xmit))) {
  321. ar933x_uart_stop_rx_interrupt(up);
  322. gpiod_set_value(up->rts_gpiod, !!(rs485conf->flags & SER_RS485_RTS_ON_SEND));
  323. half_duplex_send = true;
  324. }
  325. count = up->port.fifosize;
  326. do {
  327. unsigned int rdata;
  328. rdata = ar933x_uart_read(up, AR933X_UART_DATA_REG);
  329. if ((rdata & AR933X_UART_DATA_TX_CSR) == 0)
  330. break;
  331. if (up->port.x_char) {
  332. ar933x_uart_putc(up, up->port.x_char);
  333. up->port.icount.tx++;
  334. up->port.x_char = 0;
  335. continue;
  336. }
  337. if (uart_circ_empty(xmit))
  338. break;
  339. ar933x_uart_putc(up, xmit->buf[xmit->tail]);
  340. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  341. up->port.icount.tx++;
  342. } while (--count > 0);
  343. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  344. uart_write_wakeup(&up->port);
  345. if (!uart_circ_empty(xmit)) {
  346. ar933x_uart_start_tx_interrupt(up);
  347. } else if (half_duplex_send) {
  348. ar933x_uart_wait_tx_complete(up);
  349. ar933x_uart_rx_flush(up);
  350. ar933x_uart_start_rx_interrupt(up);
  351. gpiod_set_value(up->rts_gpiod, !!(rs485conf->flags & SER_RS485_RTS_AFTER_SEND));
  352. }
  353. }
  354. static irqreturn_t ar933x_uart_interrupt(int irq, void *dev_id)
  355. {
  356. struct ar933x_uart_port *up = dev_id;
  357. unsigned int status;
  358. status = ar933x_uart_read(up, AR933X_UART_CS_REG);
  359. if ((status & AR933X_UART_CS_HOST_INT) == 0)
  360. return IRQ_NONE;
  361. spin_lock(&up->port.lock);
  362. status = ar933x_uart_read(up, AR933X_UART_INT_REG);
  363. status &= ar933x_uart_read(up, AR933X_UART_INT_EN_REG);
  364. if (status & AR933X_UART_INT_RX_VALID) {
  365. ar933x_uart_write(up, AR933X_UART_INT_REG,
  366. AR933X_UART_INT_RX_VALID);
  367. ar933x_uart_rx_chars(up);
  368. }
  369. if (status & AR933X_UART_INT_TX_EMPTY) {
  370. ar933x_uart_write(up, AR933X_UART_INT_REG,
  371. AR933X_UART_INT_TX_EMPTY);
  372. ar933x_uart_stop_tx_interrupt(up);
  373. ar933x_uart_tx_chars(up);
  374. }
  375. spin_unlock(&up->port.lock);
  376. return IRQ_HANDLED;
  377. }
  378. static int ar933x_uart_startup(struct uart_port *port)
  379. {
  380. struct ar933x_uart_port *up =
  381. container_of(port, struct ar933x_uart_port, port);
  382. unsigned long flags;
  383. int ret;
  384. ret = request_irq(up->port.irq, ar933x_uart_interrupt,
  385. up->port.irqflags, dev_name(up->port.dev), up);
  386. if (ret)
  387. return ret;
  388. spin_lock_irqsave(&up->port.lock, flags);
  389. /* Enable HOST interrupts */
  390. ar933x_uart_rmw_set(up, AR933X_UART_CS_REG,
  391. AR933X_UART_CS_HOST_INT_EN);
  392. /* enable RX and TX ready overide */
  393. ar933x_uart_rmw_set(up, AR933X_UART_CS_REG,
  394. AR933X_UART_CS_TX_READY_ORIDE | AR933X_UART_CS_RX_READY_ORIDE);
  395. /* Enable RX interrupts */
  396. ar933x_uart_start_rx_interrupt(up);
  397. spin_unlock_irqrestore(&up->port.lock, flags);
  398. return 0;
  399. }
  400. static void ar933x_uart_shutdown(struct uart_port *port)
  401. {
  402. struct ar933x_uart_port *up =
  403. container_of(port, struct ar933x_uart_port, port);
  404. /* Disable all interrupts */
  405. up->ier = 0;
  406. ar933x_uart_write(up, AR933X_UART_INT_EN_REG, up->ier);
  407. /* Disable break condition */
  408. ar933x_uart_rmw_clear(up, AR933X_UART_CS_REG,
  409. AR933X_UART_CS_TX_BREAK);
  410. free_irq(up->port.irq, up);
  411. }
  412. static const char *ar933x_uart_type(struct uart_port *port)
  413. {
  414. return (port->type == PORT_AR933X) ? "AR933X UART" : NULL;
  415. }
  416. static void ar933x_uart_release_port(struct uart_port *port)
  417. {
  418. /* Nothing to release ... */
  419. }
  420. static int ar933x_uart_request_port(struct uart_port *port)
  421. {
  422. /* UARTs always present */
  423. return 0;
  424. }
  425. static void ar933x_uart_config_port(struct uart_port *port, int flags)
  426. {
  427. if (flags & UART_CONFIG_TYPE)
  428. port->type = PORT_AR933X;
  429. }
  430. static int ar933x_uart_verify_port(struct uart_port *port,
  431. struct serial_struct *ser)
  432. {
  433. struct ar933x_uart_port *up =
  434. container_of(port, struct ar933x_uart_port, port);
  435. if (ser->type != PORT_UNKNOWN &&
  436. ser->type != PORT_AR933X)
  437. return -EINVAL;
  438. if (ser->irq < 0 || ser->irq >= NR_IRQS)
  439. return -EINVAL;
  440. if (ser->baud_base < up->min_baud ||
  441. ser->baud_base > up->max_baud)
  442. return -EINVAL;
  443. return 0;
  444. }
  445. static const struct uart_ops ar933x_uart_ops = {
  446. .tx_empty = ar933x_uart_tx_empty,
  447. .set_mctrl = ar933x_uart_set_mctrl,
  448. .get_mctrl = ar933x_uart_get_mctrl,
  449. .stop_tx = ar933x_uart_stop_tx,
  450. .start_tx = ar933x_uart_start_tx,
  451. .stop_rx = ar933x_uart_stop_rx,
  452. .break_ctl = ar933x_uart_break_ctl,
  453. .startup = ar933x_uart_startup,
  454. .shutdown = ar933x_uart_shutdown,
  455. .set_termios = ar933x_uart_set_termios,
  456. .type = ar933x_uart_type,
  457. .release_port = ar933x_uart_release_port,
  458. .request_port = ar933x_uart_request_port,
  459. .config_port = ar933x_uart_config_port,
  460. .verify_port = ar933x_uart_verify_port,
  461. };
  462. static int ar933x_config_rs485(struct uart_port *port, struct ktermios *termios,
  463. struct serial_rs485 *rs485conf)
  464. {
  465. struct ar933x_uart_port *up =
  466. container_of(port, struct ar933x_uart_port, port);
  467. if (port->rs485.flags & SER_RS485_ENABLED)
  468. gpiod_set_value(up->rts_gpiod,
  469. !!(rs485conf->flags & SER_RS485_RTS_AFTER_SEND));
  470. return 0;
  471. }
  472. #ifdef CONFIG_SERIAL_AR933X_CONSOLE
  473. static struct ar933x_uart_port *
  474. ar933x_console_ports[CONFIG_SERIAL_AR933X_NR_UARTS];
  475. static void ar933x_uart_wait_xmitr(struct ar933x_uart_port *up)
  476. {
  477. unsigned int status;
  478. unsigned int timeout = 60000;
  479. /* Wait up to 60ms for the character(s) to be sent. */
  480. do {
  481. status = ar933x_uart_read(up, AR933X_UART_DATA_REG);
  482. if (--timeout == 0)
  483. break;
  484. udelay(1);
  485. } while ((status & AR933X_UART_DATA_TX_CSR) == 0);
  486. }
  487. static void ar933x_uart_console_putchar(struct uart_port *port, unsigned char ch)
  488. {
  489. struct ar933x_uart_port *up =
  490. container_of(port, struct ar933x_uart_port, port);
  491. ar933x_uart_wait_xmitr(up);
  492. ar933x_uart_putc(up, ch);
  493. }
  494. static void ar933x_uart_console_write(struct console *co, const char *s,
  495. unsigned int count)
  496. {
  497. struct ar933x_uart_port *up = ar933x_console_ports[co->index];
  498. unsigned long flags;
  499. unsigned int int_en;
  500. int locked = 1;
  501. local_irq_save(flags);
  502. if (up->port.sysrq)
  503. locked = 0;
  504. else if (oops_in_progress)
  505. locked = spin_trylock(&up->port.lock);
  506. else
  507. spin_lock(&up->port.lock);
  508. /*
  509. * First save the IER then disable the interrupts
  510. */
  511. int_en = ar933x_uart_read(up, AR933X_UART_INT_EN_REG);
  512. ar933x_uart_write(up, AR933X_UART_INT_EN_REG, 0);
  513. uart_console_write(&up->port, s, count, ar933x_uart_console_putchar);
  514. /*
  515. * Finally, wait for transmitter to become empty
  516. * and restore the IER
  517. */
  518. ar933x_uart_wait_xmitr(up);
  519. ar933x_uart_write(up, AR933X_UART_INT_EN_REG, int_en);
  520. ar933x_uart_write(up, AR933X_UART_INT_REG, AR933X_UART_INT_ALLINTS);
  521. if (locked)
  522. spin_unlock(&up->port.lock);
  523. local_irq_restore(flags);
  524. }
  525. static int ar933x_uart_console_setup(struct console *co, char *options)
  526. {
  527. struct ar933x_uart_port *up;
  528. int baud = 115200;
  529. int bits = 8;
  530. int parity = 'n';
  531. int flow = 'n';
  532. if (co->index < 0 || co->index >= CONFIG_SERIAL_AR933X_NR_UARTS)
  533. return -EINVAL;
  534. up = ar933x_console_ports[co->index];
  535. if (!up)
  536. return -ENODEV;
  537. if (options)
  538. uart_parse_options(options, &baud, &parity, &bits, &flow);
  539. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  540. }
  541. static struct console ar933x_uart_console = {
  542. .name = "ttyATH",
  543. .write = ar933x_uart_console_write,
  544. .device = uart_console_device,
  545. .setup = ar933x_uart_console_setup,
  546. .flags = CON_PRINTBUFFER,
  547. .index = -1,
  548. .data = &ar933x_uart_driver,
  549. };
  550. #endif /* CONFIG_SERIAL_AR933X_CONSOLE */
  551. static struct uart_driver ar933x_uart_driver = {
  552. .owner = THIS_MODULE,
  553. .driver_name = DRIVER_NAME,
  554. .dev_name = "ttyATH",
  555. .nr = CONFIG_SERIAL_AR933X_NR_UARTS,
  556. .cons = NULL, /* filled in runtime */
  557. };
  558. static const struct serial_rs485 ar933x_no_rs485 = {};
  559. static const struct serial_rs485 ar933x_rs485_supported = {
  560. .flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND | SER_RS485_RTS_AFTER_SEND,
  561. };
  562. static int ar933x_uart_probe(struct platform_device *pdev)
  563. {
  564. struct ar933x_uart_port *up;
  565. struct uart_port *port;
  566. struct resource *mem_res;
  567. struct device_node *np;
  568. unsigned int baud;
  569. int id;
  570. int ret;
  571. int irq;
  572. np = pdev->dev.of_node;
  573. if (IS_ENABLED(CONFIG_OF) && np) {
  574. id = of_alias_get_id(np, "serial");
  575. if (id < 0) {
  576. dev_err(&pdev->dev, "unable to get alias id, err=%d\n",
  577. id);
  578. return id;
  579. }
  580. } else {
  581. id = pdev->id;
  582. if (id == -1)
  583. id = 0;
  584. }
  585. if (id >= CONFIG_SERIAL_AR933X_NR_UARTS)
  586. return -EINVAL;
  587. irq = platform_get_irq(pdev, 0);
  588. if (irq < 0)
  589. return irq;
  590. up = devm_kzalloc(&pdev->dev, sizeof(struct ar933x_uart_port),
  591. GFP_KERNEL);
  592. if (!up)
  593. return -ENOMEM;
  594. up->clk = devm_clk_get(&pdev->dev, "uart");
  595. if (IS_ERR(up->clk)) {
  596. dev_err(&pdev->dev, "unable to get UART clock\n");
  597. return PTR_ERR(up->clk);
  598. }
  599. port = &up->port;
  600. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  601. port->membase = devm_ioremap_resource(&pdev->dev, mem_res);
  602. if (IS_ERR(port->membase))
  603. return PTR_ERR(port->membase);
  604. ret = clk_prepare_enable(up->clk);
  605. if (ret)
  606. return ret;
  607. port->uartclk = clk_get_rate(up->clk);
  608. if (!port->uartclk) {
  609. ret = -EINVAL;
  610. goto err_disable_clk;
  611. }
  612. port->mapbase = mem_res->start;
  613. port->line = id;
  614. port->irq = irq;
  615. port->dev = &pdev->dev;
  616. port->type = PORT_AR933X;
  617. port->iotype = UPIO_MEM32;
  618. port->regshift = 2;
  619. port->fifosize = AR933X_UART_FIFO_SIZE;
  620. port->ops = &ar933x_uart_ops;
  621. port->rs485_config = ar933x_config_rs485;
  622. port->rs485_supported = ar933x_rs485_supported;
  623. baud = ar933x_uart_get_baud(port->uartclk, AR933X_UART_MAX_SCALE, 1);
  624. up->min_baud = max_t(unsigned int, baud, AR933X_UART_MIN_BAUD);
  625. baud = ar933x_uart_get_baud(port->uartclk, 0, AR933X_UART_MAX_STEP);
  626. up->max_baud = min_t(unsigned int, baud, AR933X_UART_MAX_BAUD);
  627. ret = uart_get_rs485_mode(port);
  628. if (ret)
  629. goto err_disable_clk;
  630. up->gpios = mctrl_gpio_init(port, 0);
  631. if (IS_ERR(up->gpios) && PTR_ERR(up->gpios) != -ENOSYS) {
  632. ret = PTR_ERR(up->gpios);
  633. goto err_disable_clk;
  634. }
  635. up->rts_gpiod = mctrl_gpio_to_gpiod(up->gpios, UART_GPIO_RTS);
  636. if (!up->rts_gpiod) {
  637. port->rs485_supported = ar933x_no_rs485;
  638. if (port->rs485.flags & SER_RS485_ENABLED) {
  639. dev_err(&pdev->dev, "lacking rts-gpio, disabling RS485\n");
  640. port->rs485.flags &= ~SER_RS485_ENABLED;
  641. }
  642. }
  643. #ifdef CONFIG_SERIAL_AR933X_CONSOLE
  644. ar933x_console_ports[up->port.line] = up;
  645. #endif
  646. ret = uart_add_one_port(&ar933x_uart_driver, &up->port);
  647. if (ret)
  648. goto err_disable_clk;
  649. platform_set_drvdata(pdev, up);
  650. return 0;
  651. err_disable_clk:
  652. clk_disable_unprepare(up->clk);
  653. return ret;
  654. }
  655. static int ar933x_uart_remove(struct platform_device *pdev)
  656. {
  657. struct ar933x_uart_port *up;
  658. up = platform_get_drvdata(pdev);
  659. if (up) {
  660. uart_remove_one_port(&ar933x_uart_driver, &up->port);
  661. clk_disable_unprepare(up->clk);
  662. }
  663. return 0;
  664. }
  665. #ifdef CONFIG_OF
  666. static const struct of_device_id ar933x_uart_of_ids[] = {
  667. { .compatible = "qca,ar9330-uart" },
  668. {},
  669. };
  670. MODULE_DEVICE_TABLE(of, ar933x_uart_of_ids);
  671. #endif
  672. static struct platform_driver ar933x_uart_platform_driver = {
  673. .probe = ar933x_uart_probe,
  674. .remove = ar933x_uart_remove,
  675. .driver = {
  676. .name = DRIVER_NAME,
  677. .of_match_table = of_match_ptr(ar933x_uart_of_ids),
  678. },
  679. };
  680. static int __init ar933x_uart_init(void)
  681. {
  682. int ret;
  683. #ifdef CONFIG_SERIAL_AR933X_CONSOLE
  684. ar933x_uart_driver.cons = &ar933x_uart_console;
  685. #endif
  686. ret = uart_register_driver(&ar933x_uart_driver);
  687. if (ret)
  688. goto err_out;
  689. ret = platform_driver_register(&ar933x_uart_platform_driver);
  690. if (ret)
  691. goto err_unregister_uart_driver;
  692. return 0;
  693. err_unregister_uart_driver:
  694. uart_unregister_driver(&ar933x_uart_driver);
  695. err_out:
  696. return ret;
  697. }
  698. static void __exit ar933x_uart_exit(void)
  699. {
  700. platform_driver_unregister(&ar933x_uart_platform_driver);
  701. uart_unregister_driver(&ar933x_uart_driver);
  702. }
  703. module_init(ar933x_uart_init);
  704. module_exit(ar933x_uart_exit);
  705. MODULE_DESCRIPTION("Atheros AR933X UART driver");
  706. MODULE_AUTHOR("Gabor Juhos <[email protected]>");
  707. MODULE_LICENSE("GPL v2");
  708. MODULE_ALIAS("platform:" DRIVER_NAME);