8250_omap.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * 8250-core based driver for the OMAP internal UART
  4. *
  5. * based on omap-serial.c, Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Copyright (C) 2014 Sebastian Andrzej Siewior
  8. *
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/device.h>
  12. #include <linux/io.h>
  13. #include <linux/module.h>
  14. #include <linux/serial_8250.h>
  15. #include <linux/serial_reg.h>
  16. #include <linux/tty_flip.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/slab.h>
  19. #include <linux/of.h>
  20. #include <linux/of_device.h>
  21. #include <linux/of_gpio.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/delay.h>
  24. #include <linux/pm_runtime.h>
  25. #include <linux/console.h>
  26. #include <linux/pm_qos.h>
  27. #include <linux/pm_wakeirq.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/sys_soc.h>
  30. #include "8250.h"
  31. #define DEFAULT_CLK_SPEED 48000000
  32. #define OMAP_UART_REGSHIFT 2
  33. #define UART_ERRATA_i202_MDR1_ACCESS (1 << 0)
  34. #define OMAP_UART_WER_HAS_TX_WAKEUP (1 << 1)
  35. #define OMAP_DMA_TX_KICK (1 << 2)
  36. /*
  37. * See Advisory 21 in AM437x errata SPRZ408B, updated April 2015.
  38. * The same errata is applicable to AM335x and DRA7x processors too.
  39. */
  40. #define UART_ERRATA_CLOCK_DISABLE (1 << 3)
  41. #define UART_HAS_EFR2 BIT(4)
  42. #define UART_HAS_RHR_IT_DIS BIT(5)
  43. #define UART_RX_TIMEOUT_QUIRK BIT(6)
  44. #define OMAP_UART_FCR_RX_TRIG 6
  45. #define OMAP_UART_FCR_TX_TRIG 4
  46. /* SCR register bitmasks */
  47. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  48. #define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
  49. #define OMAP_UART_SCR_TX_EMPTY (1 << 3)
  50. #define OMAP_UART_SCR_DMAMODE_MASK (3 << 1)
  51. #define OMAP_UART_SCR_DMAMODE_1 (1 << 1)
  52. #define OMAP_UART_SCR_DMAMODE_CTL (1 << 0)
  53. /* MVR register bitmasks */
  54. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  55. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  56. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  57. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  58. #define OMAP_UART_MVR_MAJ_MASK 0x700
  59. #define OMAP_UART_MVR_MAJ_SHIFT 8
  60. #define OMAP_UART_MVR_MIN_MASK 0x3f
  61. /* SYSC register bitmasks */
  62. #define OMAP_UART_SYSC_SOFTRESET (1 << 1)
  63. /* SYSS register bitmasks */
  64. #define OMAP_UART_SYSS_RESETDONE (1 << 0)
  65. #define UART_TI752_TLR_TX 0
  66. #define UART_TI752_TLR_RX 4
  67. #define TRIGGER_TLR_MASK(x) ((x & 0x3c) >> 2)
  68. #define TRIGGER_FCR_MASK(x) (x & 3)
  69. /* Enable XON/XOFF flow control on output */
  70. #define OMAP_UART_SW_TX 0x08
  71. /* Enable XON/XOFF flow control on input */
  72. #define OMAP_UART_SW_RX 0x02
  73. #define OMAP_UART_WER_MOD_WKUP 0x7f
  74. #define OMAP_UART_TX_WAKEUP_EN (1 << 7)
  75. #define TX_TRIGGER 1
  76. #define RX_TRIGGER 48
  77. #define OMAP_UART_TCR_RESTORE(x) ((x / 4) << 4)
  78. #define OMAP_UART_TCR_HALT(x) ((x / 4) << 0)
  79. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  80. #define OMAP_UART_REV_46 0x0406
  81. #define OMAP_UART_REV_52 0x0502
  82. #define OMAP_UART_REV_63 0x0603
  83. /* Interrupt Enable Register 2 */
  84. #define UART_OMAP_IER2 0x1B
  85. #define UART_OMAP_IER2_RHR_IT_DIS BIT(2)
  86. /* Enhanced features register 2 */
  87. #define UART_OMAP_EFR2 0x23
  88. #define UART_OMAP_EFR2_TIMEOUT_BEHAVE BIT(6)
  89. /* RX FIFO occupancy indicator */
  90. #define UART_OMAP_RX_LVL 0x19
  91. struct omap8250_priv {
  92. void __iomem *membase;
  93. int line;
  94. u8 habit;
  95. u8 mdr1;
  96. u8 efr;
  97. u8 scr;
  98. u8 wer;
  99. u8 xon;
  100. u8 xoff;
  101. u8 delayed_restore;
  102. u16 quot;
  103. u8 tx_trigger;
  104. u8 rx_trigger;
  105. bool is_suspending;
  106. int wakeirq;
  107. int wakeups_enabled;
  108. u32 latency;
  109. u32 calc_latency;
  110. struct pm_qos_request pm_qos_request;
  111. struct work_struct qos_work;
  112. struct uart_8250_dma omap8250_dma;
  113. spinlock_t rx_dma_lock;
  114. bool rx_dma_broken;
  115. bool throttled;
  116. };
  117. struct omap8250_dma_params {
  118. u32 rx_size;
  119. u8 rx_trigger;
  120. u8 tx_trigger;
  121. };
  122. struct omap8250_platdata {
  123. struct omap8250_dma_params *dma_params;
  124. u8 habit;
  125. };
  126. #ifdef CONFIG_SERIAL_8250_DMA
  127. static void omap_8250_rx_dma_flush(struct uart_8250_port *p);
  128. #else
  129. static inline void omap_8250_rx_dma_flush(struct uart_8250_port *p) { }
  130. #endif
  131. static u32 uart_read(struct omap8250_priv *priv, u32 reg)
  132. {
  133. return readl(priv->membase + (reg << OMAP_UART_REGSHIFT));
  134. }
  135. /*
  136. * Called on runtime PM resume path from omap8250_restore_regs(), and
  137. * omap8250_set_mctrl().
  138. */
  139. static void __omap8250_set_mctrl(struct uart_port *port, unsigned int mctrl)
  140. {
  141. struct uart_8250_port *up = up_to_u8250p(port);
  142. struct omap8250_priv *priv = up->port.private_data;
  143. u8 lcr;
  144. serial8250_do_set_mctrl(port, mctrl);
  145. if (!mctrl_gpio_to_gpiod(up->gpios, UART_GPIO_RTS)) {
  146. /*
  147. * Turn off autoRTS if RTS is lowered and restore autoRTS
  148. * setting if RTS is raised
  149. */
  150. lcr = serial_in(up, UART_LCR);
  151. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  152. if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
  153. priv->efr |= UART_EFR_RTS;
  154. else
  155. priv->efr &= ~UART_EFR_RTS;
  156. serial_out(up, UART_EFR, priv->efr);
  157. serial_out(up, UART_LCR, lcr);
  158. }
  159. }
  160. static void omap8250_set_mctrl(struct uart_port *port, unsigned int mctrl)
  161. {
  162. int err;
  163. err = pm_runtime_resume_and_get(port->dev);
  164. if (err)
  165. return;
  166. __omap8250_set_mctrl(port, mctrl);
  167. pm_runtime_mark_last_busy(port->dev);
  168. pm_runtime_put_autosuspend(port->dev);
  169. }
  170. /*
  171. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  172. * The access to uart register after MDR1 Access
  173. * causes UART to corrupt data.
  174. *
  175. * Need a delay =
  176. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  177. * give 10 times as much
  178. */
  179. static void omap_8250_mdr1_errataset(struct uart_8250_port *up,
  180. struct omap8250_priv *priv)
  181. {
  182. serial_out(up, UART_OMAP_MDR1, priv->mdr1);
  183. udelay(2);
  184. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  185. UART_FCR_CLEAR_RCVR);
  186. }
  187. static void omap_8250_get_divisor(struct uart_port *port, unsigned int baud,
  188. struct omap8250_priv *priv)
  189. {
  190. unsigned int uartclk = port->uartclk;
  191. unsigned int div_13, div_16;
  192. unsigned int abs_d13, abs_d16;
  193. /*
  194. * Old custom speed handling.
  195. */
  196. if (baud == 38400 && (port->flags & UPF_SPD_MASK) == UPF_SPD_CUST) {
  197. priv->quot = port->custom_divisor & UART_DIV_MAX;
  198. /*
  199. * I assume that nobody is using this. But hey, if somebody
  200. * would like to specify the divisor _and_ the mode then the
  201. * driver is ready and waiting for it.
  202. */
  203. if (port->custom_divisor & (1 << 16))
  204. priv->mdr1 = UART_OMAP_MDR1_13X_MODE;
  205. else
  206. priv->mdr1 = UART_OMAP_MDR1_16X_MODE;
  207. return;
  208. }
  209. div_13 = DIV_ROUND_CLOSEST(uartclk, 13 * baud);
  210. div_16 = DIV_ROUND_CLOSEST(uartclk, 16 * baud);
  211. if (!div_13)
  212. div_13 = 1;
  213. if (!div_16)
  214. div_16 = 1;
  215. abs_d13 = abs(baud - uartclk / 13 / div_13);
  216. abs_d16 = abs(baud - uartclk / 16 / div_16);
  217. if (abs_d13 >= abs_d16) {
  218. priv->mdr1 = UART_OMAP_MDR1_16X_MODE;
  219. priv->quot = div_16;
  220. } else {
  221. priv->mdr1 = UART_OMAP_MDR1_13X_MODE;
  222. priv->quot = div_13;
  223. }
  224. }
  225. static void omap8250_update_scr(struct uart_8250_port *up,
  226. struct omap8250_priv *priv)
  227. {
  228. u8 old_scr;
  229. old_scr = serial_in(up, UART_OMAP_SCR);
  230. if (old_scr == priv->scr)
  231. return;
  232. /*
  233. * The manual recommends not to enable the DMA mode selector in the SCR
  234. * (instead of the FCR) register _and_ selecting the DMA mode as one
  235. * register write because this may lead to malfunction.
  236. */
  237. if (priv->scr & OMAP_UART_SCR_DMAMODE_MASK)
  238. serial_out(up, UART_OMAP_SCR,
  239. priv->scr & ~OMAP_UART_SCR_DMAMODE_MASK);
  240. serial_out(up, UART_OMAP_SCR, priv->scr);
  241. }
  242. static void omap8250_update_mdr1(struct uart_8250_port *up,
  243. struct omap8250_priv *priv)
  244. {
  245. if (priv->habit & UART_ERRATA_i202_MDR1_ACCESS)
  246. omap_8250_mdr1_errataset(up, priv);
  247. else
  248. serial_out(up, UART_OMAP_MDR1, priv->mdr1);
  249. }
  250. static void omap8250_restore_regs(struct uart_8250_port *up)
  251. {
  252. struct omap8250_priv *priv = up->port.private_data;
  253. struct uart_8250_dma *dma = up->dma;
  254. u8 mcr = serial8250_in_MCR(up);
  255. if (dma && dma->tx_running) {
  256. /*
  257. * TCSANOW requests the change to occur immediately however if
  258. * we have a TX-DMA operation in progress then it has been
  259. * observed that it might stall and never complete. Therefore we
  260. * delay DMA completes to prevent this hang from happen.
  261. */
  262. priv->delayed_restore = 1;
  263. return;
  264. }
  265. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  266. serial_out(up, UART_EFR, UART_EFR_ECB);
  267. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  268. serial8250_out_MCR(up, mcr | UART_MCR_TCRTLR);
  269. serial_out(up, UART_FCR, up->fcr);
  270. omap8250_update_scr(up, priv);
  271. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  272. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_RESTORE(16) |
  273. OMAP_UART_TCR_HALT(52));
  274. serial_out(up, UART_TI752_TLR,
  275. TRIGGER_TLR_MASK(priv->tx_trigger) << UART_TI752_TLR_TX |
  276. TRIGGER_TLR_MASK(priv->rx_trigger) << UART_TI752_TLR_RX);
  277. serial_out(up, UART_LCR, 0);
  278. /* drop TCR + TLR access, we setup XON/XOFF later */
  279. serial8250_out_MCR(up, mcr);
  280. serial_out(up, UART_IER, up->ier);
  281. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  282. serial_dl_write(up, priv->quot);
  283. serial_out(up, UART_EFR, priv->efr);
  284. /* Configure flow control */
  285. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  286. serial_out(up, UART_XON1, priv->xon);
  287. serial_out(up, UART_XOFF1, priv->xoff);
  288. serial_out(up, UART_LCR, up->lcr);
  289. omap8250_update_mdr1(up, priv);
  290. __omap8250_set_mctrl(&up->port, up->port.mctrl);
  291. if (up->port.rs485.flags & SER_RS485_ENABLED)
  292. serial8250_em485_stop_tx(up);
  293. }
  294. /*
  295. * OMAP can use "CLK / (16 or 13) / div" for baud rate. And then we have have
  296. * some differences in how we want to handle flow control.
  297. */
  298. static void omap_8250_set_termios(struct uart_port *port,
  299. struct ktermios *termios,
  300. const struct ktermios *old)
  301. {
  302. struct uart_8250_port *up = up_to_u8250p(port);
  303. struct omap8250_priv *priv = up->port.private_data;
  304. unsigned char cval = 0;
  305. unsigned int baud;
  306. cval = UART_LCR_WLEN(tty_get_char_size(termios->c_cflag));
  307. if (termios->c_cflag & CSTOPB)
  308. cval |= UART_LCR_STOP;
  309. if (termios->c_cflag & PARENB)
  310. cval |= UART_LCR_PARITY;
  311. if (!(termios->c_cflag & PARODD))
  312. cval |= UART_LCR_EPAR;
  313. if (termios->c_cflag & CMSPAR)
  314. cval |= UART_LCR_SPAR;
  315. /*
  316. * Ask the core to calculate the divisor for us.
  317. */
  318. baud = uart_get_baud_rate(port, termios, old,
  319. port->uartclk / 16 / UART_DIV_MAX,
  320. port->uartclk / 13);
  321. omap_8250_get_divisor(port, baud, priv);
  322. /*
  323. * Ok, we're now changing the port state. Do it with
  324. * interrupts disabled.
  325. */
  326. pm_runtime_get_sync(port->dev);
  327. spin_lock_irq(&port->lock);
  328. /*
  329. * Update the per-port timeout.
  330. */
  331. uart_update_timeout(port, termios->c_cflag, baud);
  332. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  333. if (termios->c_iflag & INPCK)
  334. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  335. if (termios->c_iflag & (IGNBRK | PARMRK))
  336. up->port.read_status_mask |= UART_LSR_BI;
  337. /*
  338. * Characters to ignore
  339. */
  340. up->port.ignore_status_mask = 0;
  341. if (termios->c_iflag & IGNPAR)
  342. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  343. if (termios->c_iflag & IGNBRK) {
  344. up->port.ignore_status_mask |= UART_LSR_BI;
  345. /*
  346. * If we're ignoring parity and break indicators,
  347. * ignore overruns too (for real raw support).
  348. */
  349. if (termios->c_iflag & IGNPAR)
  350. up->port.ignore_status_mask |= UART_LSR_OE;
  351. }
  352. /*
  353. * ignore all characters if CREAD is not set
  354. */
  355. if ((termios->c_cflag & CREAD) == 0)
  356. up->port.ignore_status_mask |= UART_LSR_DR;
  357. /*
  358. * Modem status interrupts
  359. */
  360. up->ier &= ~UART_IER_MSI;
  361. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  362. up->ier |= UART_IER_MSI;
  363. up->lcr = cval;
  364. /* Up to here it was mostly serial8250_do_set_termios() */
  365. /*
  366. * We enable TRIG_GRANU for RX and TX and additionally we set
  367. * SCR_TX_EMPTY bit. The result is the following:
  368. * - RX_TRIGGER amount of bytes in the FIFO will cause an interrupt.
  369. * - less than RX_TRIGGER number of bytes will also cause an interrupt
  370. * once the UART decides that there no new bytes arriving.
  371. * - Once THRE is enabled, the interrupt will be fired once the FIFO is
  372. * empty - the trigger level is ignored here.
  373. *
  374. * Once DMA is enabled:
  375. * - UART will assert the TX DMA line once there is room for TX_TRIGGER
  376. * bytes in the TX FIFO. On each assert the DMA engine will move
  377. * TX_TRIGGER bytes into the FIFO.
  378. * - UART will assert the RX DMA line once there are RX_TRIGGER bytes in
  379. * the FIFO and move RX_TRIGGER bytes.
  380. * This is because threshold and trigger values are the same.
  381. */
  382. up->fcr = UART_FCR_ENABLE_FIFO;
  383. up->fcr |= TRIGGER_FCR_MASK(priv->tx_trigger) << OMAP_UART_FCR_TX_TRIG;
  384. up->fcr |= TRIGGER_FCR_MASK(priv->rx_trigger) << OMAP_UART_FCR_RX_TRIG;
  385. priv->scr = OMAP_UART_SCR_RX_TRIG_GRANU1_MASK | OMAP_UART_SCR_TX_EMPTY |
  386. OMAP_UART_SCR_TX_TRIG_GRANU1_MASK;
  387. if (up->dma)
  388. priv->scr |= OMAP_UART_SCR_DMAMODE_1 |
  389. OMAP_UART_SCR_DMAMODE_CTL;
  390. priv->xon = termios->c_cc[VSTART];
  391. priv->xoff = termios->c_cc[VSTOP];
  392. priv->efr = 0;
  393. up->port.status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS | UPSTAT_AUTOXOFF);
  394. if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW &&
  395. !mctrl_gpio_to_gpiod(up->gpios, UART_GPIO_RTS) &&
  396. !mctrl_gpio_to_gpiod(up->gpios, UART_GPIO_CTS)) {
  397. /* Enable AUTOCTS (autoRTS is enabled when RTS is raised) */
  398. up->port.status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
  399. priv->efr |= UART_EFR_CTS;
  400. } else if (up->port.flags & UPF_SOFT_FLOW) {
  401. /*
  402. * OMAP rx s/w flow control is borked; the transmitter remains
  403. * stuck off even if rx flow control is subsequently disabled
  404. */
  405. /*
  406. * IXOFF Flag:
  407. * Enable XON/XOFF flow control on output.
  408. * Transmit XON1, XOFF1
  409. */
  410. if (termios->c_iflag & IXOFF) {
  411. up->port.status |= UPSTAT_AUTOXOFF;
  412. priv->efr |= OMAP_UART_SW_TX;
  413. }
  414. }
  415. omap8250_restore_regs(up);
  416. spin_unlock_irq(&up->port.lock);
  417. pm_runtime_mark_last_busy(port->dev);
  418. pm_runtime_put_autosuspend(port->dev);
  419. /* calculate wakeup latency constraint */
  420. priv->calc_latency = USEC_PER_SEC * 64 * 8 / baud;
  421. priv->latency = priv->calc_latency;
  422. schedule_work(&priv->qos_work);
  423. /* Don't rewrite B0 */
  424. if (tty_termios_baud_rate(termios))
  425. tty_termios_encode_baud_rate(termios, baud, baud);
  426. }
  427. /* same as 8250 except that we may have extra flow bits set in EFR */
  428. static void omap_8250_pm(struct uart_port *port, unsigned int state,
  429. unsigned int oldstate)
  430. {
  431. struct uart_8250_port *up = up_to_u8250p(port);
  432. u8 efr;
  433. pm_runtime_get_sync(port->dev);
  434. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  435. efr = serial_in(up, UART_EFR);
  436. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  437. serial_out(up, UART_LCR, 0);
  438. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  439. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  440. serial_out(up, UART_EFR, efr);
  441. serial_out(up, UART_LCR, 0);
  442. pm_runtime_mark_last_busy(port->dev);
  443. pm_runtime_put_autosuspend(port->dev);
  444. }
  445. static void omap_serial_fill_features_erratas(struct uart_8250_port *up,
  446. struct omap8250_priv *priv)
  447. {
  448. static const struct soc_device_attribute k3_soc_devices[] = {
  449. { .family = "AM65X", },
  450. { .family = "J721E", .revision = "SR1.0" },
  451. { /* sentinel */ }
  452. };
  453. u32 mvr, scheme;
  454. u16 revision, major, minor;
  455. mvr = uart_read(priv, UART_OMAP_MVER);
  456. /* Check revision register scheme */
  457. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  458. switch (scheme) {
  459. case 0: /* Legacy Scheme: OMAP2/3 */
  460. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  461. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  462. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  463. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  464. break;
  465. case 1:
  466. /* New Scheme: OMAP4+ */
  467. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  468. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  469. OMAP_UART_MVR_MAJ_SHIFT;
  470. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  471. break;
  472. default:
  473. dev_warn(up->port.dev,
  474. "Unknown revision, defaulting to highest\n");
  475. /* highest possible revision */
  476. major = 0xff;
  477. minor = 0xff;
  478. }
  479. /* normalize revision for the driver */
  480. revision = UART_BUILD_REVISION(major, minor);
  481. switch (revision) {
  482. case OMAP_UART_REV_46:
  483. priv->habit |= UART_ERRATA_i202_MDR1_ACCESS;
  484. break;
  485. case OMAP_UART_REV_52:
  486. priv->habit |= UART_ERRATA_i202_MDR1_ACCESS |
  487. OMAP_UART_WER_HAS_TX_WAKEUP;
  488. break;
  489. case OMAP_UART_REV_63:
  490. priv->habit |= UART_ERRATA_i202_MDR1_ACCESS |
  491. OMAP_UART_WER_HAS_TX_WAKEUP;
  492. break;
  493. default:
  494. break;
  495. }
  496. /*
  497. * AM65x SR1.0, AM65x SR2.0 and J721e SR1.0 don't
  498. * don't have RHR_IT_DIS bit in IER2 register. So drop to flag
  499. * to enable errata workaround.
  500. */
  501. if (soc_device_match(k3_soc_devices))
  502. priv->habit &= ~UART_HAS_RHR_IT_DIS;
  503. }
  504. static void omap8250_uart_qos_work(struct work_struct *work)
  505. {
  506. struct omap8250_priv *priv;
  507. priv = container_of(work, struct omap8250_priv, qos_work);
  508. cpu_latency_qos_update_request(&priv->pm_qos_request, priv->latency);
  509. }
  510. #ifdef CONFIG_SERIAL_8250_DMA
  511. static int omap_8250_dma_handle_irq(struct uart_port *port);
  512. #endif
  513. static irqreturn_t omap8250_irq(int irq, void *dev_id)
  514. {
  515. struct uart_port *port = dev_id;
  516. struct omap8250_priv *priv = port->private_data;
  517. struct uart_8250_port *up = up_to_u8250p(port);
  518. unsigned int iir, lsr;
  519. int ret;
  520. #ifdef CONFIG_SERIAL_8250_DMA
  521. if (up->dma) {
  522. ret = omap_8250_dma_handle_irq(port);
  523. return IRQ_RETVAL(ret);
  524. }
  525. #endif
  526. serial8250_rpm_get(up);
  527. lsr = serial_port_in(port, UART_LSR);
  528. iir = serial_port_in(port, UART_IIR);
  529. ret = serial8250_handle_irq(port, iir);
  530. /*
  531. * On K3 SoCs, it is observed that RX TIMEOUT is signalled after
  532. * FIFO has been drained, in which case a dummy read of RX FIFO
  533. * is required to clear RX TIMEOUT condition.
  534. */
  535. if (priv->habit & UART_RX_TIMEOUT_QUIRK &&
  536. (iir & UART_IIR_RX_TIMEOUT) == UART_IIR_RX_TIMEOUT &&
  537. serial_port_in(port, UART_OMAP_RX_LVL) == 0) {
  538. serial_port_in(port, UART_RX);
  539. }
  540. /* Stop processing interrupts on input overrun */
  541. if ((lsr & UART_LSR_OE) && up->overrun_backoff_time_ms > 0) {
  542. unsigned long delay;
  543. /* Synchronize UART_IER access against the console. */
  544. spin_lock(&port->lock);
  545. up->ier = port->serial_in(port, UART_IER);
  546. if (up->ier & (UART_IER_RLSI | UART_IER_RDI)) {
  547. port->ops->stop_rx(port);
  548. } else {
  549. /* Keep restarting the timer until
  550. * the input overrun subsides.
  551. */
  552. cancel_delayed_work(&up->overrun_backoff);
  553. }
  554. spin_unlock(&port->lock);
  555. delay = msecs_to_jiffies(up->overrun_backoff_time_ms);
  556. schedule_delayed_work(&up->overrun_backoff, delay);
  557. }
  558. serial8250_rpm_put(up);
  559. return IRQ_RETVAL(ret);
  560. }
  561. static int omap_8250_startup(struct uart_port *port)
  562. {
  563. struct uart_8250_port *up = up_to_u8250p(port);
  564. struct omap8250_priv *priv = port->private_data;
  565. int ret;
  566. if (priv->wakeirq) {
  567. ret = dev_pm_set_dedicated_wake_irq(port->dev, priv->wakeirq);
  568. if (ret)
  569. return ret;
  570. }
  571. pm_runtime_get_sync(port->dev);
  572. serial_out(up, UART_FCR, UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  573. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  574. up->lsr_saved_flags = 0;
  575. up->msr_saved_flags = 0;
  576. /* Disable DMA for console UART */
  577. if (uart_console(port))
  578. up->dma = NULL;
  579. if (up->dma) {
  580. ret = serial8250_request_dma(up);
  581. if (ret) {
  582. dev_warn_ratelimited(port->dev,
  583. "failed to request DMA\n");
  584. up->dma = NULL;
  585. }
  586. }
  587. ret = request_irq(port->irq, omap8250_irq, IRQF_SHARED,
  588. dev_name(port->dev), port);
  589. if (ret < 0)
  590. goto err;
  591. up->ier = UART_IER_RLSI | UART_IER_RDI;
  592. serial_out(up, UART_IER, up->ier);
  593. #ifdef CONFIG_PM
  594. up->capabilities |= UART_CAP_RPM;
  595. #endif
  596. /* Enable module level wake up */
  597. priv->wer = OMAP_UART_WER_MOD_WKUP;
  598. if (priv->habit & OMAP_UART_WER_HAS_TX_WAKEUP)
  599. priv->wer |= OMAP_UART_TX_WAKEUP_EN;
  600. serial_out(up, UART_OMAP_WER, priv->wer);
  601. if (up->dma && !(priv->habit & UART_HAS_EFR2))
  602. up->dma->rx_dma(up);
  603. pm_runtime_mark_last_busy(port->dev);
  604. pm_runtime_put_autosuspend(port->dev);
  605. return 0;
  606. err:
  607. pm_runtime_mark_last_busy(port->dev);
  608. pm_runtime_put_autosuspend(port->dev);
  609. dev_pm_clear_wake_irq(port->dev);
  610. return ret;
  611. }
  612. static void omap_8250_shutdown(struct uart_port *port)
  613. {
  614. struct uart_8250_port *up = up_to_u8250p(port);
  615. struct omap8250_priv *priv = port->private_data;
  616. flush_work(&priv->qos_work);
  617. if (up->dma)
  618. omap_8250_rx_dma_flush(up);
  619. pm_runtime_get_sync(port->dev);
  620. serial_out(up, UART_OMAP_WER, 0);
  621. if (priv->habit & UART_HAS_EFR2)
  622. serial_out(up, UART_OMAP_EFR2, 0x0);
  623. up->ier = 0;
  624. serial_out(up, UART_IER, 0);
  625. if (up->dma)
  626. serial8250_release_dma(up);
  627. /*
  628. * Disable break condition and FIFOs
  629. */
  630. if (up->lcr & UART_LCR_SBC)
  631. serial_out(up, UART_LCR, up->lcr & ~UART_LCR_SBC);
  632. serial_out(up, UART_FCR, UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  633. pm_runtime_mark_last_busy(port->dev);
  634. pm_runtime_put_autosuspend(port->dev);
  635. free_irq(port->irq, port);
  636. dev_pm_clear_wake_irq(port->dev);
  637. }
  638. static void omap_8250_throttle(struct uart_port *port)
  639. {
  640. struct omap8250_priv *priv = port->private_data;
  641. unsigned long flags;
  642. pm_runtime_get_sync(port->dev);
  643. spin_lock_irqsave(&port->lock, flags);
  644. port->ops->stop_rx(port);
  645. priv->throttled = true;
  646. spin_unlock_irqrestore(&port->lock, flags);
  647. pm_runtime_mark_last_busy(port->dev);
  648. pm_runtime_put_autosuspend(port->dev);
  649. }
  650. static void omap_8250_unthrottle(struct uart_port *port)
  651. {
  652. struct omap8250_priv *priv = port->private_data;
  653. struct uart_8250_port *up = up_to_u8250p(port);
  654. unsigned long flags;
  655. pm_runtime_get_sync(port->dev);
  656. spin_lock_irqsave(&port->lock, flags);
  657. priv->throttled = false;
  658. if (up->dma)
  659. up->dma->rx_dma(up);
  660. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  661. port->read_status_mask |= UART_LSR_DR;
  662. serial_out(up, UART_IER, up->ier);
  663. spin_unlock_irqrestore(&port->lock, flags);
  664. pm_runtime_mark_last_busy(port->dev);
  665. pm_runtime_put_autosuspend(port->dev);
  666. }
  667. #ifdef CONFIG_SERIAL_8250_DMA
  668. static int omap_8250_rx_dma(struct uart_8250_port *p);
  669. /* Must be called while priv->rx_dma_lock is held */
  670. static void __dma_rx_do_complete(struct uart_8250_port *p)
  671. {
  672. struct uart_8250_dma *dma = p->dma;
  673. struct tty_port *tty_port = &p->port.state->port;
  674. struct omap8250_priv *priv = p->port.private_data;
  675. struct dma_chan *rxchan = dma->rxchan;
  676. dma_cookie_t cookie;
  677. struct dma_tx_state state;
  678. int count;
  679. int ret;
  680. u32 reg;
  681. if (!dma->rx_running)
  682. goto out;
  683. cookie = dma->rx_cookie;
  684. dma->rx_running = 0;
  685. /* Re-enable RX FIFO interrupt now that transfer is complete */
  686. if (priv->habit & UART_HAS_RHR_IT_DIS) {
  687. reg = serial_in(p, UART_OMAP_IER2);
  688. reg &= ~UART_OMAP_IER2_RHR_IT_DIS;
  689. serial_out(p, UART_OMAP_IER2, reg);
  690. }
  691. dmaengine_tx_status(rxchan, cookie, &state);
  692. count = dma->rx_size - state.residue + state.in_flight_bytes;
  693. if (count < dma->rx_size) {
  694. dmaengine_terminate_async(rxchan);
  695. /*
  696. * Poll for teardown to complete which guarantees in
  697. * flight data is drained.
  698. */
  699. if (state.in_flight_bytes) {
  700. int poll_count = 25;
  701. while (dmaengine_tx_status(rxchan, cookie, NULL) &&
  702. poll_count--)
  703. cpu_relax();
  704. if (poll_count == -1)
  705. dev_err(p->port.dev, "teardown incomplete\n");
  706. }
  707. }
  708. if (!count)
  709. goto out;
  710. ret = tty_insert_flip_string(tty_port, dma->rx_buf, count);
  711. p->port.icount.rx += ret;
  712. p->port.icount.buf_overrun += count - ret;
  713. out:
  714. tty_flip_buffer_push(tty_port);
  715. }
  716. static void __dma_rx_complete(void *param)
  717. {
  718. struct uart_8250_port *p = param;
  719. struct omap8250_priv *priv = p->port.private_data;
  720. struct uart_8250_dma *dma = p->dma;
  721. struct dma_tx_state state;
  722. unsigned long flags;
  723. spin_lock_irqsave(&p->port.lock, flags);
  724. /*
  725. * If the tx status is not DMA_COMPLETE, then this is a delayed
  726. * completion callback. A previous RX timeout flush would have
  727. * already pushed the data, so exit.
  728. */
  729. if (dmaengine_tx_status(dma->rxchan, dma->rx_cookie, &state) !=
  730. DMA_COMPLETE) {
  731. spin_unlock_irqrestore(&p->port.lock, flags);
  732. return;
  733. }
  734. __dma_rx_do_complete(p);
  735. if (!priv->throttled) {
  736. p->ier |= UART_IER_RLSI | UART_IER_RDI;
  737. serial_out(p, UART_IER, p->ier);
  738. if (!(priv->habit & UART_HAS_EFR2))
  739. omap_8250_rx_dma(p);
  740. }
  741. spin_unlock_irqrestore(&p->port.lock, flags);
  742. }
  743. static void omap_8250_rx_dma_flush(struct uart_8250_port *p)
  744. {
  745. struct omap8250_priv *priv = p->port.private_data;
  746. struct uart_8250_dma *dma = p->dma;
  747. struct dma_tx_state state;
  748. unsigned long flags;
  749. int ret;
  750. spin_lock_irqsave(&priv->rx_dma_lock, flags);
  751. if (!dma->rx_running) {
  752. spin_unlock_irqrestore(&priv->rx_dma_lock, flags);
  753. return;
  754. }
  755. ret = dmaengine_tx_status(dma->rxchan, dma->rx_cookie, &state);
  756. if (ret == DMA_IN_PROGRESS) {
  757. ret = dmaengine_pause(dma->rxchan);
  758. if (WARN_ON_ONCE(ret))
  759. priv->rx_dma_broken = true;
  760. }
  761. __dma_rx_do_complete(p);
  762. spin_unlock_irqrestore(&priv->rx_dma_lock, flags);
  763. }
  764. static int omap_8250_rx_dma(struct uart_8250_port *p)
  765. {
  766. struct omap8250_priv *priv = p->port.private_data;
  767. struct uart_8250_dma *dma = p->dma;
  768. int err = 0;
  769. struct dma_async_tx_descriptor *desc;
  770. unsigned long flags;
  771. u32 reg;
  772. if (priv->rx_dma_broken)
  773. return -EINVAL;
  774. spin_lock_irqsave(&priv->rx_dma_lock, flags);
  775. if (dma->rx_running) {
  776. enum dma_status state;
  777. state = dmaengine_tx_status(dma->rxchan, dma->rx_cookie, NULL);
  778. if (state == DMA_COMPLETE) {
  779. /*
  780. * Disable RX interrupts to allow RX DMA completion
  781. * callback to run.
  782. */
  783. p->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  784. serial_out(p, UART_IER, p->ier);
  785. }
  786. goto out;
  787. }
  788. desc = dmaengine_prep_slave_single(dma->rxchan, dma->rx_addr,
  789. dma->rx_size, DMA_DEV_TO_MEM,
  790. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  791. if (!desc) {
  792. err = -EBUSY;
  793. goto out;
  794. }
  795. dma->rx_running = 1;
  796. desc->callback = __dma_rx_complete;
  797. desc->callback_param = p;
  798. dma->rx_cookie = dmaengine_submit(desc);
  799. /*
  800. * Disable RX FIFO interrupt while RX DMA is enabled, else
  801. * spurious interrupt may be raised when data is in the RX FIFO
  802. * but is yet to be drained by DMA.
  803. */
  804. if (priv->habit & UART_HAS_RHR_IT_DIS) {
  805. reg = serial_in(p, UART_OMAP_IER2);
  806. reg |= UART_OMAP_IER2_RHR_IT_DIS;
  807. serial_out(p, UART_OMAP_IER2, reg);
  808. }
  809. dma_async_issue_pending(dma->rxchan);
  810. out:
  811. spin_unlock_irqrestore(&priv->rx_dma_lock, flags);
  812. return err;
  813. }
  814. static int omap_8250_tx_dma(struct uart_8250_port *p);
  815. static void omap_8250_dma_tx_complete(void *param)
  816. {
  817. struct uart_8250_port *p = param;
  818. struct uart_8250_dma *dma = p->dma;
  819. struct circ_buf *xmit = &p->port.state->xmit;
  820. unsigned long flags;
  821. bool en_thri = false;
  822. struct omap8250_priv *priv = p->port.private_data;
  823. dma_sync_single_for_cpu(dma->txchan->device->dev, dma->tx_addr,
  824. UART_XMIT_SIZE, DMA_TO_DEVICE);
  825. spin_lock_irqsave(&p->port.lock, flags);
  826. dma->tx_running = 0;
  827. uart_xmit_advance(&p->port, dma->tx_size);
  828. if (priv->delayed_restore) {
  829. priv->delayed_restore = 0;
  830. omap8250_restore_regs(p);
  831. }
  832. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  833. uart_write_wakeup(&p->port);
  834. if (!uart_circ_empty(xmit) && !uart_tx_stopped(&p->port)) {
  835. int ret;
  836. ret = omap_8250_tx_dma(p);
  837. if (ret)
  838. en_thri = true;
  839. } else if (p->capabilities & UART_CAP_RPM) {
  840. en_thri = true;
  841. }
  842. if (en_thri) {
  843. dma->tx_err = 1;
  844. serial8250_set_THRI(p);
  845. }
  846. spin_unlock_irqrestore(&p->port.lock, flags);
  847. }
  848. static int omap_8250_tx_dma(struct uart_8250_port *p)
  849. {
  850. struct uart_8250_dma *dma = p->dma;
  851. struct omap8250_priv *priv = p->port.private_data;
  852. struct circ_buf *xmit = &p->port.state->xmit;
  853. struct dma_async_tx_descriptor *desc;
  854. unsigned int skip_byte = 0;
  855. int ret;
  856. if (dma->tx_running)
  857. return 0;
  858. if (uart_tx_stopped(&p->port) || uart_circ_empty(xmit)) {
  859. /*
  860. * Even if no data, we need to return an error for the two cases
  861. * below so serial8250_tx_chars() is invoked and properly clears
  862. * THRI and/or runtime suspend.
  863. */
  864. if (dma->tx_err || p->capabilities & UART_CAP_RPM) {
  865. ret = -EBUSY;
  866. goto err;
  867. }
  868. serial8250_clear_THRI(p);
  869. return 0;
  870. }
  871. dma->tx_size = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
  872. if (priv->habit & OMAP_DMA_TX_KICK) {
  873. u8 tx_lvl;
  874. /*
  875. * We need to put the first byte into the FIFO in order to start
  876. * the DMA transfer. For transfers smaller than four bytes we
  877. * don't bother doing DMA at all. It seem not matter if there
  878. * are still bytes in the FIFO from the last transfer (in case
  879. * we got here directly from omap_8250_dma_tx_complete()). Bytes
  880. * leaving the FIFO seem not to trigger the DMA transfer. It is
  881. * really the byte that we put into the FIFO.
  882. * If the FIFO is already full then we most likely got here from
  883. * omap_8250_dma_tx_complete(). And this means the DMA engine
  884. * just completed its work. We don't have to wait the complete
  885. * 86us at 115200,8n1 but around 60us (not to mention lower
  886. * baudrates). So in that case we take the interrupt and try
  887. * again with an empty FIFO.
  888. */
  889. tx_lvl = serial_in(p, UART_OMAP_TX_LVL);
  890. if (tx_lvl == p->tx_loadsz) {
  891. ret = -EBUSY;
  892. goto err;
  893. }
  894. if (dma->tx_size < 4) {
  895. ret = -EINVAL;
  896. goto err;
  897. }
  898. skip_byte = 1;
  899. }
  900. desc = dmaengine_prep_slave_single(dma->txchan,
  901. dma->tx_addr + xmit->tail + skip_byte,
  902. dma->tx_size - skip_byte, DMA_MEM_TO_DEV,
  903. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  904. if (!desc) {
  905. ret = -EBUSY;
  906. goto err;
  907. }
  908. dma->tx_running = 1;
  909. desc->callback = omap_8250_dma_tx_complete;
  910. desc->callback_param = p;
  911. dma->tx_cookie = dmaengine_submit(desc);
  912. dma_sync_single_for_device(dma->txchan->device->dev, dma->tx_addr,
  913. UART_XMIT_SIZE, DMA_TO_DEVICE);
  914. dma_async_issue_pending(dma->txchan);
  915. if (dma->tx_err)
  916. dma->tx_err = 0;
  917. serial8250_clear_THRI(p);
  918. if (skip_byte)
  919. serial_out(p, UART_TX, xmit->buf[xmit->tail]);
  920. return 0;
  921. err:
  922. dma->tx_err = 1;
  923. return ret;
  924. }
  925. static bool handle_rx_dma(struct uart_8250_port *up, unsigned int iir)
  926. {
  927. switch (iir & 0x3f) {
  928. case UART_IIR_RLSI:
  929. case UART_IIR_RX_TIMEOUT:
  930. case UART_IIR_RDI:
  931. omap_8250_rx_dma_flush(up);
  932. return true;
  933. }
  934. return omap_8250_rx_dma(up);
  935. }
  936. static u16 omap_8250_handle_rx_dma(struct uart_8250_port *up, u8 iir, u16 status)
  937. {
  938. if ((status & (UART_LSR_DR | UART_LSR_BI)) &&
  939. (iir & UART_IIR_RDI)) {
  940. if (handle_rx_dma(up, iir)) {
  941. status = serial8250_rx_chars(up, status);
  942. omap_8250_rx_dma(up);
  943. }
  944. }
  945. return status;
  946. }
  947. static void am654_8250_handle_rx_dma(struct uart_8250_port *up, u8 iir,
  948. u16 status)
  949. {
  950. /*
  951. * Queue a new transfer if FIFO has data.
  952. */
  953. if ((status & (UART_LSR_DR | UART_LSR_BI)) &&
  954. (up->ier & UART_IER_RDI)) {
  955. omap_8250_rx_dma(up);
  956. serial_out(up, UART_OMAP_EFR2, UART_OMAP_EFR2_TIMEOUT_BEHAVE);
  957. } else if ((iir & 0x3f) == UART_IIR_RX_TIMEOUT) {
  958. /*
  959. * Disable RX timeout, read IIR to clear
  960. * current timeout condition, clear EFR2 to
  961. * periodic timeouts, re-enable interrupts.
  962. */
  963. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  964. serial_out(up, UART_IER, up->ier);
  965. omap_8250_rx_dma_flush(up);
  966. serial_in(up, UART_IIR);
  967. serial_out(up, UART_OMAP_EFR2, 0x0);
  968. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  969. serial_out(up, UART_IER, up->ier);
  970. }
  971. }
  972. /*
  973. * This is mostly serial8250_handle_irq(). We have a slightly different DMA
  974. * hoook for RX/TX and need different logic for them in the ISR. Therefore we
  975. * use the default routine in the non-DMA case and this one for with DMA.
  976. */
  977. static int omap_8250_dma_handle_irq(struct uart_port *port)
  978. {
  979. struct uart_8250_port *up = up_to_u8250p(port);
  980. struct omap8250_priv *priv = up->port.private_data;
  981. u16 status;
  982. u8 iir;
  983. serial8250_rpm_get(up);
  984. iir = serial_port_in(port, UART_IIR);
  985. if (iir & UART_IIR_NO_INT) {
  986. serial8250_rpm_put(up);
  987. return IRQ_HANDLED;
  988. }
  989. spin_lock(&port->lock);
  990. status = serial_port_in(port, UART_LSR);
  991. if ((iir & 0x3f) != UART_IIR_THRI) {
  992. if (priv->habit & UART_HAS_EFR2)
  993. am654_8250_handle_rx_dma(up, iir, status);
  994. else
  995. status = omap_8250_handle_rx_dma(up, iir, status);
  996. }
  997. serial8250_modem_status(up);
  998. if (status & UART_LSR_THRE && up->dma->tx_err) {
  999. if (uart_tx_stopped(&up->port) ||
  1000. uart_circ_empty(&up->port.state->xmit)) {
  1001. up->dma->tx_err = 0;
  1002. serial8250_tx_chars(up);
  1003. } else {
  1004. /*
  1005. * try again due to an earlier failer which
  1006. * might have been resolved by now.
  1007. */
  1008. if (omap_8250_tx_dma(up))
  1009. serial8250_tx_chars(up);
  1010. }
  1011. }
  1012. uart_unlock_and_check_sysrq(port);
  1013. serial8250_rpm_put(up);
  1014. return 1;
  1015. }
  1016. static bool the_no_dma_filter_fn(struct dma_chan *chan, void *param)
  1017. {
  1018. return false;
  1019. }
  1020. #else
  1021. static inline int omap_8250_rx_dma(struct uart_8250_port *p)
  1022. {
  1023. return -EINVAL;
  1024. }
  1025. #endif
  1026. static int omap8250_no_handle_irq(struct uart_port *port)
  1027. {
  1028. /* IRQ has not been requested but handling irq? */
  1029. WARN_ONCE(1, "Unexpected irq handling before port startup\n");
  1030. return 0;
  1031. }
  1032. static struct omap8250_dma_params am654_dma = {
  1033. .rx_size = SZ_2K,
  1034. .rx_trigger = 1,
  1035. .tx_trigger = TX_TRIGGER,
  1036. };
  1037. static struct omap8250_dma_params am33xx_dma = {
  1038. .rx_size = RX_TRIGGER,
  1039. .rx_trigger = RX_TRIGGER,
  1040. .tx_trigger = TX_TRIGGER,
  1041. };
  1042. static struct omap8250_platdata am654_platdata = {
  1043. .dma_params = &am654_dma,
  1044. .habit = UART_HAS_EFR2 | UART_HAS_RHR_IT_DIS |
  1045. UART_RX_TIMEOUT_QUIRK,
  1046. };
  1047. static struct omap8250_platdata am33xx_platdata = {
  1048. .dma_params = &am33xx_dma,
  1049. .habit = OMAP_DMA_TX_KICK | UART_ERRATA_CLOCK_DISABLE,
  1050. };
  1051. static struct omap8250_platdata omap4_platdata = {
  1052. .dma_params = &am33xx_dma,
  1053. .habit = UART_ERRATA_CLOCK_DISABLE,
  1054. };
  1055. static const struct of_device_id omap8250_dt_ids[] = {
  1056. { .compatible = "ti,am654-uart", .data = &am654_platdata, },
  1057. { .compatible = "ti,omap2-uart" },
  1058. { .compatible = "ti,omap3-uart" },
  1059. { .compatible = "ti,omap4-uart", .data = &omap4_platdata, },
  1060. { .compatible = "ti,am3352-uart", .data = &am33xx_platdata, },
  1061. { .compatible = "ti,am4372-uart", .data = &am33xx_platdata, },
  1062. { .compatible = "ti,dra742-uart", .data = &omap4_platdata, },
  1063. {},
  1064. };
  1065. MODULE_DEVICE_TABLE(of, omap8250_dt_ids);
  1066. static int omap8250_probe(struct platform_device *pdev)
  1067. {
  1068. struct device_node *np = pdev->dev.of_node;
  1069. struct omap8250_priv *priv;
  1070. const struct omap8250_platdata *pdata;
  1071. struct uart_8250_port up;
  1072. struct resource *regs;
  1073. void __iomem *membase;
  1074. int irq, ret;
  1075. irq = platform_get_irq(pdev, 0);
  1076. if (irq < 0)
  1077. return irq;
  1078. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1079. if (!regs) {
  1080. dev_err(&pdev->dev, "missing registers\n");
  1081. return -EINVAL;
  1082. }
  1083. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  1084. if (!priv)
  1085. return -ENOMEM;
  1086. membase = devm_ioremap(&pdev->dev, regs->start,
  1087. resource_size(regs));
  1088. if (!membase)
  1089. return -ENODEV;
  1090. memset(&up, 0, sizeof(up));
  1091. up.port.dev = &pdev->dev;
  1092. up.port.mapbase = regs->start;
  1093. up.port.membase = membase;
  1094. up.port.irq = irq;
  1095. /*
  1096. * It claims to be 16C750 compatible however it is a little different.
  1097. * It has EFR and has no FCR7_64byte bit. The AFE (which it claims to
  1098. * have) is enabled via EFR instead of MCR. The type is set here 8250
  1099. * just to get things going. UNKNOWN does not work for a few reasons and
  1100. * we don't need our own type since we don't use 8250's set_termios()
  1101. * or pm callback.
  1102. */
  1103. up.port.type = PORT_8250;
  1104. up.port.iotype = UPIO_MEM;
  1105. up.port.flags = UPF_FIXED_PORT | UPF_FIXED_TYPE | UPF_SOFT_FLOW |
  1106. UPF_HARD_FLOW;
  1107. up.port.private_data = priv;
  1108. up.port.regshift = OMAP_UART_REGSHIFT;
  1109. up.port.fifosize = 64;
  1110. up.tx_loadsz = 64;
  1111. up.capabilities = UART_CAP_FIFO;
  1112. #ifdef CONFIG_PM
  1113. /*
  1114. * Runtime PM is mostly transparent. However to do it right we need to a
  1115. * TX empty interrupt before we can put the device to auto idle. So if
  1116. * PM is not enabled we don't add that flag and can spare that one extra
  1117. * interrupt in the TX path.
  1118. */
  1119. up.capabilities |= UART_CAP_RPM;
  1120. #endif
  1121. up.port.set_termios = omap_8250_set_termios;
  1122. up.port.set_mctrl = omap8250_set_mctrl;
  1123. up.port.pm = omap_8250_pm;
  1124. up.port.startup = omap_8250_startup;
  1125. up.port.shutdown = omap_8250_shutdown;
  1126. up.port.throttle = omap_8250_throttle;
  1127. up.port.unthrottle = omap_8250_unthrottle;
  1128. up.port.rs485_config = serial8250_em485_config;
  1129. up.port.rs485_supported = serial8250_em485_supported;
  1130. up.rs485_start_tx = serial8250_em485_start_tx;
  1131. up.rs485_stop_tx = serial8250_em485_stop_tx;
  1132. up.port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_8250_CONSOLE);
  1133. ret = of_alias_get_id(np, "serial");
  1134. if (ret < 0) {
  1135. dev_err(&pdev->dev, "failed to get alias\n");
  1136. return ret;
  1137. }
  1138. up.port.line = ret;
  1139. if (of_property_read_u32(np, "clock-frequency", &up.port.uartclk)) {
  1140. struct clk *clk;
  1141. clk = devm_clk_get(&pdev->dev, NULL);
  1142. if (IS_ERR(clk)) {
  1143. if (PTR_ERR(clk) == -EPROBE_DEFER)
  1144. return -EPROBE_DEFER;
  1145. } else {
  1146. up.port.uartclk = clk_get_rate(clk);
  1147. }
  1148. }
  1149. if (of_property_read_u32(np, "overrun-throttle-ms",
  1150. &up.overrun_backoff_time_ms) != 0)
  1151. up.overrun_backoff_time_ms = 0;
  1152. priv->wakeirq = irq_of_parse_and_map(np, 1);
  1153. pdata = of_device_get_match_data(&pdev->dev);
  1154. if (pdata)
  1155. priv->habit |= pdata->habit;
  1156. if (!up.port.uartclk) {
  1157. up.port.uartclk = DEFAULT_CLK_SPEED;
  1158. dev_warn(&pdev->dev,
  1159. "No clock speed specified: using default: %d\n",
  1160. DEFAULT_CLK_SPEED);
  1161. }
  1162. priv->membase = membase;
  1163. priv->line = -ENODEV;
  1164. priv->latency = PM_QOS_CPU_LATENCY_DEFAULT_VALUE;
  1165. priv->calc_latency = PM_QOS_CPU_LATENCY_DEFAULT_VALUE;
  1166. cpu_latency_qos_add_request(&priv->pm_qos_request, priv->latency);
  1167. INIT_WORK(&priv->qos_work, omap8250_uart_qos_work);
  1168. spin_lock_init(&priv->rx_dma_lock);
  1169. platform_set_drvdata(pdev, priv);
  1170. device_init_wakeup(&pdev->dev, true);
  1171. pm_runtime_enable(&pdev->dev);
  1172. pm_runtime_use_autosuspend(&pdev->dev);
  1173. /*
  1174. * Disable runtime PM until autosuspend delay unless specifically
  1175. * enabled by the user via sysfs. This is the historic way to
  1176. * prevent an unsafe default policy with lossy characters on wake-up.
  1177. * For serdev devices this is not needed, the policy can be managed by
  1178. * the serdev driver.
  1179. */
  1180. if (!of_get_available_child_count(pdev->dev.of_node))
  1181. pm_runtime_set_autosuspend_delay(&pdev->dev, -1);
  1182. pm_runtime_irq_safe(&pdev->dev);
  1183. pm_runtime_get_sync(&pdev->dev);
  1184. omap_serial_fill_features_erratas(&up, priv);
  1185. up.port.handle_irq = omap8250_no_handle_irq;
  1186. priv->rx_trigger = RX_TRIGGER;
  1187. priv->tx_trigger = TX_TRIGGER;
  1188. #ifdef CONFIG_SERIAL_8250_DMA
  1189. /*
  1190. * Oh DMA support. If there are no DMA properties in the DT then
  1191. * we will fall back to a generic DMA channel which does not
  1192. * really work here. To ensure that we do not get a generic DMA
  1193. * channel assigned, we have the the_no_dma_filter_fn() here.
  1194. * To avoid "failed to request DMA" messages we check for DMA
  1195. * properties in DT.
  1196. */
  1197. ret = of_property_count_strings(np, "dma-names");
  1198. if (ret == 2) {
  1199. struct omap8250_dma_params *dma_params = NULL;
  1200. up.dma = &priv->omap8250_dma;
  1201. up.dma->fn = the_no_dma_filter_fn;
  1202. up.dma->tx_dma = omap_8250_tx_dma;
  1203. up.dma->rx_dma = omap_8250_rx_dma;
  1204. if (pdata)
  1205. dma_params = pdata->dma_params;
  1206. if (dma_params) {
  1207. up.dma->rx_size = dma_params->rx_size;
  1208. up.dma->rxconf.src_maxburst = dma_params->rx_trigger;
  1209. up.dma->txconf.dst_maxburst = dma_params->tx_trigger;
  1210. priv->rx_trigger = dma_params->rx_trigger;
  1211. priv->tx_trigger = dma_params->tx_trigger;
  1212. } else {
  1213. up.dma->rx_size = RX_TRIGGER;
  1214. up.dma->rxconf.src_maxburst = RX_TRIGGER;
  1215. up.dma->txconf.dst_maxburst = TX_TRIGGER;
  1216. }
  1217. }
  1218. #endif
  1219. ret = serial8250_register_8250_port(&up);
  1220. if (ret < 0) {
  1221. dev_err(&pdev->dev, "unable to register 8250 port\n");
  1222. goto err;
  1223. }
  1224. priv->line = ret;
  1225. pm_runtime_mark_last_busy(&pdev->dev);
  1226. pm_runtime_put_autosuspend(&pdev->dev);
  1227. return 0;
  1228. err:
  1229. pm_runtime_dont_use_autosuspend(&pdev->dev);
  1230. pm_runtime_put_sync(&pdev->dev);
  1231. flush_work(&priv->qos_work);
  1232. pm_runtime_disable(&pdev->dev);
  1233. cpu_latency_qos_remove_request(&priv->pm_qos_request);
  1234. return ret;
  1235. }
  1236. static int omap8250_remove(struct platform_device *pdev)
  1237. {
  1238. struct omap8250_priv *priv = platform_get_drvdata(pdev);
  1239. int err;
  1240. err = pm_runtime_resume_and_get(&pdev->dev);
  1241. if (err)
  1242. return err;
  1243. serial8250_unregister_port(priv->line);
  1244. priv->line = -ENODEV;
  1245. pm_runtime_dont_use_autosuspend(&pdev->dev);
  1246. pm_runtime_put_sync(&pdev->dev);
  1247. flush_work(&priv->qos_work);
  1248. pm_runtime_disable(&pdev->dev);
  1249. cpu_latency_qos_remove_request(&priv->pm_qos_request);
  1250. device_init_wakeup(&pdev->dev, false);
  1251. return 0;
  1252. }
  1253. static int omap8250_prepare(struct device *dev)
  1254. {
  1255. struct omap8250_priv *priv = dev_get_drvdata(dev);
  1256. if (!priv)
  1257. return 0;
  1258. priv->is_suspending = true;
  1259. return 0;
  1260. }
  1261. static void omap8250_complete(struct device *dev)
  1262. {
  1263. struct omap8250_priv *priv = dev_get_drvdata(dev);
  1264. if (!priv)
  1265. return;
  1266. priv->is_suspending = false;
  1267. }
  1268. static int omap8250_suspend(struct device *dev)
  1269. {
  1270. struct omap8250_priv *priv = dev_get_drvdata(dev);
  1271. struct uart_8250_port *up = serial8250_get_port(priv->line);
  1272. int err = 0;
  1273. serial8250_suspend_port(priv->line);
  1274. err = pm_runtime_resume_and_get(dev);
  1275. if (err)
  1276. return err;
  1277. if (!device_may_wakeup(dev))
  1278. priv->wer = 0;
  1279. serial_out(up, UART_OMAP_WER, priv->wer);
  1280. if (uart_console(&up->port) && console_suspend_enabled)
  1281. err = pm_runtime_force_suspend(dev);
  1282. flush_work(&priv->qos_work);
  1283. return err;
  1284. }
  1285. static int omap8250_resume(struct device *dev)
  1286. {
  1287. struct omap8250_priv *priv = dev_get_drvdata(dev);
  1288. struct uart_8250_port *up = serial8250_get_port(priv->line);
  1289. int err;
  1290. if (uart_console(&up->port) && console_suspend_enabled) {
  1291. err = pm_runtime_force_resume(dev);
  1292. if (err)
  1293. return err;
  1294. }
  1295. serial8250_resume_port(priv->line);
  1296. /* Paired with pm_runtime_resume_and_get() in omap8250_suspend() */
  1297. pm_runtime_mark_last_busy(dev);
  1298. pm_runtime_put_autosuspend(dev);
  1299. return 0;
  1300. }
  1301. static int omap8250_lost_context(struct uart_8250_port *up)
  1302. {
  1303. u32 val;
  1304. val = serial_in(up, UART_OMAP_SCR);
  1305. /*
  1306. * If we lose context, then SCR is set to its reset value of zero.
  1307. * After set_termios() we set bit 3 of SCR (TX_EMPTY_CTL_IT) to 1,
  1308. * among other bits, to never set the register back to zero again.
  1309. */
  1310. if (!val)
  1311. return 1;
  1312. return 0;
  1313. }
  1314. static void uart_write(struct omap8250_priv *priv, u32 reg, u32 val)
  1315. {
  1316. writel(val, priv->membase + (reg << OMAP_UART_REGSHIFT));
  1317. }
  1318. /* TODO: in future, this should happen via API in drivers/reset/ */
  1319. static int omap8250_soft_reset(struct device *dev)
  1320. {
  1321. struct omap8250_priv *priv = dev_get_drvdata(dev);
  1322. int timeout = 100;
  1323. int sysc;
  1324. int syss;
  1325. /*
  1326. * At least on omap4, unused uarts may not idle after reset without
  1327. * a basic scr dma configuration even with no dma in use. The
  1328. * module clkctrl status bits will be 1 instead of 3 blocking idle
  1329. * for the whole clockdomain. The softreset below will clear scr,
  1330. * and we restore it on resume so this is safe to do on all SoCs
  1331. * needing omap8250_soft_reset() quirk. Do it in two writes as
  1332. * recommended in the comment for omap8250_update_scr().
  1333. */
  1334. uart_write(priv, UART_OMAP_SCR, OMAP_UART_SCR_DMAMODE_1);
  1335. uart_write(priv, UART_OMAP_SCR,
  1336. OMAP_UART_SCR_DMAMODE_1 | OMAP_UART_SCR_DMAMODE_CTL);
  1337. sysc = uart_read(priv, UART_OMAP_SYSC);
  1338. /* softreset the UART */
  1339. sysc |= OMAP_UART_SYSC_SOFTRESET;
  1340. uart_write(priv, UART_OMAP_SYSC, sysc);
  1341. /* By experiments, 1us enough for reset complete on AM335x */
  1342. do {
  1343. udelay(1);
  1344. syss = uart_read(priv, UART_OMAP_SYSS);
  1345. } while (--timeout && !(syss & OMAP_UART_SYSS_RESETDONE));
  1346. if (!timeout) {
  1347. dev_err(dev, "timed out waiting for reset done\n");
  1348. return -ETIMEDOUT;
  1349. }
  1350. return 0;
  1351. }
  1352. static int omap8250_runtime_suspend(struct device *dev)
  1353. {
  1354. struct omap8250_priv *priv = dev_get_drvdata(dev);
  1355. struct uart_8250_port *up = NULL;
  1356. if (priv->line >= 0)
  1357. up = serial8250_get_port(priv->line);
  1358. if (priv->habit & UART_ERRATA_CLOCK_DISABLE) {
  1359. int ret;
  1360. ret = omap8250_soft_reset(dev);
  1361. if (ret)
  1362. return ret;
  1363. if (up) {
  1364. /* Restore to UART mode after reset (for wakeup) */
  1365. omap8250_update_mdr1(up, priv);
  1366. /* Restore wakeup enable register */
  1367. serial_out(up, UART_OMAP_WER, priv->wer);
  1368. }
  1369. }
  1370. if (up && up->dma && up->dma->rxchan)
  1371. omap_8250_rx_dma_flush(up);
  1372. priv->latency = PM_QOS_CPU_LATENCY_DEFAULT_VALUE;
  1373. schedule_work(&priv->qos_work);
  1374. return 0;
  1375. }
  1376. static int omap8250_runtime_resume(struct device *dev)
  1377. {
  1378. struct omap8250_priv *priv = dev_get_drvdata(dev);
  1379. struct uart_8250_port *up = NULL;
  1380. if (priv->line >= 0)
  1381. up = serial8250_get_port(priv->line);
  1382. if (up && omap8250_lost_context(up))
  1383. omap8250_restore_regs(up);
  1384. if (up && up->dma && up->dma->rxchan && !(priv->habit & UART_HAS_EFR2))
  1385. omap_8250_rx_dma(up);
  1386. priv->latency = priv->calc_latency;
  1387. schedule_work(&priv->qos_work);
  1388. return 0;
  1389. }
  1390. #ifdef CONFIG_SERIAL_8250_OMAP_TTYO_FIXUP
  1391. static int __init omap8250_console_fixup(void)
  1392. {
  1393. char *omap_str;
  1394. char *options;
  1395. u8 idx;
  1396. if (strstr(boot_command_line, "console=ttyS"))
  1397. /* user set a ttyS based name for the console */
  1398. return 0;
  1399. omap_str = strstr(boot_command_line, "console=ttyO");
  1400. if (!omap_str)
  1401. /* user did not set ttyO based console, so we don't care */
  1402. return 0;
  1403. omap_str += 12;
  1404. if ('0' <= *omap_str && *omap_str <= '9')
  1405. idx = *omap_str - '0';
  1406. else
  1407. return 0;
  1408. omap_str++;
  1409. if (omap_str[0] == ',') {
  1410. omap_str++;
  1411. options = omap_str;
  1412. } else {
  1413. options = NULL;
  1414. }
  1415. add_preferred_console("ttyS", idx, options);
  1416. pr_err("WARNING: Your 'console=ttyO%d' has been replaced by 'ttyS%d'\n",
  1417. idx, idx);
  1418. pr_err("This ensures that you still see kernel messages. Please\n");
  1419. pr_err("update your kernel commandline.\n");
  1420. return 0;
  1421. }
  1422. console_initcall(omap8250_console_fixup);
  1423. #endif
  1424. static const struct dev_pm_ops omap8250_dev_pm_ops = {
  1425. SYSTEM_SLEEP_PM_OPS(omap8250_suspend, omap8250_resume)
  1426. RUNTIME_PM_OPS(omap8250_runtime_suspend,
  1427. omap8250_runtime_resume, NULL)
  1428. .prepare = pm_sleep_ptr(omap8250_prepare),
  1429. .complete = pm_sleep_ptr(omap8250_complete),
  1430. };
  1431. static struct platform_driver omap8250_platform_driver = {
  1432. .driver = {
  1433. .name = "omap8250",
  1434. .pm = pm_ptr(&omap8250_dev_pm_ops),
  1435. .of_match_table = omap8250_dt_ids,
  1436. },
  1437. .probe = omap8250_probe,
  1438. .remove = omap8250_remove,
  1439. };
  1440. module_platform_driver(omap8250_platform_driver);
  1441. MODULE_AUTHOR("Sebastian Andrzej Siewior");
  1442. MODULE_DESCRIPTION("OMAP 8250 Driver");
  1443. MODULE_LICENSE("GPL v2");