8250_lpss.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * 8250_lpss.c - Driver for UART on Intel Braswell and various other Intel SoCs
  4. *
  5. * Copyright (C) 2016 Intel Corporation
  6. * Author: Andy Shevchenko <[email protected]>
  7. */
  8. #include <linux/bitops.h>
  9. #include <linux/module.h>
  10. #include <linux/pci.h>
  11. #include <linux/rational.h>
  12. #include <linux/dmaengine.h>
  13. #include <linux/dma/dw.h>
  14. #include "8250_dwlib.h"
  15. #define PCI_DEVICE_ID_INTEL_QRK_UARTx 0x0936
  16. #define PCI_DEVICE_ID_INTEL_BYT_UART1 0x0f0a
  17. #define PCI_DEVICE_ID_INTEL_BYT_UART2 0x0f0c
  18. #define PCI_DEVICE_ID_INTEL_BSW_UART1 0x228a
  19. #define PCI_DEVICE_ID_INTEL_BSW_UART2 0x228c
  20. #define PCI_DEVICE_ID_INTEL_EHL_UART0 0x4b96
  21. #define PCI_DEVICE_ID_INTEL_EHL_UART1 0x4b97
  22. #define PCI_DEVICE_ID_INTEL_EHL_UART2 0x4b98
  23. #define PCI_DEVICE_ID_INTEL_EHL_UART3 0x4b99
  24. #define PCI_DEVICE_ID_INTEL_EHL_UART4 0x4b9a
  25. #define PCI_DEVICE_ID_INTEL_EHL_UART5 0x4b9b
  26. #define PCI_DEVICE_ID_INTEL_BDW_UART1 0x9ce3
  27. #define PCI_DEVICE_ID_INTEL_BDW_UART2 0x9ce4
  28. /* Intel LPSS specific registers */
  29. #define BYT_PRV_CLK 0x800
  30. #define BYT_PRV_CLK_EN BIT(0)
  31. #define BYT_PRV_CLK_M_VAL_SHIFT 1
  32. #define BYT_PRV_CLK_N_VAL_SHIFT 16
  33. #define BYT_PRV_CLK_UPDATE BIT(31)
  34. #define BYT_TX_OVF_INT 0x820
  35. #define BYT_TX_OVF_INT_MASK BIT(1)
  36. struct lpss8250;
  37. struct lpss8250_board {
  38. unsigned long freq;
  39. unsigned int base_baud;
  40. int (*setup)(struct lpss8250 *, struct uart_port *p);
  41. void (*exit)(struct lpss8250 *);
  42. };
  43. struct lpss8250 {
  44. struct dw8250_port_data data;
  45. struct lpss8250_board *board;
  46. /* DMA parameters */
  47. struct dw_dma_chip dma_chip;
  48. struct dw_dma_slave dma_param;
  49. u8 dma_maxburst;
  50. };
  51. static inline struct lpss8250 *to_lpss8250(struct dw8250_port_data *data)
  52. {
  53. return container_of(data, struct lpss8250, data);
  54. }
  55. static void byt_set_termios(struct uart_port *p, struct ktermios *termios,
  56. const struct ktermios *old)
  57. {
  58. unsigned int baud = tty_termios_baud_rate(termios);
  59. struct lpss8250 *lpss = to_lpss8250(p->private_data);
  60. unsigned long fref = lpss->board->freq, fuart = baud * 16;
  61. unsigned long w = BIT(15) - 1;
  62. unsigned long m, n;
  63. u32 reg;
  64. /* Gracefully handle the B0 case: fall back to B9600 */
  65. fuart = fuart ? fuart : 9600 * 16;
  66. /* Get Fuart closer to Fref */
  67. fuart *= rounddown_pow_of_two(fref / fuart);
  68. /*
  69. * For baud rates 0.5M, 1M, 1.5M, 2M, 2.5M, 3M, 3.5M and 4M the
  70. * dividers must be adjusted.
  71. *
  72. * uartclk = (m / n) * 100 MHz, where m <= n
  73. */
  74. rational_best_approximation(fuart, fref, w, w, &m, &n);
  75. p->uartclk = fuart;
  76. /* Reset the clock */
  77. reg = (m << BYT_PRV_CLK_M_VAL_SHIFT) | (n << BYT_PRV_CLK_N_VAL_SHIFT);
  78. writel(reg, p->membase + BYT_PRV_CLK);
  79. reg |= BYT_PRV_CLK_EN | BYT_PRV_CLK_UPDATE;
  80. writel(reg, p->membase + BYT_PRV_CLK);
  81. dw8250_do_set_termios(p, termios, old);
  82. }
  83. static unsigned int byt_get_mctrl(struct uart_port *port)
  84. {
  85. unsigned int ret = serial8250_do_get_mctrl(port);
  86. /* Force DCD and DSR signals to permanently be reported as active */
  87. ret |= TIOCM_CAR | TIOCM_DSR;
  88. return ret;
  89. }
  90. static int byt_serial_setup(struct lpss8250 *lpss, struct uart_port *port)
  91. {
  92. struct dw_dma_slave *param = &lpss->dma_param;
  93. struct pci_dev *pdev = to_pci_dev(port->dev);
  94. struct pci_dev *dma_dev;
  95. switch (pdev->device) {
  96. case PCI_DEVICE_ID_INTEL_BYT_UART1:
  97. case PCI_DEVICE_ID_INTEL_BSW_UART1:
  98. case PCI_DEVICE_ID_INTEL_BDW_UART1:
  99. param->src_id = 3;
  100. param->dst_id = 2;
  101. break;
  102. case PCI_DEVICE_ID_INTEL_BYT_UART2:
  103. case PCI_DEVICE_ID_INTEL_BSW_UART2:
  104. case PCI_DEVICE_ID_INTEL_BDW_UART2:
  105. param->src_id = 5;
  106. param->dst_id = 4;
  107. break;
  108. default:
  109. return -EINVAL;
  110. }
  111. dma_dev = pci_get_slot(pdev->bus, PCI_DEVFN(PCI_SLOT(pdev->devfn), 0));
  112. param->dma_dev = &dma_dev->dev;
  113. param->m_master = 0;
  114. param->p_master = 1;
  115. lpss->dma_maxburst = 16;
  116. port->set_termios = byt_set_termios;
  117. port->get_mctrl = byt_get_mctrl;
  118. /* Disable TX counter interrupts */
  119. writel(BYT_TX_OVF_INT_MASK, port->membase + BYT_TX_OVF_INT);
  120. return 0;
  121. }
  122. static void byt_serial_exit(struct lpss8250 *lpss)
  123. {
  124. struct dw_dma_slave *param = &lpss->dma_param;
  125. /* Paired with pci_get_slot() in the byt_serial_setup() above */
  126. put_device(param->dma_dev);
  127. }
  128. static int ehl_serial_setup(struct lpss8250 *lpss, struct uart_port *port)
  129. {
  130. struct uart_8250_dma *dma = &lpss->data.dma;
  131. struct uart_8250_port *up = up_to_u8250p(port);
  132. /*
  133. * This simply makes the checks in the 8250_port to try the DMA
  134. * channel request which in turn uses the magic of ACPI tables
  135. * parsing (see drivers/dma/acpi-dma.c for the details) and
  136. * matching with the registered General Purpose DMA controllers.
  137. */
  138. up->dma = dma;
  139. lpss->dma_maxburst = 16;
  140. port->set_termios = dw8250_do_set_termios;
  141. return 0;
  142. }
  143. static void ehl_serial_exit(struct lpss8250 *lpss)
  144. {
  145. struct uart_8250_port *up = serial8250_get_port(lpss->data.line);
  146. up->dma = NULL;
  147. }
  148. #ifdef CONFIG_SERIAL_8250_DMA
  149. static const struct dw_dma_platform_data qrk_serial_dma_pdata = {
  150. .nr_channels = 2,
  151. .chan_allocation_order = CHAN_ALLOCATION_ASCENDING,
  152. .chan_priority = CHAN_PRIORITY_ASCENDING,
  153. .block_size = 4095,
  154. .nr_masters = 1,
  155. .data_width = {4},
  156. .multi_block = {0},
  157. };
  158. static void qrk_serial_setup_dma(struct lpss8250 *lpss, struct uart_port *port)
  159. {
  160. struct uart_8250_dma *dma = &lpss->data.dma;
  161. struct dw_dma_chip *chip = &lpss->dma_chip;
  162. struct dw_dma_slave *param = &lpss->dma_param;
  163. struct pci_dev *pdev = to_pci_dev(port->dev);
  164. int ret;
  165. chip->pdata = &qrk_serial_dma_pdata;
  166. chip->dev = &pdev->dev;
  167. chip->id = pdev->devfn;
  168. chip->irq = pci_irq_vector(pdev, 0);
  169. chip->regs = pci_ioremap_bar(pdev, 1);
  170. if (!chip->regs)
  171. return;
  172. /* Falling back to PIO mode if DMA probing fails */
  173. ret = dw_dma_probe(chip);
  174. if (ret)
  175. return;
  176. pci_try_set_mwi(pdev);
  177. /* Special DMA address for UART */
  178. dma->rx_dma_addr = 0xfffff000;
  179. dma->tx_dma_addr = 0xfffff000;
  180. param->dma_dev = &pdev->dev;
  181. param->src_id = 0;
  182. param->dst_id = 1;
  183. param->hs_polarity = true;
  184. lpss->dma_maxburst = 8;
  185. }
  186. static void qrk_serial_exit_dma(struct lpss8250 *lpss)
  187. {
  188. struct dw_dma_chip *chip = &lpss->dma_chip;
  189. struct dw_dma_slave *param = &lpss->dma_param;
  190. if (!param->dma_dev)
  191. return;
  192. dw_dma_remove(chip);
  193. pci_iounmap(to_pci_dev(chip->dev), chip->regs);
  194. }
  195. #else /* CONFIG_SERIAL_8250_DMA */
  196. static void qrk_serial_setup_dma(struct lpss8250 *lpss, struct uart_port *port) {}
  197. static void qrk_serial_exit_dma(struct lpss8250 *lpss) {}
  198. #endif /* !CONFIG_SERIAL_8250_DMA */
  199. static int qrk_serial_setup(struct lpss8250 *lpss, struct uart_port *port)
  200. {
  201. qrk_serial_setup_dma(lpss, port);
  202. return 0;
  203. }
  204. static void qrk_serial_exit(struct lpss8250 *lpss)
  205. {
  206. qrk_serial_exit_dma(lpss);
  207. }
  208. static bool lpss8250_dma_filter(struct dma_chan *chan, void *param)
  209. {
  210. struct dw_dma_slave *dws = param;
  211. if (dws->dma_dev != chan->device->dev)
  212. return false;
  213. chan->private = dws;
  214. return true;
  215. }
  216. static int lpss8250_dma_setup(struct lpss8250 *lpss, struct uart_8250_port *port)
  217. {
  218. struct uart_8250_dma *dma = &lpss->data.dma;
  219. struct dw_dma_slave *rx_param, *tx_param;
  220. struct device *dev = port->port.dev;
  221. if (!lpss->dma_param.dma_dev) {
  222. dma = port->dma;
  223. if (dma)
  224. goto out_configuration_only;
  225. return 0;
  226. }
  227. rx_param = devm_kzalloc(dev, sizeof(*rx_param), GFP_KERNEL);
  228. if (!rx_param)
  229. return -ENOMEM;
  230. tx_param = devm_kzalloc(dev, sizeof(*tx_param), GFP_KERNEL);
  231. if (!tx_param)
  232. return -ENOMEM;
  233. *rx_param = lpss->dma_param;
  234. *tx_param = lpss->dma_param;
  235. dma->fn = lpss8250_dma_filter;
  236. dma->rx_param = rx_param;
  237. dma->tx_param = tx_param;
  238. port->dma = dma;
  239. out_configuration_only:
  240. dma->rxconf.src_maxburst = lpss->dma_maxburst;
  241. dma->txconf.dst_maxburst = lpss->dma_maxburst;
  242. return 0;
  243. }
  244. static int lpss8250_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  245. {
  246. struct uart_8250_port uart;
  247. struct lpss8250 *lpss;
  248. int ret;
  249. ret = pcim_enable_device(pdev);
  250. if (ret)
  251. return ret;
  252. pci_set_master(pdev);
  253. lpss = devm_kzalloc(&pdev->dev, sizeof(*lpss), GFP_KERNEL);
  254. if (!lpss)
  255. return -ENOMEM;
  256. ret = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
  257. if (ret < 0)
  258. return ret;
  259. lpss->board = (struct lpss8250_board *)id->driver_data;
  260. memset(&uart, 0, sizeof(struct uart_8250_port));
  261. uart.port.dev = &pdev->dev;
  262. uart.port.irq = pci_irq_vector(pdev, 0);
  263. uart.port.private_data = &lpss->data;
  264. uart.port.type = PORT_16550A;
  265. uart.port.iotype = UPIO_MEM32;
  266. uart.port.regshift = 2;
  267. uart.port.uartclk = lpss->board->base_baud * 16;
  268. uart.port.flags = UPF_SHARE_IRQ | UPF_FIXED_PORT | UPF_FIXED_TYPE;
  269. uart.capabilities = UART_CAP_FIFO | UART_CAP_AFE;
  270. uart.port.mapbase = pci_resource_start(pdev, 0);
  271. uart.port.membase = pcim_iomap(pdev, 0, 0);
  272. if (!uart.port.membase)
  273. return -ENOMEM;
  274. ret = lpss->board->setup(lpss, &uart.port);
  275. if (ret)
  276. return ret;
  277. dw8250_setup_port(&uart.port);
  278. ret = lpss8250_dma_setup(lpss, &uart);
  279. if (ret)
  280. goto err_exit;
  281. ret = serial8250_register_8250_port(&uart);
  282. if (ret < 0)
  283. goto err_exit;
  284. lpss->data.line = ret;
  285. pci_set_drvdata(pdev, lpss);
  286. return 0;
  287. err_exit:
  288. lpss->board->exit(lpss);
  289. pci_free_irq_vectors(pdev);
  290. return ret;
  291. }
  292. static void lpss8250_remove(struct pci_dev *pdev)
  293. {
  294. struct lpss8250 *lpss = pci_get_drvdata(pdev);
  295. serial8250_unregister_port(lpss->data.line);
  296. lpss->board->exit(lpss);
  297. pci_free_irq_vectors(pdev);
  298. }
  299. static const struct lpss8250_board byt_board = {
  300. .freq = 100000000,
  301. .base_baud = 2764800,
  302. .setup = byt_serial_setup,
  303. .exit = byt_serial_exit,
  304. };
  305. static const struct lpss8250_board ehl_board = {
  306. .freq = 200000000,
  307. .base_baud = 12500000,
  308. .setup = ehl_serial_setup,
  309. .exit = ehl_serial_exit,
  310. };
  311. static const struct lpss8250_board qrk_board = {
  312. .freq = 44236800,
  313. .base_baud = 2764800,
  314. .setup = qrk_serial_setup,
  315. .exit = qrk_serial_exit,
  316. };
  317. static const struct pci_device_id pci_ids[] = {
  318. { PCI_DEVICE_DATA(INTEL, QRK_UARTx, &qrk_board) },
  319. { PCI_DEVICE_DATA(INTEL, EHL_UART0, &ehl_board) },
  320. { PCI_DEVICE_DATA(INTEL, EHL_UART1, &ehl_board) },
  321. { PCI_DEVICE_DATA(INTEL, EHL_UART2, &ehl_board) },
  322. { PCI_DEVICE_DATA(INTEL, EHL_UART3, &ehl_board) },
  323. { PCI_DEVICE_DATA(INTEL, EHL_UART4, &ehl_board) },
  324. { PCI_DEVICE_DATA(INTEL, EHL_UART5, &ehl_board) },
  325. { PCI_DEVICE_DATA(INTEL, BYT_UART1, &byt_board) },
  326. { PCI_DEVICE_DATA(INTEL, BYT_UART2, &byt_board) },
  327. { PCI_DEVICE_DATA(INTEL, BSW_UART1, &byt_board) },
  328. { PCI_DEVICE_DATA(INTEL, BSW_UART2, &byt_board) },
  329. { PCI_DEVICE_DATA(INTEL, BDW_UART1, &byt_board) },
  330. { PCI_DEVICE_DATA(INTEL, BDW_UART2, &byt_board) },
  331. { }
  332. };
  333. MODULE_DEVICE_TABLE(pci, pci_ids);
  334. static struct pci_driver lpss8250_pci_driver = {
  335. .name = "8250_lpss",
  336. .id_table = pci_ids,
  337. .probe = lpss8250_probe,
  338. .remove = lpss8250_remove,
  339. };
  340. module_pci_driver(lpss8250_pci_driver);
  341. MODULE_AUTHOR("Intel Corporation");
  342. MODULE_LICENSE("GPL v2");
  343. MODULE_DESCRIPTION("Intel LPSS UART driver");