8250_lpc18xx.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Serial port driver for NXP LPC18xx/43xx UART
  4. *
  5. * Copyright (C) 2015 Joachim Eastwood <[email protected]>
  6. *
  7. * Based on 8250_mtk.c:
  8. * Copyright (c) 2014 MundoReader S.L.
  9. * Matthias Brugger <[email protected]>
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/io.h>
  13. #include <linux/module.h>
  14. #include <linux/of.h>
  15. #include <linux/platform_device.h>
  16. #include "8250.h"
  17. /* Additional LPC18xx/43xx 8250 registers and bits */
  18. #define LPC18XX_UART_RS485CTRL (0x04c / sizeof(u32))
  19. #define LPC18XX_UART_RS485CTRL_NMMEN BIT(0)
  20. #define LPC18XX_UART_RS485CTRL_DCTRL BIT(4)
  21. #define LPC18XX_UART_RS485CTRL_OINV BIT(5)
  22. #define LPC18XX_UART_RS485DLY (0x054 / sizeof(u32))
  23. #define LPC18XX_UART_RS485DLY_MAX 255
  24. struct lpc18xx_uart_data {
  25. struct uart_8250_dma dma;
  26. struct clk *clk_uart;
  27. struct clk *clk_reg;
  28. int line;
  29. };
  30. static int lpc18xx_rs485_config(struct uart_port *port, struct ktermios *termios,
  31. struct serial_rs485 *rs485)
  32. {
  33. struct uart_8250_port *up = up_to_u8250p(port);
  34. u32 rs485_ctrl_reg = 0;
  35. u32 rs485_dly_reg = 0;
  36. unsigned baud_clk;
  37. if (rs485->flags & SER_RS485_ENABLED) {
  38. rs485_ctrl_reg |= LPC18XX_UART_RS485CTRL_NMMEN |
  39. LPC18XX_UART_RS485CTRL_DCTRL;
  40. if (rs485->flags & SER_RS485_RTS_ON_SEND)
  41. rs485_ctrl_reg |= LPC18XX_UART_RS485CTRL_OINV;
  42. }
  43. if (rs485->delay_rts_after_send) {
  44. baud_clk = port->uartclk / up->dl_read(up);
  45. rs485_dly_reg = DIV_ROUND_UP(rs485->delay_rts_after_send
  46. * baud_clk, MSEC_PER_SEC);
  47. if (rs485_dly_reg > LPC18XX_UART_RS485DLY_MAX)
  48. rs485_dly_reg = LPC18XX_UART_RS485DLY_MAX;
  49. /* Calculate the resulting delay in ms */
  50. rs485->delay_rts_after_send = (rs485_dly_reg * MSEC_PER_SEC)
  51. / baud_clk;
  52. }
  53. serial_out(up, LPC18XX_UART_RS485CTRL, rs485_ctrl_reg);
  54. serial_out(up, LPC18XX_UART_RS485DLY, rs485_dly_reg);
  55. return 0;
  56. }
  57. static void lpc18xx_uart_serial_out(struct uart_port *p, int offset, int value)
  58. {
  59. /*
  60. * For DMA mode one must ensure that the UART_FCR_DMA_SELECT
  61. * bit is set when FIFO is enabled. Even if DMA is not used
  62. * setting this bit doesn't seem to affect anything.
  63. */
  64. if (offset == UART_FCR && (value & UART_FCR_ENABLE_FIFO))
  65. value |= UART_FCR_DMA_SELECT;
  66. offset = offset << p->regshift;
  67. writel(value, p->membase + offset);
  68. }
  69. static const struct serial_rs485 lpc18xx_rs485_supported = {
  70. .flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND | SER_RS485_RTS_AFTER_SEND,
  71. .delay_rts_after_send = 1,
  72. /* Delay RTS before send is not supported */
  73. };
  74. static int lpc18xx_serial_probe(struct platform_device *pdev)
  75. {
  76. struct lpc18xx_uart_data *data;
  77. struct uart_8250_port uart;
  78. struct resource *res;
  79. int irq, ret;
  80. irq = platform_get_irq(pdev, 0);
  81. if (irq < 0)
  82. return irq;
  83. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  84. if (!res) {
  85. dev_err(&pdev->dev, "memory resource not found");
  86. return -EINVAL;
  87. }
  88. memset(&uart, 0, sizeof(uart));
  89. uart.port.membase = devm_ioremap(&pdev->dev, res->start,
  90. resource_size(res));
  91. if (!uart.port.membase)
  92. return -ENOMEM;
  93. data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
  94. if (!data)
  95. return -ENOMEM;
  96. data->clk_uart = devm_clk_get(&pdev->dev, "uartclk");
  97. if (IS_ERR(data->clk_uart)) {
  98. dev_err(&pdev->dev, "uart clock not found\n");
  99. return PTR_ERR(data->clk_uart);
  100. }
  101. data->clk_reg = devm_clk_get(&pdev->dev, "reg");
  102. if (IS_ERR(data->clk_reg)) {
  103. dev_err(&pdev->dev, "reg clock not found\n");
  104. return PTR_ERR(data->clk_reg);
  105. }
  106. ret = clk_prepare_enable(data->clk_reg);
  107. if (ret) {
  108. dev_err(&pdev->dev, "unable to enable reg clock\n");
  109. return ret;
  110. }
  111. ret = clk_prepare_enable(data->clk_uart);
  112. if (ret) {
  113. dev_err(&pdev->dev, "unable to enable uart clock\n");
  114. goto dis_clk_reg;
  115. }
  116. ret = of_alias_get_id(pdev->dev.of_node, "serial");
  117. if (ret >= 0)
  118. uart.port.line = ret;
  119. data->dma.rx_param = data;
  120. data->dma.tx_param = data;
  121. spin_lock_init(&uart.port.lock);
  122. uart.port.dev = &pdev->dev;
  123. uart.port.irq = irq;
  124. uart.port.iotype = UPIO_MEM32;
  125. uart.port.mapbase = res->start;
  126. uart.port.regshift = 2;
  127. uart.port.type = PORT_16550A;
  128. uart.port.flags = UPF_FIXED_PORT | UPF_FIXED_TYPE | UPF_SKIP_TEST;
  129. uart.port.uartclk = clk_get_rate(data->clk_uart);
  130. uart.port.private_data = data;
  131. uart.port.rs485_config = lpc18xx_rs485_config;
  132. uart.port.rs485_supported = lpc18xx_rs485_supported;
  133. uart.port.serial_out = lpc18xx_uart_serial_out;
  134. uart.dma = &data->dma;
  135. uart.dma->rxconf.src_maxburst = 1;
  136. uart.dma->txconf.dst_maxburst = 1;
  137. ret = serial8250_register_8250_port(&uart);
  138. if (ret < 0) {
  139. dev_err(&pdev->dev, "unable to register 8250 port\n");
  140. goto dis_uart_clk;
  141. }
  142. data->line = ret;
  143. platform_set_drvdata(pdev, data);
  144. return 0;
  145. dis_uart_clk:
  146. clk_disable_unprepare(data->clk_uart);
  147. dis_clk_reg:
  148. clk_disable_unprepare(data->clk_reg);
  149. return ret;
  150. }
  151. static int lpc18xx_serial_remove(struct platform_device *pdev)
  152. {
  153. struct lpc18xx_uart_data *data = platform_get_drvdata(pdev);
  154. serial8250_unregister_port(data->line);
  155. clk_disable_unprepare(data->clk_uart);
  156. clk_disable_unprepare(data->clk_reg);
  157. return 0;
  158. }
  159. static const struct of_device_id lpc18xx_serial_match[] = {
  160. { .compatible = "nxp,lpc1850-uart" },
  161. { },
  162. };
  163. MODULE_DEVICE_TABLE(of, lpc18xx_serial_match);
  164. static struct platform_driver lpc18xx_serial_driver = {
  165. .probe = lpc18xx_serial_probe,
  166. .remove = lpc18xx_serial_remove,
  167. .driver = {
  168. .name = "lpc18xx-uart",
  169. .of_match_table = lpc18xx_serial_match,
  170. },
  171. };
  172. module_platform_driver(lpc18xx_serial_driver);
  173. MODULE_AUTHOR("Joachim Eastwood <[email protected]>");
  174. MODULE_DESCRIPTION("Serial port driver NXP LPC18xx/43xx devices");
  175. MODULE_LICENSE("GPL v2");