8250_exar.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Probe module for 8250/16550-type Exar chips PCI serial ports.
  4. *
  5. * Based on drivers/tty/serial/8250/8250_pci.c,
  6. *
  7. * Copyright (C) 2017 Sudip Mukherjee, All Rights Reserved.
  8. */
  9. #include <linux/acpi.h>
  10. #include <linux/dmi.h>
  11. #include <linux/io.h>
  12. #include <linux/kernel.h>
  13. #include <linux/module.h>
  14. #include <linux/pci.h>
  15. #include <linux/property.h>
  16. #include <linux/serial_core.h>
  17. #include <linux/serial_reg.h>
  18. #include <linux/slab.h>
  19. #include <linux/string.h>
  20. #include <linux/tty.h>
  21. #include <linux/8250_pci.h>
  22. #include <linux/delay.h>
  23. #include <asm/byteorder.h>
  24. #include "8250.h"
  25. #define PCI_DEVICE_ID_ACCESSIO_COM_2S 0x1052
  26. #define PCI_DEVICE_ID_ACCESSIO_COM_4S 0x105d
  27. #define PCI_DEVICE_ID_ACCESSIO_COM_8S 0x106c
  28. #define PCI_DEVICE_ID_ACCESSIO_COM232_8 0x10a8
  29. #define PCI_DEVICE_ID_ACCESSIO_COM_2SM 0x10d2
  30. #define PCI_DEVICE_ID_ACCESSIO_COM_4SM 0x10db
  31. #define PCI_DEVICE_ID_ACCESSIO_COM_8SM 0x10ea
  32. #define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
  33. #define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
  34. #define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
  35. #define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
  36. #define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
  37. #define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
  38. #define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
  39. #define PCI_DEVICE_ID_EXAR_XR17V4358 0x4358
  40. #define PCI_DEVICE_ID_EXAR_XR17V8358 0x8358
  41. #define PCI_SUBDEVICE_ID_USR_2980 0x0128
  42. #define PCI_SUBDEVICE_ID_USR_2981 0x0129
  43. #define PCI_DEVICE_ID_SEALEVEL_710xC 0x1001
  44. #define PCI_DEVICE_ID_SEALEVEL_720xC 0x1002
  45. #define PCI_DEVICE_ID_SEALEVEL_740xC 0x1004
  46. #define PCI_DEVICE_ID_SEALEVEL_780xC 0x1008
  47. #define PCI_DEVICE_ID_SEALEVEL_716xC 0x1010
  48. #define UART_EXAR_INT0 0x80
  49. #define UART_EXAR_8XMODE 0x88 /* 8X sampling rate select */
  50. #define UART_EXAR_SLEEP 0x8b /* Sleep mode */
  51. #define UART_EXAR_DVID 0x8d /* Device identification */
  52. #define UART_EXAR_FCTR 0x08 /* Feature Control Register */
  53. #define UART_FCTR_EXAR_IRDA 0x10 /* IrDa data encode select */
  54. #define UART_FCTR_EXAR_485 0x20 /* Auto 485 half duplex dir ctl */
  55. #define UART_FCTR_EXAR_TRGA 0x00 /* FIFO trigger table A */
  56. #define UART_FCTR_EXAR_TRGB 0x60 /* FIFO trigger table B */
  57. #define UART_FCTR_EXAR_TRGC 0x80 /* FIFO trigger table C */
  58. #define UART_FCTR_EXAR_TRGD 0xc0 /* FIFO trigger table D programmable */
  59. #define UART_EXAR_TXTRG 0x0a /* Tx FIFO trigger level write-only */
  60. #define UART_EXAR_RXTRG 0x0b /* Rx FIFO trigger level write-only */
  61. #define UART_EXAR_MPIOINT_7_0 0x8f /* MPIOINT[7:0] */
  62. #define UART_EXAR_MPIOLVL_7_0 0x90 /* MPIOLVL[7:0] */
  63. #define UART_EXAR_MPIO3T_7_0 0x91 /* MPIO3T[7:0] */
  64. #define UART_EXAR_MPIOINV_7_0 0x92 /* MPIOINV[7:0] */
  65. #define UART_EXAR_MPIOSEL_7_0 0x93 /* MPIOSEL[7:0] */
  66. #define UART_EXAR_MPIOOD_7_0 0x94 /* MPIOOD[7:0] */
  67. #define UART_EXAR_MPIOINT_15_8 0x95 /* MPIOINT[15:8] */
  68. #define UART_EXAR_MPIOLVL_15_8 0x96 /* MPIOLVL[15:8] */
  69. #define UART_EXAR_MPIO3T_15_8 0x97 /* MPIO3T[15:8] */
  70. #define UART_EXAR_MPIOINV_15_8 0x98 /* MPIOINV[15:8] */
  71. #define UART_EXAR_MPIOSEL_15_8 0x99 /* MPIOSEL[15:8] */
  72. #define UART_EXAR_MPIOOD_15_8 0x9a /* MPIOOD[15:8] */
  73. #define UART_EXAR_RS485_DLY(x) ((x) << 4)
  74. /*
  75. * IOT2040 MPIO wiring semantics:
  76. *
  77. * MPIO Port Function
  78. * ---- ---- --------
  79. * 0 2 Mode bit 0
  80. * 1 2 Mode bit 1
  81. * 2 2 Terminate bus
  82. * 3 - <reserved>
  83. * 4 3 Mode bit 0
  84. * 5 3 Mode bit 1
  85. * 6 3 Terminate bus
  86. * 7 - <reserved>
  87. * 8 2 Enable
  88. * 9 3 Enable
  89. * 10 - Red LED
  90. * 11..15 - <unused>
  91. */
  92. /* IOT2040 MPIOs 0..7 */
  93. #define IOT2040_UART_MODE_RS232 0x01
  94. #define IOT2040_UART_MODE_RS485 0x02
  95. #define IOT2040_UART_MODE_RS422 0x03
  96. #define IOT2040_UART_TERMINATE_BUS 0x04
  97. #define IOT2040_UART1_MASK 0x0f
  98. #define IOT2040_UART2_SHIFT 4
  99. #define IOT2040_UARTS_DEFAULT_MODE 0x11 /* both RS232 */
  100. #define IOT2040_UARTS_GPIO_LO_MODE 0x88 /* reserved pins as input */
  101. /* IOT2040 MPIOs 8..15 */
  102. #define IOT2040_UARTS_ENABLE 0x03
  103. #define IOT2040_UARTS_GPIO_HI_MODE 0xF8 /* enable & LED as outputs */
  104. struct exar8250;
  105. struct exar8250_platform {
  106. int (*rs485_config)(struct uart_port *port, struct ktermios *termios,
  107. struct serial_rs485 *rs485);
  108. const struct serial_rs485 *rs485_supported;
  109. int (*register_gpio)(struct pci_dev *, struct uart_8250_port *);
  110. void (*unregister_gpio)(struct uart_8250_port *);
  111. };
  112. /**
  113. * struct exar8250_board - board information
  114. * @num_ports: number of serial ports
  115. * @reg_shift: describes UART register mapping in PCI memory
  116. * @setup: quirk run at ->probe() stage
  117. * @exit: quirk run at ->remove() stage
  118. */
  119. struct exar8250_board {
  120. unsigned int num_ports;
  121. unsigned int reg_shift;
  122. int (*setup)(struct exar8250 *, struct pci_dev *,
  123. struct uart_8250_port *, int);
  124. void (*exit)(struct pci_dev *pcidev);
  125. };
  126. struct exar8250 {
  127. unsigned int nr;
  128. struct exar8250_board *board;
  129. void __iomem *virt;
  130. int line[];
  131. };
  132. static void exar_pm(struct uart_port *port, unsigned int state, unsigned int old)
  133. {
  134. /*
  135. * Exar UARTs have a SLEEP register that enables or disables each UART
  136. * to enter sleep mode separately. On the XR17V35x the register
  137. * is accessible to each UART at the UART_EXAR_SLEEP offset, but
  138. * the UART channel may only write to the corresponding bit.
  139. */
  140. serial_port_out(port, UART_EXAR_SLEEP, state ? 0xff : 0);
  141. }
  142. /*
  143. * XR17V35x UARTs have an extra fractional divisor register (DLD)
  144. * Calculate divisor with extra 4-bit fractional portion
  145. */
  146. static unsigned int xr17v35x_get_divisor(struct uart_port *p, unsigned int baud,
  147. unsigned int *frac)
  148. {
  149. unsigned int quot_16;
  150. quot_16 = DIV_ROUND_CLOSEST(p->uartclk, baud);
  151. *frac = quot_16 & 0x0f;
  152. return quot_16 >> 4;
  153. }
  154. static void xr17v35x_set_divisor(struct uart_port *p, unsigned int baud,
  155. unsigned int quot, unsigned int quot_frac)
  156. {
  157. serial8250_do_set_divisor(p, baud, quot, quot_frac);
  158. /* Preserve bits not related to baudrate; DLD[7:4]. */
  159. quot_frac |= serial_port_in(p, 0x2) & 0xf0;
  160. serial_port_out(p, 0x2, quot_frac);
  161. }
  162. static int xr17v35x_startup(struct uart_port *port)
  163. {
  164. /*
  165. * First enable access to IER [7:5], ISR [5:4], FCR [5:4],
  166. * MCR [7:5] and MSR [7:0]
  167. */
  168. serial_port_out(port, UART_XR_EFR, UART_EFR_ECB);
  169. /*
  170. * Make sure all interrups are masked until initialization is
  171. * complete and the FIFOs are cleared
  172. */
  173. serial_port_out(port, UART_IER, 0);
  174. return serial8250_do_startup(port);
  175. }
  176. static void exar_shutdown(struct uart_port *port)
  177. {
  178. bool tx_complete = false;
  179. struct uart_8250_port *up = up_to_u8250p(port);
  180. struct circ_buf *xmit = &port->state->xmit;
  181. int i = 0;
  182. u16 lsr;
  183. do {
  184. lsr = serial_in(up, UART_LSR);
  185. if (lsr & (UART_LSR_TEMT | UART_LSR_THRE))
  186. tx_complete = true;
  187. else
  188. tx_complete = false;
  189. usleep_range(1000, 1100);
  190. } while (!uart_circ_empty(xmit) && !tx_complete && i++ < 1000);
  191. serial8250_do_shutdown(port);
  192. }
  193. static int default_setup(struct exar8250 *priv, struct pci_dev *pcidev,
  194. int idx, unsigned int offset,
  195. struct uart_8250_port *port)
  196. {
  197. const struct exar8250_board *board = priv->board;
  198. unsigned int bar = 0;
  199. unsigned char status;
  200. port->port.iotype = UPIO_MEM;
  201. port->port.mapbase = pci_resource_start(pcidev, bar) + offset;
  202. port->port.membase = priv->virt + offset;
  203. port->port.regshift = board->reg_shift;
  204. /*
  205. * XR17V35x UARTs have an extra divisor register, DLD that gets enabled
  206. * with when DLAB is set which will cause the device to incorrectly match
  207. * and assign port type to PORT_16650. The EFR for this UART is found
  208. * at offset 0x09. Instead check the Deice ID (DVID) register
  209. * for a 2, 4 or 8 port UART.
  210. */
  211. status = readb(port->port.membase + UART_EXAR_DVID);
  212. if (status == 0x82 || status == 0x84 || status == 0x88) {
  213. port->port.type = PORT_XR17V35X;
  214. port->port.get_divisor = xr17v35x_get_divisor;
  215. port->port.set_divisor = xr17v35x_set_divisor;
  216. port->port.startup = xr17v35x_startup;
  217. } else {
  218. port->port.type = PORT_XR17D15X;
  219. }
  220. port->port.pm = exar_pm;
  221. port->port.shutdown = exar_shutdown;
  222. return 0;
  223. }
  224. static int
  225. pci_fastcom335_setup(struct exar8250 *priv, struct pci_dev *pcidev,
  226. struct uart_8250_port *port, int idx)
  227. {
  228. unsigned int offset = idx * 0x200;
  229. unsigned int baud = 1843200;
  230. u8 __iomem *p;
  231. int err;
  232. port->port.uartclk = baud * 16;
  233. err = default_setup(priv, pcidev, idx, offset, port);
  234. if (err)
  235. return err;
  236. p = port->port.membase;
  237. writeb(0x00, p + UART_EXAR_8XMODE);
  238. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  239. writeb(32, p + UART_EXAR_TXTRG);
  240. writeb(32, p + UART_EXAR_RXTRG);
  241. /*
  242. * Setup Multipurpose Input/Output pins.
  243. */
  244. if (idx == 0) {
  245. switch (pcidev->device) {
  246. case PCI_DEVICE_ID_COMMTECH_4222PCI335:
  247. case PCI_DEVICE_ID_COMMTECH_4224PCI335:
  248. writeb(0x78, p + UART_EXAR_MPIOLVL_7_0);
  249. writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
  250. writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
  251. break;
  252. case PCI_DEVICE_ID_COMMTECH_2324PCI335:
  253. case PCI_DEVICE_ID_COMMTECH_2328PCI335:
  254. writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
  255. writeb(0xc0, p + UART_EXAR_MPIOINV_7_0);
  256. writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0);
  257. break;
  258. }
  259. writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
  260. writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
  261. writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
  262. }
  263. return 0;
  264. }
  265. static int
  266. pci_connect_tech_setup(struct exar8250 *priv, struct pci_dev *pcidev,
  267. struct uart_8250_port *port, int idx)
  268. {
  269. unsigned int offset = idx * 0x200;
  270. unsigned int baud = 1843200;
  271. port->port.uartclk = baud * 16;
  272. return default_setup(priv, pcidev, idx, offset, port);
  273. }
  274. static int
  275. pci_xr17c154_setup(struct exar8250 *priv, struct pci_dev *pcidev,
  276. struct uart_8250_port *port, int idx)
  277. {
  278. unsigned int offset = idx * 0x200;
  279. unsigned int baud = 921600;
  280. port->port.uartclk = baud * 16;
  281. return default_setup(priv, pcidev, idx, offset, port);
  282. }
  283. static void setup_gpio(struct pci_dev *pcidev, u8 __iomem *p)
  284. {
  285. /*
  286. * The Commtech adapters required the MPIOs to be driven low. The Exar
  287. * devices will export them as GPIOs, so we pre-configure them safely
  288. * as inputs.
  289. */
  290. u8 dir = 0x00;
  291. if ((pcidev->vendor == PCI_VENDOR_ID_EXAR) &&
  292. (pcidev->subsystem_vendor != PCI_VENDOR_ID_SEALEVEL)) {
  293. // Configure GPIO as inputs for Commtech adapters
  294. dir = 0xff;
  295. } else {
  296. // Configure GPIO as outputs for SeaLevel adapters
  297. dir = 0x00;
  298. }
  299. writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
  300. writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
  301. writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
  302. writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
  303. writeb(dir, p + UART_EXAR_MPIOSEL_7_0);
  304. writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
  305. writeb(0x00, p + UART_EXAR_MPIOINT_15_8);
  306. writeb(0x00, p + UART_EXAR_MPIOLVL_15_8);
  307. writeb(0x00, p + UART_EXAR_MPIO3T_15_8);
  308. writeb(0x00, p + UART_EXAR_MPIOINV_15_8);
  309. writeb(dir, p + UART_EXAR_MPIOSEL_15_8);
  310. writeb(0x00, p + UART_EXAR_MPIOOD_15_8);
  311. }
  312. static struct platform_device *__xr17v35x_register_gpio(struct pci_dev *pcidev,
  313. const struct software_node *node)
  314. {
  315. struct platform_device *pdev;
  316. pdev = platform_device_alloc("gpio_exar", PLATFORM_DEVID_AUTO);
  317. if (!pdev)
  318. return NULL;
  319. pdev->dev.parent = &pcidev->dev;
  320. ACPI_COMPANION_SET(&pdev->dev, ACPI_COMPANION(&pcidev->dev));
  321. if (device_add_software_node(&pdev->dev, node) < 0 ||
  322. platform_device_add(pdev) < 0) {
  323. platform_device_put(pdev);
  324. return NULL;
  325. }
  326. return pdev;
  327. }
  328. static void __xr17v35x_unregister_gpio(struct platform_device *pdev)
  329. {
  330. device_remove_software_node(&pdev->dev);
  331. platform_device_unregister(pdev);
  332. }
  333. static const struct property_entry exar_gpio_properties[] = {
  334. PROPERTY_ENTRY_U32("exar,first-pin", 0),
  335. PROPERTY_ENTRY_U32("ngpios", 16),
  336. { }
  337. };
  338. static const struct software_node exar_gpio_node = {
  339. .properties = exar_gpio_properties,
  340. };
  341. static int xr17v35x_register_gpio(struct pci_dev *pcidev, struct uart_8250_port *port)
  342. {
  343. if (pcidev->vendor == PCI_VENDOR_ID_EXAR)
  344. port->port.private_data =
  345. __xr17v35x_register_gpio(pcidev, &exar_gpio_node);
  346. return 0;
  347. }
  348. static void xr17v35x_unregister_gpio(struct uart_8250_port *port)
  349. {
  350. if (!port->port.private_data)
  351. return;
  352. __xr17v35x_unregister_gpio(port->port.private_data);
  353. port->port.private_data = NULL;
  354. }
  355. static int generic_rs485_config(struct uart_port *port, struct ktermios *termios,
  356. struct serial_rs485 *rs485)
  357. {
  358. bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED);
  359. u8 __iomem *p = port->membase;
  360. u8 value;
  361. value = readb(p + UART_EXAR_FCTR);
  362. if (is_rs485)
  363. value |= UART_FCTR_EXAR_485;
  364. else
  365. value &= ~UART_FCTR_EXAR_485;
  366. writeb(value, p + UART_EXAR_FCTR);
  367. if (is_rs485)
  368. writeb(UART_EXAR_RS485_DLY(4), p + UART_MSR);
  369. return 0;
  370. }
  371. static const struct serial_rs485 generic_rs485_supported = {
  372. .flags = SER_RS485_ENABLED,
  373. };
  374. static const struct exar8250_platform exar8250_default_platform = {
  375. .register_gpio = xr17v35x_register_gpio,
  376. .unregister_gpio = xr17v35x_unregister_gpio,
  377. .rs485_config = generic_rs485_config,
  378. .rs485_supported = &generic_rs485_supported,
  379. };
  380. static int iot2040_rs485_config(struct uart_port *port, struct ktermios *termios,
  381. struct serial_rs485 *rs485)
  382. {
  383. bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED);
  384. u8 __iomem *p = port->membase;
  385. u8 mask = IOT2040_UART1_MASK;
  386. u8 mode, value;
  387. if (is_rs485) {
  388. if (rs485->flags & SER_RS485_RX_DURING_TX)
  389. mode = IOT2040_UART_MODE_RS422;
  390. else
  391. mode = IOT2040_UART_MODE_RS485;
  392. if (rs485->flags & SER_RS485_TERMINATE_BUS)
  393. mode |= IOT2040_UART_TERMINATE_BUS;
  394. } else {
  395. mode = IOT2040_UART_MODE_RS232;
  396. }
  397. if (port->line == 3) {
  398. mask <<= IOT2040_UART2_SHIFT;
  399. mode <<= IOT2040_UART2_SHIFT;
  400. }
  401. value = readb(p + UART_EXAR_MPIOLVL_7_0);
  402. value &= ~mask;
  403. value |= mode;
  404. writeb(value, p + UART_EXAR_MPIOLVL_7_0);
  405. return generic_rs485_config(port, termios, rs485);
  406. }
  407. static const struct serial_rs485 iot2040_rs485_supported = {
  408. .flags = SER_RS485_ENABLED | SER_RS485_RX_DURING_TX | SER_RS485_TERMINATE_BUS,
  409. };
  410. static const struct property_entry iot2040_gpio_properties[] = {
  411. PROPERTY_ENTRY_U32("exar,first-pin", 10),
  412. PROPERTY_ENTRY_U32("ngpios", 1),
  413. { }
  414. };
  415. static const struct software_node iot2040_gpio_node = {
  416. .properties = iot2040_gpio_properties,
  417. };
  418. static int iot2040_register_gpio(struct pci_dev *pcidev,
  419. struct uart_8250_port *port)
  420. {
  421. u8 __iomem *p = port->port.membase;
  422. writeb(IOT2040_UARTS_DEFAULT_MODE, p + UART_EXAR_MPIOLVL_7_0);
  423. writeb(IOT2040_UARTS_GPIO_LO_MODE, p + UART_EXAR_MPIOSEL_7_0);
  424. writeb(IOT2040_UARTS_ENABLE, p + UART_EXAR_MPIOLVL_15_8);
  425. writeb(IOT2040_UARTS_GPIO_HI_MODE, p + UART_EXAR_MPIOSEL_15_8);
  426. port->port.private_data =
  427. __xr17v35x_register_gpio(pcidev, &iot2040_gpio_node);
  428. return 0;
  429. }
  430. static const struct exar8250_platform iot2040_platform = {
  431. .rs485_config = iot2040_rs485_config,
  432. .rs485_supported = &iot2040_rs485_supported,
  433. .register_gpio = iot2040_register_gpio,
  434. .unregister_gpio = xr17v35x_unregister_gpio,
  435. };
  436. /*
  437. * For SIMATIC IOT2000, only IOT2040 and its variants have the Exar device,
  438. * IOT2020 doesn't have. Therefore it is sufficient to match on the common
  439. * board name after the device was found.
  440. */
  441. static const struct dmi_system_id exar_platforms[] = {
  442. {
  443. .matches = {
  444. DMI_EXACT_MATCH(DMI_BOARD_NAME, "SIMATIC IOT2000"),
  445. },
  446. .driver_data = (void *)&iot2040_platform,
  447. },
  448. {}
  449. };
  450. static const struct exar8250_platform *exar_get_platform(void)
  451. {
  452. const struct dmi_system_id *dmi_match;
  453. dmi_match = dmi_first_match(exar_platforms);
  454. if (dmi_match)
  455. return dmi_match->driver_data;
  456. return &exar8250_default_platform;
  457. }
  458. static int
  459. pci_xr17v35x_setup(struct exar8250 *priv, struct pci_dev *pcidev,
  460. struct uart_8250_port *port, int idx)
  461. {
  462. const struct exar8250_platform *platform = exar_get_platform();
  463. unsigned int offset = idx * 0x400;
  464. unsigned int baud = 7812500;
  465. u8 __iomem *p;
  466. int ret;
  467. port->port.uartclk = baud * 16;
  468. port->port.rs485_config = platform->rs485_config;
  469. port->port.rs485_supported = *(platform->rs485_supported);
  470. /*
  471. * Setup the UART clock for the devices on expansion slot to
  472. * half the clock speed of the main chip (which is 125MHz)
  473. */
  474. if (idx >= 8)
  475. port->port.uartclk /= 2;
  476. ret = default_setup(priv, pcidev, idx, offset, port);
  477. if (ret)
  478. return ret;
  479. p = port->port.membase;
  480. writeb(0x00, p + UART_EXAR_8XMODE);
  481. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  482. writeb(128, p + UART_EXAR_TXTRG);
  483. writeb(128, p + UART_EXAR_RXTRG);
  484. if (idx == 0) {
  485. /* Setup Multipurpose Input/Output pins. */
  486. setup_gpio(pcidev, p);
  487. ret = platform->register_gpio(pcidev, port);
  488. }
  489. return ret;
  490. }
  491. static void pci_xr17v35x_exit(struct pci_dev *pcidev)
  492. {
  493. const struct exar8250_platform *platform = exar_get_platform();
  494. struct exar8250 *priv = pci_get_drvdata(pcidev);
  495. struct uart_8250_port *port = serial8250_get_port(priv->line[0]);
  496. platform->unregister_gpio(port);
  497. }
  498. static inline void exar_misc_clear(struct exar8250 *priv)
  499. {
  500. /* Clear all PCI interrupts by reading INT0. No effect on IIR */
  501. readb(priv->virt + UART_EXAR_INT0);
  502. /* Clear INT0 for Expansion Interface slave ports, too */
  503. if (priv->board->num_ports > 8)
  504. readb(priv->virt + 0x2000 + UART_EXAR_INT0);
  505. }
  506. /*
  507. * These Exar UARTs have an extra interrupt indicator that could fire for a
  508. * few interrupts that are not presented/cleared through IIR. One of which is
  509. * a wakeup interrupt when coming out of sleep. These interrupts are only
  510. * cleared by reading global INT0 or INT1 registers as interrupts are
  511. * associated with channel 0. The INT[3:0] registers _are_ accessible from each
  512. * channel's address space, but for the sake of bus efficiency we register a
  513. * dedicated handler at the PCI device level to handle them.
  514. */
  515. static irqreturn_t exar_misc_handler(int irq, void *data)
  516. {
  517. exar_misc_clear(data);
  518. return IRQ_HANDLED;
  519. }
  520. static int
  521. exar_pci_probe(struct pci_dev *pcidev, const struct pci_device_id *ent)
  522. {
  523. unsigned int nr_ports, i, bar = 0, maxnr;
  524. struct exar8250_board *board;
  525. struct uart_8250_port uart;
  526. struct exar8250 *priv;
  527. int rc;
  528. board = (struct exar8250_board *)ent->driver_data;
  529. if (!board)
  530. return -EINVAL;
  531. rc = pcim_enable_device(pcidev);
  532. if (rc)
  533. return rc;
  534. maxnr = pci_resource_len(pcidev, bar) >> (board->reg_shift + 3);
  535. if (pcidev->vendor == PCI_VENDOR_ID_ACCESSIO)
  536. nr_ports = BIT(((pcidev->device & 0x38) >> 3) - 1);
  537. else if (board->num_ports)
  538. nr_ports = board->num_ports;
  539. else if (pcidev->vendor == PCI_VENDOR_ID_SEALEVEL)
  540. nr_ports = pcidev->device & 0xff;
  541. else
  542. nr_ports = pcidev->device & 0x0f;
  543. priv = devm_kzalloc(&pcidev->dev, struct_size(priv, line, nr_ports), GFP_KERNEL);
  544. if (!priv)
  545. return -ENOMEM;
  546. priv->board = board;
  547. priv->virt = pcim_iomap(pcidev, bar, 0);
  548. if (!priv->virt)
  549. return -ENOMEM;
  550. pci_set_master(pcidev);
  551. rc = pci_alloc_irq_vectors(pcidev, 1, 1, PCI_IRQ_ALL_TYPES);
  552. if (rc < 0)
  553. return rc;
  554. memset(&uart, 0, sizeof(uart));
  555. uart.port.flags = UPF_SHARE_IRQ | UPF_EXAR_EFR | UPF_FIXED_TYPE | UPF_FIXED_PORT;
  556. uart.port.irq = pci_irq_vector(pcidev, 0);
  557. uart.port.dev = &pcidev->dev;
  558. rc = devm_request_irq(&pcidev->dev, uart.port.irq, exar_misc_handler,
  559. IRQF_SHARED, "exar_uart", priv);
  560. if (rc)
  561. return rc;
  562. /* Clear interrupts */
  563. exar_misc_clear(priv);
  564. for (i = 0; i < nr_ports && i < maxnr; i++) {
  565. rc = board->setup(priv, pcidev, &uart, i);
  566. if (rc) {
  567. dev_err(&pcidev->dev, "Failed to setup port %u\n", i);
  568. break;
  569. }
  570. dev_dbg(&pcidev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
  571. uart.port.iobase, uart.port.irq, uart.port.iotype);
  572. priv->line[i] = serial8250_register_8250_port(&uart);
  573. if (priv->line[i] < 0) {
  574. dev_err(&pcidev->dev,
  575. "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
  576. uart.port.iobase, uart.port.irq,
  577. uart.port.iotype, priv->line[i]);
  578. break;
  579. }
  580. }
  581. priv->nr = i;
  582. pci_set_drvdata(pcidev, priv);
  583. return 0;
  584. }
  585. static void exar_pci_remove(struct pci_dev *pcidev)
  586. {
  587. struct exar8250 *priv = pci_get_drvdata(pcidev);
  588. unsigned int i;
  589. for (i = 0; i < priv->nr; i++)
  590. serial8250_unregister_port(priv->line[i]);
  591. if (priv->board->exit)
  592. priv->board->exit(pcidev);
  593. }
  594. static int __maybe_unused exar_suspend(struct device *dev)
  595. {
  596. struct pci_dev *pcidev = to_pci_dev(dev);
  597. struct exar8250 *priv = pci_get_drvdata(pcidev);
  598. unsigned int i;
  599. for (i = 0; i < priv->nr; i++)
  600. if (priv->line[i] >= 0)
  601. serial8250_suspend_port(priv->line[i]);
  602. /* Ensure that every init quirk is properly torn down */
  603. if (priv->board->exit)
  604. priv->board->exit(pcidev);
  605. return 0;
  606. }
  607. static int __maybe_unused exar_resume(struct device *dev)
  608. {
  609. struct exar8250 *priv = dev_get_drvdata(dev);
  610. unsigned int i;
  611. exar_misc_clear(priv);
  612. for (i = 0; i < priv->nr; i++)
  613. if (priv->line[i] >= 0)
  614. serial8250_resume_port(priv->line[i]);
  615. return 0;
  616. }
  617. static SIMPLE_DEV_PM_OPS(exar_pci_pm, exar_suspend, exar_resume);
  618. static const struct exar8250_board pbn_fastcom335_2 = {
  619. .num_ports = 2,
  620. .setup = pci_fastcom335_setup,
  621. };
  622. static const struct exar8250_board pbn_fastcom335_4 = {
  623. .num_ports = 4,
  624. .setup = pci_fastcom335_setup,
  625. };
  626. static const struct exar8250_board pbn_fastcom335_8 = {
  627. .num_ports = 8,
  628. .setup = pci_fastcom335_setup,
  629. };
  630. static const struct exar8250_board pbn_connect = {
  631. .setup = pci_connect_tech_setup,
  632. };
  633. static const struct exar8250_board pbn_exar_ibm_saturn = {
  634. .num_ports = 1,
  635. .setup = pci_xr17c154_setup,
  636. };
  637. static const struct exar8250_board pbn_exar_XR17C15x = {
  638. .setup = pci_xr17c154_setup,
  639. };
  640. static const struct exar8250_board pbn_exar_XR17V35x = {
  641. .setup = pci_xr17v35x_setup,
  642. .exit = pci_xr17v35x_exit,
  643. };
  644. static const struct exar8250_board pbn_fastcom35x_2 = {
  645. .num_ports = 2,
  646. .setup = pci_xr17v35x_setup,
  647. .exit = pci_xr17v35x_exit,
  648. };
  649. static const struct exar8250_board pbn_fastcom35x_4 = {
  650. .num_ports = 4,
  651. .setup = pci_xr17v35x_setup,
  652. .exit = pci_xr17v35x_exit,
  653. };
  654. static const struct exar8250_board pbn_fastcom35x_8 = {
  655. .num_ports = 8,
  656. .setup = pci_xr17v35x_setup,
  657. .exit = pci_xr17v35x_exit,
  658. };
  659. static const struct exar8250_board pbn_exar_XR17V4358 = {
  660. .num_ports = 12,
  661. .setup = pci_xr17v35x_setup,
  662. .exit = pci_xr17v35x_exit,
  663. };
  664. static const struct exar8250_board pbn_exar_XR17V8358 = {
  665. .num_ports = 16,
  666. .setup = pci_xr17v35x_setup,
  667. .exit = pci_xr17v35x_exit,
  668. };
  669. #define CONNECT_DEVICE(devid, sdevid, bd) { \
  670. PCI_DEVICE_SUB( \
  671. PCI_VENDOR_ID_EXAR, \
  672. PCI_DEVICE_ID_EXAR_##devid, \
  673. PCI_SUBVENDOR_ID_CONNECT_TECH, \
  674. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_##sdevid), 0, 0, \
  675. (kernel_ulong_t)&bd \
  676. }
  677. #define EXAR_DEVICE(vend, devid, bd) { PCI_DEVICE_DATA(vend, devid, &bd) }
  678. #define IBM_DEVICE(devid, sdevid, bd) { \
  679. PCI_DEVICE_SUB( \
  680. PCI_VENDOR_ID_EXAR, \
  681. PCI_DEVICE_ID_EXAR_##devid, \
  682. PCI_VENDOR_ID_IBM, \
  683. PCI_SUBDEVICE_ID_IBM_##sdevid), 0, 0, \
  684. (kernel_ulong_t)&bd \
  685. }
  686. #define USR_DEVICE(devid, sdevid, bd) { \
  687. PCI_DEVICE_SUB( \
  688. PCI_VENDOR_ID_USR, \
  689. PCI_DEVICE_ID_EXAR_##devid, \
  690. PCI_VENDOR_ID_EXAR, \
  691. PCI_SUBDEVICE_ID_USR_##sdevid), 0, 0, \
  692. (kernel_ulong_t)&bd \
  693. }
  694. static const struct pci_device_id exar_pci_tbl[] = {
  695. EXAR_DEVICE(ACCESSIO, COM_2S, pbn_exar_XR17C15x),
  696. EXAR_DEVICE(ACCESSIO, COM_4S, pbn_exar_XR17C15x),
  697. EXAR_DEVICE(ACCESSIO, COM_8S, pbn_exar_XR17C15x),
  698. EXAR_DEVICE(ACCESSIO, COM232_8, pbn_exar_XR17C15x),
  699. EXAR_DEVICE(ACCESSIO, COM_2SM, pbn_exar_XR17C15x),
  700. EXAR_DEVICE(ACCESSIO, COM_4SM, pbn_exar_XR17C15x),
  701. EXAR_DEVICE(ACCESSIO, COM_8SM, pbn_exar_XR17C15x),
  702. CONNECT_DEVICE(XR17C152, UART_2_232, pbn_connect),
  703. CONNECT_DEVICE(XR17C154, UART_4_232, pbn_connect),
  704. CONNECT_DEVICE(XR17C158, UART_8_232, pbn_connect),
  705. CONNECT_DEVICE(XR17C152, UART_1_1, pbn_connect),
  706. CONNECT_DEVICE(XR17C154, UART_2_2, pbn_connect),
  707. CONNECT_DEVICE(XR17C158, UART_4_4, pbn_connect),
  708. CONNECT_DEVICE(XR17C152, UART_2, pbn_connect),
  709. CONNECT_DEVICE(XR17C154, UART_4, pbn_connect),
  710. CONNECT_DEVICE(XR17C158, UART_8, pbn_connect),
  711. CONNECT_DEVICE(XR17C152, UART_2_485, pbn_connect),
  712. CONNECT_DEVICE(XR17C154, UART_4_485, pbn_connect),
  713. CONNECT_DEVICE(XR17C158, UART_8_485, pbn_connect),
  714. IBM_DEVICE(XR17C152, SATURN_SERIAL_ONE_PORT, pbn_exar_ibm_saturn),
  715. /* USRobotics USR298x-OEM PCI Modems */
  716. USR_DEVICE(XR17C152, 2980, pbn_exar_XR17C15x),
  717. USR_DEVICE(XR17C152, 2981, pbn_exar_XR17C15x),
  718. /* Exar Corp. XR17C15[248] Dual/Quad/Octal UART */
  719. EXAR_DEVICE(EXAR, XR17C152, pbn_exar_XR17C15x),
  720. EXAR_DEVICE(EXAR, XR17C154, pbn_exar_XR17C15x),
  721. EXAR_DEVICE(EXAR, XR17C158, pbn_exar_XR17C15x),
  722. /* Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs */
  723. EXAR_DEVICE(EXAR, XR17V352, pbn_exar_XR17V35x),
  724. EXAR_DEVICE(EXAR, XR17V354, pbn_exar_XR17V35x),
  725. EXAR_DEVICE(EXAR, XR17V358, pbn_exar_XR17V35x),
  726. EXAR_DEVICE(EXAR, XR17V4358, pbn_exar_XR17V4358),
  727. EXAR_DEVICE(EXAR, XR17V8358, pbn_exar_XR17V8358),
  728. EXAR_DEVICE(COMMTECH, 4222PCIE, pbn_fastcom35x_2),
  729. EXAR_DEVICE(COMMTECH, 4224PCIE, pbn_fastcom35x_4),
  730. EXAR_DEVICE(COMMTECH, 4228PCIE, pbn_fastcom35x_8),
  731. EXAR_DEVICE(COMMTECH, 4222PCI335, pbn_fastcom335_2),
  732. EXAR_DEVICE(COMMTECH, 4224PCI335, pbn_fastcom335_4),
  733. EXAR_DEVICE(COMMTECH, 2324PCI335, pbn_fastcom335_4),
  734. EXAR_DEVICE(COMMTECH, 2328PCI335, pbn_fastcom335_8),
  735. EXAR_DEVICE(SEALEVEL, 710xC, pbn_exar_XR17V35x),
  736. EXAR_DEVICE(SEALEVEL, 720xC, pbn_exar_XR17V35x),
  737. EXAR_DEVICE(SEALEVEL, 740xC, pbn_exar_XR17V35x),
  738. EXAR_DEVICE(SEALEVEL, 780xC, pbn_exar_XR17V35x),
  739. EXAR_DEVICE(SEALEVEL, 716xC, pbn_exar_XR17V35x),
  740. { 0, }
  741. };
  742. MODULE_DEVICE_TABLE(pci, exar_pci_tbl);
  743. static struct pci_driver exar_pci_driver = {
  744. .name = "exar_serial",
  745. .probe = exar_pci_probe,
  746. .remove = exar_pci_remove,
  747. .driver = {
  748. .pm = &exar_pci_pm,
  749. },
  750. .id_table = exar_pci_tbl,
  751. };
  752. module_pci_driver(exar_pci_driver);
  753. MODULE_LICENSE("GPL");
  754. MODULE_DESCRIPTION("Exar Serial Driver");
  755. MODULE_AUTHOR("Sudip Mukherjee <[email protected]>");