8250_bcm7271.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2020, Broadcom */
  3. /*
  4. * 8250-core based driver for Broadcom ns16550a UARTs
  5. *
  6. * This driver uses the standard 8250 driver core but adds additional
  7. * optional features including the ability to use a baud rate clock
  8. * mux for more accurate high speed baud rate selection and also
  9. * an optional DMA engine.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/types.h>
  14. #include <linux/tty.h>
  15. #include <linux/errno.h>
  16. #include <linux/device.h>
  17. #include <linux/io.h>
  18. #include <linux/of.h>
  19. #include <linux/dma-mapping.h>
  20. #include <linux/tty_flip.h>
  21. #include <linux/delay.h>
  22. #include <linux/clk.h>
  23. #include <linux/debugfs.h>
  24. #include "8250.h"
  25. /* Register definitions for UART DMA block. Version 1.1 or later. */
  26. #define UDMA_ARB_RX 0x00
  27. #define UDMA_ARB_TX 0x04
  28. #define UDMA_ARB_REQ 0x00000001
  29. #define UDMA_ARB_GRANT 0x00000002
  30. #define UDMA_RX_REVISION 0x00
  31. #define UDMA_RX_REVISION_REQUIRED 0x00000101
  32. #define UDMA_RX_CTRL 0x04
  33. #define UDMA_RX_CTRL_BUF_CLOSE_MODE 0x00010000
  34. #define UDMA_RX_CTRL_MASK_WR_DONE 0x00008000
  35. #define UDMA_RX_CTRL_ENDIAN_OVERRIDE 0x00004000
  36. #define UDMA_RX_CTRL_ENDIAN 0x00002000
  37. #define UDMA_RX_CTRL_OE_IS_ERR 0x00001000
  38. #define UDMA_RX_CTRL_PE_IS_ERR 0x00000800
  39. #define UDMA_RX_CTRL_FE_IS_ERR 0x00000400
  40. #define UDMA_RX_CTRL_NUM_BUF_USED_MASK 0x000003c0
  41. #define UDMA_RX_CTRL_NUM_BUF_USED_SHIFT 6
  42. #define UDMA_RX_CTRL_BUF_CLOSE_CLK_SEL_SYS 0x00000020
  43. #define UDMA_RX_CTRL_BUF_CLOSE_ENA 0x00000010
  44. #define UDMA_RX_CTRL_TIMEOUT_CLK_SEL_SYS 0x00000008
  45. #define UDMA_RX_CTRL_TIMEOUT_ENA 0x00000004
  46. #define UDMA_RX_CTRL_ABORT 0x00000002
  47. #define UDMA_RX_CTRL_ENA 0x00000001
  48. #define UDMA_RX_STATUS 0x08
  49. #define UDMA_RX_STATUS_ACTIVE_BUF_MASK 0x0000000f
  50. #define UDMA_RX_TRANSFER_LEN 0x0c
  51. #define UDMA_RX_TRANSFER_TOTAL 0x10
  52. #define UDMA_RX_BUFFER_SIZE 0x14
  53. #define UDMA_RX_SRC_ADDR 0x18
  54. #define UDMA_RX_TIMEOUT 0x1c
  55. #define UDMA_RX_BUFFER_CLOSE 0x20
  56. #define UDMA_RX_BLOCKOUT_COUNTER 0x24
  57. #define UDMA_RX_BUF0_PTR_LO 0x28
  58. #define UDMA_RX_BUF0_PTR_HI 0x2c
  59. #define UDMA_RX_BUF0_STATUS 0x30
  60. #define UDMA_RX_BUFX_STATUS_OVERRUN_ERR 0x00000010
  61. #define UDMA_RX_BUFX_STATUS_FRAME_ERR 0x00000008
  62. #define UDMA_RX_BUFX_STATUS_PARITY_ERR 0x00000004
  63. #define UDMA_RX_BUFX_STATUS_CLOSE_EXPIRED 0x00000002
  64. #define UDMA_RX_BUFX_STATUS_DATA_RDY 0x00000001
  65. #define UDMA_RX_BUF0_DATA_LEN 0x34
  66. #define UDMA_RX_BUF1_PTR_LO 0x38
  67. #define UDMA_RX_BUF1_PTR_HI 0x3c
  68. #define UDMA_RX_BUF1_STATUS 0x40
  69. #define UDMA_RX_BUF1_DATA_LEN 0x44
  70. #define UDMA_TX_REVISION 0x00
  71. #define UDMA_TX_REVISION_REQUIRED 0x00000101
  72. #define UDMA_TX_CTRL 0x04
  73. #define UDMA_TX_CTRL_ENDIAN_OVERRIDE 0x00000080
  74. #define UDMA_TX_CTRL_ENDIAN 0x00000040
  75. #define UDMA_TX_CTRL_NUM_BUF_USED_MASK 0x00000030
  76. #define UDMA_TX_CTRL_NUM_BUF_USED_1 0x00000010
  77. #define UDMA_TX_CTRL_ABORT 0x00000002
  78. #define UDMA_TX_CTRL_ENA 0x00000001
  79. #define UDMA_TX_DST_ADDR 0x08
  80. #define UDMA_TX_BLOCKOUT_COUNTER 0x10
  81. #define UDMA_TX_TRANSFER_LEN 0x14
  82. #define UDMA_TX_TRANSFER_TOTAL 0x18
  83. #define UDMA_TX_STATUS 0x20
  84. #define UDMA_TX_BUF0_PTR_LO 0x24
  85. #define UDMA_TX_BUF0_PTR_HI 0x28
  86. #define UDMA_TX_BUF0_STATUS 0x2c
  87. #define UDMA_TX_BUFX_LAST 0x00000002
  88. #define UDMA_TX_BUFX_EMPTY 0x00000001
  89. #define UDMA_TX_BUF0_DATA_LEN 0x30
  90. #define UDMA_TX_BUF0_DATA_SENT 0x34
  91. #define UDMA_TX_BUF1_PTR_LO 0x38
  92. #define UDMA_INTR_STATUS 0x00
  93. #define UDMA_INTR_ARB_TX_GRANT 0x00040000
  94. #define UDMA_INTR_ARB_RX_GRANT 0x00020000
  95. #define UDMA_INTR_TX_ALL_EMPTY 0x00010000
  96. #define UDMA_INTR_TX_EMPTY_BUF1 0x00008000
  97. #define UDMA_INTR_TX_EMPTY_BUF0 0x00004000
  98. #define UDMA_INTR_TX_ABORT 0x00002000
  99. #define UDMA_INTR_TX_DONE 0x00001000
  100. #define UDMA_INTR_RX_ERROR 0x00000800
  101. #define UDMA_INTR_RX_TIMEOUT 0x00000400
  102. #define UDMA_INTR_RX_READY_BUF7 0x00000200
  103. #define UDMA_INTR_RX_READY_BUF6 0x00000100
  104. #define UDMA_INTR_RX_READY_BUF5 0x00000080
  105. #define UDMA_INTR_RX_READY_BUF4 0x00000040
  106. #define UDMA_INTR_RX_READY_BUF3 0x00000020
  107. #define UDMA_INTR_RX_READY_BUF2 0x00000010
  108. #define UDMA_INTR_RX_READY_BUF1 0x00000008
  109. #define UDMA_INTR_RX_READY_BUF0 0x00000004
  110. #define UDMA_INTR_RX_READY_MASK 0x000003fc
  111. #define UDMA_INTR_RX_READY_SHIFT 2
  112. #define UDMA_INTR_RX_ABORT 0x00000002
  113. #define UDMA_INTR_RX_DONE 0x00000001
  114. #define UDMA_INTR_SET 0x04
  115. #define UDMA_INTR_CLEAR 0x08
  116. #define UDMA_INTR_MASK_STATUS 0x0c
  117. #define UDMA_INTR_MASK_SET 0x10
  118. #define UDMA_INTR_MASK_CLEAR 0x14
  119. #define UDMA_RX_INTERRUPTS ( \
  120. UDMA_INTR_RX_ERROR | \
  121. UDMA_INTR_RX_TIMEOUT | \
  122. UDMA_INTR_RX_READY_BUF0 | \
  123. UDMA_INTR_RX_READY_BUF1 | \
  124. UDMA_INTR_RX_READY_BUF2 | \
  125. UDMA_INTR_RX_READY_BUF3 | \
  126. UDMA_INTR_RX_READY_BUF4 | \
  127. UDMA_INTR_RX_READY_BUF5 | \
  128. UDMA_INTR_RX_READY_BUF6 | \
  129. UDMA_INTR_RX_READY_BUF7 | \
  130. UDMA_INTR_RX_ABORT | \
  131. UDMA_INTR_RX_DONE)
  132. #define UDMA_RX_ERR_INTERRUPTS ( \
  133. UDMA_INTR_RX_ERROR | \
  134. UDMA_INTR_RX_TIMEOUT | \
  135. UDMA_INTR_RX_ABORT | \
  136. UDMA_INTR_RX_DONE)
  137. #define UDMA_TX_INTERRUPTS ( \
  138. UDMA_INTR_TX_ABORT | \
  139. UDMA_INTR_TX_DONE)
  140. #define UDMA_IS_RX_INTERRUPT(status) ((status) & UDMA_RX_INTERRUPTS)
  141. #define UDMA_IS_TX_INTERRUPT(status) ((status) & UDMA_TX_INTERRUPTS)
  142. /* Current devices have 8 sets of RX buffer registers */
  143. #define UDMA_RX_BUFS_COUNT 8
  144. #define UDMA_RX_BUFS_REG_OFFSET (UDMA_RX_BUF1_PTR_LO - UDMA_RX_BUF0_PTR_LO)
  145. #define UDMA_RX_BUFx_PTR_LO(x) (UDMA_RX_BUF0_PTR_LO + \
  146. ((x) * UDMA_RX_BUFS_REG_OFFSET))
  147. #define UDMA_RX_BUFx_PTR_HI(x) (UDMA_RX_BUF0_PTR_HI + \
  148. ((x) * UDMA_RX_BUFS_REG_OFFSET))
  149. #define UDMA_RX_BUFx_STATUS(x) (UDMA_RX_BUF0_STATUS + \
  150. ((x) * UDMA_RX_BUFS_REG_OFFSET))
  151. #define UDMA_RX_BUFx_DATA_LEN(x) (UDMA_RX_BUF0_DATA_LEN + \
  152. ((x) * UDMA_RX_BUFS_REG_OFFSET))
  153. /* Current devices have 2 sets of TX buffer registers */
  154. #define UDMA_TX_BUFS_COUNT 2
  155. #define UDMA_TX_BUFS_REG_OFFSET (UDMA_TX_BUF1_PTR_LO - UDMA_TX_BUF0_PTR_LO)
  156. #define UDMA_TX_BUFx_PTR_LO(x) (UDMA_TX_BUF0_PTR_LO + \
  157. ((x) * UDMA_TX_BUFS_REG_OFFSET))
  158. #define UDMA_TX_BUFx_PTR_HI(x) (UDMA_TX_BUF0_PTR_HI + \
  159. ((x) * UDMA_TX_BUFS_REG_OFFSET))
  160. #define UDMA_TX_BUFx_STATUS(x) (UDMA_TX_BUF0_STATUS + \
  161. ((x) * UDMA_TX_BUFS_REG_OFFSET))
  162. #define UDMA_TX_BUFx_DATA_LEN(x) (UDMA_TX_BUF0_DATA_LEN + \
  163. ((x) * UDMA_TX_BUFS_REG_OFFSET))
  164. #define UDMA_TX_BUFx_DATA_SENT(x) (UDMA_TX_BUF0_DATA_SENT + \
  165. ((x) * UDMA_TX_BUFS_REG_OFFSET))
  166. #define REGS_8250 0
  167. #define REGS_DMA_RX 1
  168. #define REGS_DMA_TX 2
  169. #define REGS_DMA_ISR 3
  170. #define REGS_DMA_ARB 4
  171. #define REGS_MAX 5
  172. #define TX_BUF_SIZE 4096
  173. #define RX_BUF_SIZE 4096
  174. #define RX_BUFS_COUNT 2
  175. #define KHZ 1000
  176. #define MHZ(x) ((x) * KHZ * KHZ)
  177. static const u32 brcmstb_rate_table[] = {
  178. MHZ(81),
  179. MHZ(108),
  180. MHZ(64), /* Actually 64285715 for some chips */
  181. MHZ(48),
  182. };
  183. static const u32 brcmstb_rate_table_7278[] = {
  184. MHZ(81),
  185. MHZ(108),
  186. 0,
  187. MHZ(48),
  188. };
  189. struct brcmuart_priv {
  190. int line;
  191. struct clk *baud_mux_clk;
  192. unsigned long default_mux_rate;
  193. u32 real_rates[ARRAY_SIZE(brcmstb_rate_table)];
  194. const u32 *rate_table;
  195. ktime_t char_wait;
  196. struct uart_port *up;
  197. struct hrtimer hrt;
  198. bool shutdown;
  199. bool dma_enabled;
  200. struct uart_8250_dma dma;
  201. void __iomem *regs[REGS_MAX];
  202. dma_addr_t rx_addr;
  203. void *rx_bufs;
  204. size_t rx_size;
  205. int rx_next_buf;
  206. dma_addr_t tx_addr;
  207. void *tx_buf;
  208. size_t tx_size;
  209. bool tx_running;
  210. bool rx_running;
  211. struct dentry *debugfs_dir;
  212. /* stats exposed through debugfs */
  213. u64 dma_rx_partial_buf;
  214. u64 dma_rx_full_buf;
  215. u32 rx_bad_timeout_late_char;
  216. u32 rx_bad_timeout_no_char;
  217. u32 rx_missing_close_timeout;
  218. u32 rx_err;
  219. u32 rx_timeout;
  220. u32 rx_abort;
  221. u32 saved_mctrl;
  222. };
  223. static struct dentry *brcmuart_debugfs_root;
  224. /*
  225. * Register access routines
  226. */
  227. static u32 udma_readl(struct brcmuart_priv *priv,
  228. int reg_type, int offset)
  229. {
  230. return readl(priv->regs[reg_type] + offset);
  231. }
  232. static void udma_writel(struct brcmuart_priv *priv,
  233. int reg_type, int offset, u32 value)
  234. {
  235. writel(value, priv->regs[reg_type] + offset);
  236. }
  237. static void udma_set(struct brcmuart_priv *priv,
  238. int reg_type, int offset, u32 bits)
  239. {
  240. void __iomem *reg = priv->regs[reg_type] + offset;
  241. u32 value;
  242. value = readl(reg);
  243. value |= bits;
  244. writel(value, reg);
  245. }
  246. static void udma_unset(struct brcmuart_priv *priv,
  247. int reg_type, int offset, u32 bits)
  248. {
  249. void __iomem *reg = priv->regs[reg_type] + offset;
  250. u32 value;
  251. value = readl(reg);
  252. value &= ~bits;
  253. writel(value, reg);
  254. }
  255. /*
  256. * The UART DMA engine hardware can be used by multiple UARTS, but
  257. * only one at a time. Sharing is not currently supported so
  258. * the first UART to request the DMA engine will get it and any
  259. * subsequent requests by other UARTS will fail.
  260. */
  261. static int brcmuart_arbitration(struct brcmuart_priv *priv, bool acquire)
  262. {
  263. u32 rx_grant;
  264. u32 tx_grant;
  265. int waits;
  266. int ret = 0;
  267. if (acquire) {
  268. udma_set(priv, REGS_DMA_ARB, UDMA_ARB_RX, UDMA_ARB_REQ);
  269. udma_set(priv, REGS_DMA_ARB, UDMA_ARB_TX, UDMA_ARB_REQ);
  270. waits = 1;
  271. while (1) {
  272. rx_grant = udma_readl(priv, REGS_DMA_ARB, UDMA_ARB_RX);
  273. tx_grant = udma_readl(priv, REGS_DMA_ARB, UDMA_ARB_TX);
  274. if (rx_grant & tx_grant & UDMA_ARB_GRANT)
  275. return 0;
  276. if (waits-- == 0)
  277. break;
  278. msleep(1);
  279. }
  280. ret = 1;
  281. }
  282. udma_unset(priv, REGS_DMA_ARB, UDMA_ARB_RX, UDMA_ARB_REQ);
  283. udma_unset(priv, REGS_DMA_ARB, UDMA_ARB_TX, UDMA_ARB_REQ);
  284. return ret;
  285. }
  286. static void brcmuart_init_dma_hardware(struct brcmuart_priv *priv)
  287. {
  288. u32 daddr;
  289. u32 value;
  290. int x;
  291. /* Start with all interrupts disabled */
  292. udma_writel(priv, REGS_DMA_ISR, UDMA_INTR_MASK_SET, 0xffffffff);
  293. udma_writel(priv, REGS_DMA_RX, UDMA_RX_BUFFER_SIZE, RX_BUF_SIZE);
  294. /*
  295. * Setup buffer close to happen when 32 character times have
  296. * elapsed since the last character was received.
  297. */
  298. udma_writel(priv, REGS_DMA_RX, UDMA_RX_BUFFER_CLOSE, 16*10*32);
  299. value = (RX_BUFS_COUNT << UDMA_RX_CTRL_NUM_BUF_USED_SHIFT)
  300. | UDMA_RX_CTRL_BUF_CLOSE_MODE
  301. | UDMA_RX_CTRL_BUF_CLOSE_ENA;
  302. udma_writel(priv, REGS_DMA_RX, UDMA_RX_CTRL, value);
  303. udma_writel(priv, REGS_DMA_RX, UDMA_RX_BLOCKOUT_COUNTER, 0);
  304. daddr = priv->rx_addr;
  305. for (x = 0; x < RX_BUFS_COUNT; x++) {
  306. /* Set RX transfer length to 0 for unknown */
  307. udma_writel(priv, REGS_DMA_RX, UDMA_RX_TRANSFER_LEN, 0);
  308. udma_writel(priv, REGS_DMA_RX, UDMA_RX_BUFx_PTR_LO(x),
  309. lower_32_bits(daddr));
  310. udma_writel(priv, REGS_DMA_RX, UDMA_RX_BUFx_PTR_HI(x),
  311. upper_32_bits(daddr));
  312. daddr += RX_BUF_SIZE;
  313. }
  314. daddr = priv->tx_addr;
  315. udma_writel(priv, REGS_DMA_TX, UDMA_TX_BUFx_PTR_LO(0),
  316. lower_32_bits(daddr));
  317. udma_writel(priv, REGS_DMA_TX, UDMA_TX_BUFx_PTR_HI(0),
  318. upper_32_bits(daddr));
  319. udma_writel(priv, REGS_DMA_TX, UDMA_TX_CTRL,
  320. UDMA_TX_CTRL_NUM_BUF_USED_1);
  321. /* clear all interrupts then enable them */
  322. udma_writel(priv, REGS_DMA_ISR, UDMA_INTR_CLEAR, 0xffffffff);
  323. udma_writel(priv, REGS_DMA_ISR, UDMA_INTR_MASK_CLEAR,
  324. UDMA_RX_INTERRUPTS | UDMA_TX_INTERRUPTS);
  325. }
  326. static void start_rx_dma(struct uart_8250_port *p)
  327. {
  328. struct brcmuart_priv *priv = p->port.private_data;
  329. int x;
  330. udma_unset(priv, REGS_DMA_RX, UDMA_RX_CTRL, UDMA_RX_CTRL_ENA);
  331. /* Clear the RX ready bit for all buffers */
  332. for (x = 0; x < RX_BUFS_COUNT; x++)
  333. udma_unset(priv, REGS_DMA_RX, UDMA_RX_BUFx_STATUS(x),
  334. UDMA_RX_BUFX_STATUS_DATA_RDY);
  335. /* always start with buffer 0 */
  336. udma_unset(priv, REGS_DMA_RX, UDMA_RX_STATUS,
  337. UDMA_RX_STATUS_ACTIVE_BUF_MASK);
  338. priv->rx_next_buf = 0;
  339. udma_set(priv, REGS_DMA_RX, UDMA_RX_CTRL, UDMA_RX_CTRL_ENA);
  340. priv->rx_running = true;
  341. }
  342. static void stop_rx_dma(struct uart_8250_port *p)
  343. {
  344. struct brcmuart_priv *priv = p->port.private_data;
  345. /* If RX is running, set the RX ABORT */
  346. if (priv->rx_running)
  347. udma_set(priv, REGS_DMA_RX, UDMA_RX_CTRL, UDMA_RX_CTRL_ABORT);
  348. }
  349. static int stop_tx_dma(struct uart_8250_port *p)
  350. {
  351. struct brcmuart_priv *priv = p->port.private_data;
  352. u32 value;
  353. /* If TX is running, set the TX ABORT */
  354. value = udma_readl(priv, REGS_DMA_TX, UDMA_TX_CTRL);
  355. if (value & UDMA_TX_CTRL_ENA)
  356. udma_set(priv, REGS_DMA_TX, UDMA_TX_CTRL, UDMA_TX_CTRL_ABORT);
  357. priv->tx_running = false;
  358. return 0;
  359. }
  360. /*
  361. * NOTE: printk's in this routine will hang the system if this is
  362. * the console tty
  363. */
  364. static int brcmuart_tx_dma(struct uart_8250_port *p)
  365. {
  366. struct brcmuart_priv *priv = p->port.private_data;
  367. struct circ_buf *xmit = &p->port.state->xmit;
  368. u32 tx_size;
  369. if (uart_tx_stopped(&p->port) || priv->tx_running ||
  370. uart_circ_empty(xmit)) {
  371. return 0;
  372. }
  373. tx_size = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
  374. priv->dma.tx_err = 0;
  375. memcpy(priv->tx_buf, &xmit->buf[xmit->tail], tx_size);
  376. xmit->tail += tx_size;
  377. xmit->tail &= UART_XMIT_SIZE - 1;
  378. p->port.icount.tx += tx_size;
  379. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  380. uart_write_wakeup(&p->port);
  381. udma_writel(priv, REGS_DMA_TX, UDMA_TX_TRANSFER_LEN, tx_size);
  382. udma_writel(priv, REGS_DMA_TX, UDMA_TX_BUF0_DATA_LEN, tx_size);
  383. udma_unset(priv, REGS_DMA_TX, UDMA_TX_BUF0_STATUS, UDMA_TX_BUFX_EMPTY);
  384. udma_set(priv, REGS_DMA_TX, UDMA_TX_CTRL, UDMA_TX_CTRL_ENA);
  385. priv->tx_running = true;
  386. return 0;
  387. }
  388. static void brcmuart_rx_buf_done_isr(struct uart_port *up, int index)
  389. {
  390. struct brcmuart_priv *priv = up->private_data;
  391. struct tty_port *tty_port = &up->state->port;
  392. u32 status;
  393. u32 length;
  394. u32 copied;
  395. /* Make sure we're still in sync with the hardware */
  396. status = udma_readl(priv, REGS_DMA_RX, UDMA_RX_BUFx_STATUS(index));
  397. length = udma_readl(priv, REGS_DMA_RX, UDMA_RX_BUFx_DATA_LEN(index));
  398. if ((status & UDMA_RX_BUFX_STATUS_DATA_RDY) == 0) {
  399. dev_err(up->dev, "RX done interrupt but DATA_RDY not found\n");
  400. return;
  401. }
  402. if (status & (UDMA_RX_BUFX_STATUS_OVERRUN_ERR |
  403. UDMA_RX_BUFX_STATUS_FRAME_ERR |
  404. UDMA_RX_BUFX_STATUS_PARITY_ERR)) {
  405. if (status & UDMA_RX_BUFX_STATUS_OVERRUN_ERR) {
  406. up->icount.overrun++;
  407. dev_warn(up->dev, "RX OVERRUN Error\n");
  408. }
  409. if (status & UDMA_RX_BUFX_STATUS_FRAME_ERR) {
  410. up->icount.frame++;
  411. dev_warn(up->dev, "RX FRAMING Error\n");
  412. }
  413. if (status & UDMA_RX_BUFX_STATUS_PARITY_ERR) {
  414. up->icount.parity++;
  415. dev_warn(up->dev, "RX PARITY Error\n");
  416. }
  417. }
  418. copied = (u32)tty_insert_flip_string(
  419. tty_port,
  420. priv->rx_bufs + (index * RX_BUF_SIZE),
  421. length);
  422. if (copied != length) {
  423. dev_warn(up->dev, "Flip buffer overrun of %d bytes\n",
  424. length - copied);
  425. up->icount.overrun += length - copied;
  426. }
  427. up->icount.rx += length;
  428. if (status & UDMA_RX_BUFX_STATUS_CLOSE_EXPIRED)
  429. priv->dma_rx_partial_buf++;
  430. else if (length != RX_BUF_SIZE)
  431. /*
  432. * This is a bug in the controller that doesn't cause
  433. * any problems but will be fixed in the future.
  434. */
  435. priv->rx_missing_close_timeout++;
  436. else
  437. priv->dma_rx_full_buf++;
  438. tty_flip_buffer_push(tty_port);
  439. }
  440. static void brcmuart_rx_isr(struct uart_port *up, u32 rx_isr)
  441. {
  442. struct brcmuart_priv *priv = up->private_data;
  443. struct device *dev = up->dev;
  444. u32 rx_done_isr;
  445. u32 check_isr;
  446. rx_done_isr = (rx_isr & UDMA_INTR_RX_READY_MASK);
  447. while (rx_done_isr) {
  448. check_isr = UDMA_INTR_RX_READY_BUF0 << priv->rx_next_buf;
  449. if (check_isr & rx_done_isr) {
  450. brcmuart_rx_buf_done_isr(up, priv->rx_next_buf);
  451. } else {
  452. dev_err(dev,
  453. "RX buffer ready out of sequence, restarting RX DMA\n");
  454. start_rx_dma(up_to_u8250p(up));
  455. break;
  456. }
  457. if (rx_isr & UDMA_RX_ERR_INTERRUPTS) {
  458. if (rx_isr & UDMA_INTR_RX_ERROR)
  459. priv->rx_err++;
  460. if (rx_isr & UDMA_INTR_RX_TIMEOUT) {
  461. priv->rx_timeout++;
  462. dev_err(dev, "RX TIMEOUT Error\n");
  463. }
  464. if (rx_isr & UDMA_INTR_RX_ABORT)
  465. priv->rx_abort++;
  466. priv->rx_running = false;
  467. }
  468. /* If not ABORT, re-enable RX buffer */
  469. if (!(rx_isr & UDMA_INTR_RX_ABORT))
  470. udma_unset(priv, REGS_DMA_RX,
  471. UDMA_RX_BUFx_STATUS(priv->rx_next_buf),
  472. UDMA_RX_BUFX_STATUS_DATA_RDY);
  473. rx_done_isr &= ~check_isr;
  474. priv->rx_next_buf++;
  475. if (priv->rx_next_buf == RX_BUFS_COUNT)
  476. priv->rx_next_buf = 0;
  477. }
  478. }
  479. static void brcmuart_tx_isr(struct uart_port *up, u32 isr)
  480. {
  481. struct brcmuart_priv *priv = up->private_data;
  482. struct device *dev = up->dev;
  483. struct uart_8250_port *port_8250 = up_to_u8250p(up);
  484. struct circ_buf *xmit = &port_8250->port.state->xmit;
  485. if (isr & UDMA_INTR_TX_ABORT) {
  486. if (priv->tx_running)
  487. dev_err(dev, "Unexpected TX_ABORT interrupt\n");
  488. return;
  489. }
  490. priv->tx_running = false;
  491. if (!uart_circ_empty(xmit) && !uart_tx_stopped(up))
  492. brcmuart_tx_dma(port_8250);
  493. }
  494. static irqreturn_t brcmuart_isr(int irq, void *dev_id)
  495. {
  496. struct uart_port *up = dev_id;
  497. struct device *dev = up->dev;
  498. struct brcmuart_priv *priv = up->private_data;
  499. unsigned long flags;
  500. u32 interrupts;
  501. u32 rval;
  502. u32 tval;
  503. interrupts = udma_readl(priv, REGS_DMA_ISR, UDMA_INTR_STATUS);
  504. if (interrupts == 0)
  505. return IRQ_NONE;
  506. spin_lock_irqsave(&up->lock, flags);
  507. /* Clear all interrupts */
  508. udma_writel(priv, REGS_DMA_ISR, UDMA_INTR_CLEAR, interrupts);
  509. rval = UDMA_IS_RX_INTERRUPT(interrupts);
  510. if (rval)
  511. brcmuart_rx_isr(up, rval);
  512. tval = UDMA_IS_TX_INTERRUPT(interrupts);
  513. if (tval)
  514. brcmuart_tx_isr(up, tval);
  515. if ((rval | tval) == 0)
  516. dev_warn(dev, "Spurious interrupt: 0x%x\n", interrupts);
  517. spin_unlock_irqrestore(&up->lock, flags);
  518. return IRQ_HANDLED;
  519. }
  520. static int brcmuart_startup(struct uart_port *port)
  521. {
  522. int res;
  523. struct uart_8250_port *up = up_to_u8250p(port);
  524. struct brcmuart_priv *priv = up->port.private_data;
  525. priv->shutdown = false;
  526. /*
  527. * prevent serial8250_do_startup() from allocating non-existent
  528. * DMA resources
  529. */
  530. up->dma = NULL;
  531. res = serial8250_do_startup(port);
  532. if (!priv->dma_enabled)
  533. return res;
  534. /*
  535. * Disable the Receive Data Interrupt because the DMA engine
  536. * will handle this.
  537. */
  538. up->ier &= ~UART_IER_RDI;
  539. serial_port_out(port, UART_IER, up->ier);
  540. priv->tx_running = false;
  541. priv->dma.rx_dma = NULL;
  542. priv->dma.tx_dma = brcmuart_tx_dma;
  543. up->dma = &priv->dma;
  544. brcmuart_init_dma_hardware(priv);
  545. start_rx_dma(up);
  546. return res;
  547. }
  548. static void brcmuart_shutdown(struct uart_port *port)
  549. {
  550. struct uart_8250_port *up = up_to_u8250p(port);
  551. struct brcmuart_priv *priv = up->port.private_data;
  552. unsigned long flags;
  553. spin_lock_irqsave(&port->lock, flags);
  554. priv->shutdown = true;
  555. if (priv->dma_enabled) {
  556. stop_rx_dma(up);
  557. stop_tx_dma(up);
  558. /* disable all interrupts */
  559. udma_writel(priv, REGS_DMA_ISR, UDMA_INTR_MASK_SET,
  560. UDMA_RX_INTERRUPTS | UDMA_TX_INTERRUPTS);
  561. }
  562. /*
  563. * prevent serial8250_do_shutdown() from trying to free
  564. * DMA resources that we never alloc'd for this driver.
  565. */
  566. up->dma = NULL;
  567. spin_unlock_irqrestore(&port->lock, flags);
  568. serial8250_do_shutdown(port);
  569. }
  570. /*
  571. * Not all clocks run at the exact specified rate, so set each requested
  572. * rate and then get the actual rate.
  573. */
  574. static void init_real_clk_rates(struct device *dev, struct brcmuart_priv *priv)
  575. {
  576. int x;
  577. int rc;
  578. priv->default_mux_rate = clk_get_rate(priv->baud_mux_clk);
  579. for (x = 0; x < ARRAY_SIZE(priv->real_rates); x++) {
  580. if (priv->rate_table[x] == 0) {
  581. priv->real_rates[x] = 0;
  582. continue;
  583. }
  584. rc = clk_set_rate(priv->baud_mux_clk, priv->rate_table[x]);
  585. if (rc) {
  586. dev_err(dev, "Error selecting BAUD MUX clock for %u\n",
  587. priv->rate_table[x]);
  588. priv->real_rates[x] = priv->rate_table[x];
  589. } else {
  590. priv->real_rates[x] = clk_get_rate(priv->baud_mux_clk);
  591. }
  592. }
  593. clk_set_rate(priv->baud_mux_clk, priv->default_mux_rate);
  594. }
  595. static void set_clock_mux(struct uart_port *up, struct brcmuart_priv *priv,
  596. u32 baud)
  597. {
  598. u32 percent;
  599. u32 best_percent = UINT_MAX;
  600. u32 quot;
  601. u32 best_quot = 1;
  602. u32 rate;
  603. int best_index = -1;
  604. u64 hires_rate;
  605. u64 hires_baud;
  606. u64 hires_err;
  607. int rc;
  608. int i;
  609. int real_baud;
  610. /* If the Baud Mux Clock was not specified, just return */
  611. if (priv->baud_mux_clk == NULL)
  612. return;
  613. /* Find the closest match for specified baud */
  614. for (i = 0; i < ARRAY_SIZE(priv->real_rates); i++) {
  615. if (priv->real_rates[i] == 0)
  616. continue;
  617. rate = priv->real_rates[i] / 16;
  618. quot = DIV_ROUND_CLOSEST(rate, baud);
  619. if (!quot)
  620. continue;
  621. /* increase resolution to get xx.xx percent */
  622. hires_rate = (u64)rate * 10000;
  623. hires_baud = (u64)baud * 10000;
  624. hires_err = div_u64(hires_rate, (u64)quot);
  625. /* get the delta */
  626. if (hires_err > hires_baud)
  627. hires_err = (hires_err - hires_baud);
  628. else
  629. hires_err = (hires_baud - hires_err);
  630. percent = (unsigned long)DIV_ROUND_CLOSEST_ULL(hires_err, baud);
  631. dev_dbg(up->dev,
  632. "Baud rate: %u, MUX Clk: %u, Error: %u.%u%%\n",
  633. baud, priv->real_rates[i], percent / 100,
  634. percent % 100);
  635. if (percent < best_percent) {
  636. best_percent = percent;
  637. best_index = i;
  638. best_quot = quot;
  639. }
  640. }
  641. if (best_index == -1) {
  642. dev_err(up->dev, "Error, %d BAUD rate is too fast.\n", baud);
  643. return;
  644. }
  645. rate = priv->real_rates[best_index];
  646. rc = clk_set_rate(priv->baud_mux_clk, rate);
  647. if (rc)
  648. dev_err(up->dev, "Error selecting BAUD MUX clock\n");
  649. /* Error over 3 percent will cause data errors */
  650. if (best_percent > 300)
  651. dev_err(up->dev, "Error, baud: %d has %u.%u%% error\n",
  652. baud, percent / 100, percent % 100);
  653. real_baud = rate / 16 / best_quot;
  654. dev_dbg(up->dev, "Selecting BAUD MUX rate: %u\n", rate);
  655. dev_dbg(up->dev, "Requested baud: %u, Actual baud: %u\n",
  656. baud, real_baud);
  657. /* calc nanoseconds for 1.5 characters time at the given baud rate */
  658. i = NSEC_PER_SEC / real_baud / 10;
  659. i += (i / 2);
  660. priv->char_wait = ns_to_ktime(i);
  661. up->uartclk = rate;
  662. }
  663. static void brcmstb_set_termios(struct uart_port *up,
  664. struct ktermios *termios,
  665. const struct ktermios *old)
  666. {
  667. struct uart_8250_port *p8250 = up_to_u8250p(up);
  668. struct brcmuart_priv *priv = up->private_data;
  669. if (priv->dma_enabled)
  670. stop_rx_dma(p8250);
  671. set_clock_mux(up, priv, tty_termios_baud_rate(termios));
  672. serial8250_do_set_termios(up, termios, old);
  673. if (p8250->mcr & UART_MCR_AFE)
  674. p8250->port.status |= UPSTAT_AUTOCTS;
  675. if (priv->dma_enabled)
  676. start_rx_dma(p8250);
  677. }
  678. static int brcmuart_handle_irq(struct uart_port *p)
  679. {
  680. unsigned int iir = serial_port_in(p, UART_IIR);
  681. struct brcmuart_priv *priv = p->private_data;
  682. struct uart_8250_port *up = up_to_u8250p(p);
  683. unsigned int status;
  684. unsigned long flags;
  685. unsigned int ier;
  686. unsigned int mcr;
  687. int handled = 0;
  688. /*
  689. * There's a bug in some 8250 cores where we get a timeout
  690. * interrupt but there is no data ready.
  691. */
  692. if (((iir & UART_IIR_ID) == UART_IIR_RX_TIMEOUT) && !(priv->shutdown)) {
  693. spin_lock_irqsave(&p->lock, flags);
  694. status = serial_port_in(p, UART_LSR);
  695. if ((status & UART_LSR_DR) == 0) {
  696. ier = serial_port_in(p, UART_IER);
  697. /*
  698. * if Receive Data Interrupt is enabled and
  699. * we're uing hardware flow control, deassert
  700. * RTS and wait for any chars in the pipline to
  701. * arrive and then check for DR again.
  702. */
  703. if ((ier & UART_IER_RDI) && (up->mcr & UART_MCR_AFE)) {
  704. ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  705. serial_port_out(p, UART_IER, ier);
  706. mcr = serial_port_in(p, UART_MCR);
  707. mcr &= ~UART_MCR_RTS;
  708. serial_port_out(p, UART_MCR, mcr);
  709. hrtimer_start(&priv->hrt, priv->char_wait,
  710. HRTIMER_MODE_REL);
  711. } else {
  712. serial_port_in(p, UART_RX);
  713. }
  714. handled = 1;
  715. }
  716. spin_unlock_irqrestore(&p->lock, flags);
  717. if (handled)
  718. return 1;
  719. }
  720. return serial8250_handle_irq(p, iir);
  721. }
  722. static enum hrtimer_restart brcmuart_hrtimer_func(struct hrtimer *t)
  723. {
  724. struct brcmuart_priv *priv = container_of(t, struct brcmuart_priv, hrt);
  725. struct uart_port *p = priv->up;
  726. struct uart_8250_port *up = up_to_u8250p(p);
  727. unsigned int status;
  728. unsigned long flags;
  729. if (priv->shutdown)
  730. return HRTIMER_NORESTART;
  731. spin_lock_irqsave(&p->lock, flags);
  732. status = serial_port_in(p, UART_LSR);
  733. /*
  734. * If a character did not arrive after the timeout, clear the false
  735. * receive timeout.
  736. */
  737. if ((status & UART_LSR_DR) == 0) {
  738. serial_port_in(p, UART_RX);
  739. priv->rx_bad_timeout_no_char++;
  740. } else {
  741. priv->rx_bad_timeout_late_char++;
  742. }
  743. /* re-enable receive unless upper layer has disabled it */
  744. if ((up->ier & (UART_IER_RLSI | UART_IER_RDI)) ==
  745. (UART_IER_RLSI | UART_IER_RDI)) {
  746. status = serial_port_in(p, UART_IER);
  747. status |= (UART_IER_RLSI | UART_IER_RDI);
  748. serial_port_out(p, UART_IER, status);
  749. status = serial_port_in(p, UART_MCR);
  750. status |= UART_MCR_RTS;
  751. serial_port_out(p, UART_MCR, status);
  752. }
  753. spin_unlock_irqrestore(&p->lock, flags);
  754. return HRTIMER_NORESTART;
  755. }
  756. static const struct of_device_id brcmuart_dt_ids[] = {
  757. {
  758. .compatible = "brcm,bcm7278-uart",
  759. .data = brcmstb_rate_table_7278,
  760. },
  761. {
  762. .compatible = "brcm,bcm7271-uart",
  763. .data = brcmstb_rate_table,
  764. },
  765. {},
  766. };
  767. MODULE_DEVICE_TABLE(of, brcmuart_dt_ids);
  768. static void brcmuart_free_bufs(struct device *dev, struct brcmuart_priv *priv)
  769. {
  770. if (priv->rx_bufs)
  771. dma_free_coherent(dev, priv->rx_size, priv->rx_bufs,
  772. priv->rx_addr);
  773. if (priv->tx_buf)
  774. dma_free_coherent(dev, priv->tx_size, priv->tx_buf,
  775. priv->tx_addr);
  776. }
  777. static void brcmuart_throttle(struct uart_port *port)
  778. {
  779. struct brcmuart_priv *priv = port->private_data;
  780. udma_writel(priv, REGS_DMA_ISR, UDMA_INTR_MASK_SET, UDMA_RX_INTERRUPTS);
  781. }
  782. static void brcmuart_unthrottle(struct uart_port *port)
  783. {
  784. struct brcmuart_priv *priv = port->private_data;
  785. udma_writel(priv, REGS_DMA_ISR, UDMA_INTR_MASK_CLEAR,
  786. UDMA_RX_INTERRUPTS);
  787. }
  788. static int debugfs_stats_show(struct seq_file *s, void *unused)
  789. {
  790. struct brcmuart_priv *priv = s->private;
  791. seq_printf(s, "rx_err:\t\t\t\t%u\n",
  792. priv->rx_err);
  793. seq_printf(s, "rx_timeout:\t\t\t%u\n",
  794. priv->rx_timeout);
  795. seq_printf(s, "rx_abort:\t\t\t%u\n",
  796. priv->rx_abort);
  797. seq_printf(s, "rx_bad_timeout_late_char:\t%u\n",
  798. priv->rx_bad_timeout_late_char);
  799. seq_printf(s, "rx_bad_timeout_no_char:\t\t%u\n",
  800. priv->rx_bad_timeout_no_char);
  801. seq_printf(s, "rx_missing_close_timeout:\t%u\n",
  802. priv->rx_missing_close_timeout);
  803. if (priv->dma_enabled) {
  804. seq_printf(s, "dma_rx_partial_buf:\t\t%llu\n",
  805. priv->dma_rx_partial_buf);
  806. seq_printf(s, "dma_rx_full_buf:\t\t%llu\n",
  807. priv->dma_rx_full_buf);
  808. }
  809. return 0;
  810. }
  811. DEFINE_SHOW_ATTRIBUTE(debugfs_stats);
  812. static void brcmuart_init_debugfs(struct brcmuart_priv *priv,
  813. const char *device)
  814. {
  815. priv->debugfs_dir = debugfs_create_dir(device, brcmuart_debugfs_root);
  816. debugfs_create_file("stats", 0444, priv->debugfs_dir, priv,
  817. &debugfs_stats_fops);
  818. }
  819. static int brcmuart_probe(struct platform_device *pdev)
  820. {
  821. struct resource *regs;
  822. struct device_node *np = pdev->dev.of_node;
  823. const struct of_device_id *of_id = NULL;
  824. struct uart_8250_port *new_port;
  825. struct device *dev = &pdev->dev;
  826. struct brcmuart_priv *priv;
  827. struct clk *baud_mux_clk;
  828. struct uart_8250_port up;
  829. int irq;
  830. void __iomem *membase = NULL;
  831. resource_size_t mapbase = 0;
  832. u32 clk_rate = 0;
  833. int ret;
  834. int x;
  835. int dma_irq;
  836. static const char * const reg_names[REGS_MAX] = {
  837. "uart", "dma_rx", "dma_tx", "dma_intr2", "dma_arb"
  838. };
  839. irq = platform_get_irq(pdev, 0);
  840. if (irq < 0)
  841. return irq;
  842. priv = devm_kzalloc(dev, sizeof(struct brcmuart_priv),
  843. GFP_KERNEL);
  844. if (!priv)
  845. return -ENOMEM;
  846. of_id = of_match_node(brcmuart_dt_ids, np);
  847. if (!of_id || !of_id->data)
  848. priv->rate_table = brcmstb_rate_table;
  849. else
  850. priv->rate_table = of_id->data;
  851. for (x = 0; x < REGS_MAX; x++) {
  852. regs = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  853. reg_names[x]);
  854. if (!regs)
  855. break;
  856. priv->regs[x] = devm_ioremap(dev, regs->start,
  857. resource_size(regs));
  858. if (!priv->regs[x])
  859. return -ENOMEM;
  860. if (x == REGS_8250) {
  861. mapbase = regs->start;
  862. membase = priv->regs[x];
  863. }
  864. }
  865. /* We should have just the uart base registers or all the registers */
  866. if (x != 1 && x != REGS_MAX) {
  867. dev_warn(dev, "%s registers not specified\n", reg_names[x]);
  868. return -EINVAL;
  869. }
  870. /* if the DMA registers were specified, try to enable DMA */
  871. if (x > REGS_DMA_RX) {
  872. if (brcmuart_arbitration(priv, 1) == 0) {
  873. u32 txrev = 0;
  874. u32 rxrev = 0;
  875. txrev = udma_readl(priv, REGS_DMA_RX, UDMA_RX_REVISION);
  876. rxrev = udma_readl(priv, REGS_DMA_TX, UDMA_TX_REVISION);
  877. if ((txrev >= UDMA_TX_REVISION_REQUIRED) &&
  878. (rxrev >= UDMA_RX_REVISION_REQUIRED)) {
  879. /* Enable the use of the DMA hardware */
  880. priv->dma_enabled = true;
  881. } else {
  882. brcmuart_arbitration(priv, 0);
  883. dev_err(dev,
  884. "Unsupported DMA Hardware Revision\n");
  885. }
  886. } else {
  887. dev_err(dev,
  888. "Timeout arbitrating for UART DMA hardware\n");
  889. }
  890. }
  891. of_property_read_u32(np, "clock-frequency", &clk_rate);
  892. /* See if a Baud clock has been specified */
  893. baud_mux_clk = devm_clk_get(dev, "sw_baud");
  894. if (IS_ERR(baud_mux_clk)) {
  895. if (PTR_ERR(baud_mux_clk) == -EPROBE_DEFER) {
  896. ret = -EPROBE_DEFER;
  897. goto release_dma;
  898. }
  899. dev_dbg(dev, "BAUD MUX clock not specified\n");
  900. } else {
  901. dev_dbg(dev, "BAUD MUX clock found\n");
  902. ret = clk_prepare_enable(baud_mux_clk);
  903. if (ret)
  904. goto release_dma;
  905. priv->baud_mux_clk = baud_mux_clk;
  906. init_real_clk_rates(dev, priv);
  907. clk_rate = priv->default_mux_rate;
  908. }
  909. if (clk_rate == 0) {
  910. dev_err(dev, "clock-frequency or clk not defined\n");
  911. ret = -EINVAL;
  912. goto err_clk_disable;
  913. }
  914. dev_dbg(dev, "DMA is %senabled\n", priv->dma_enabled ? "" : "not ");
  915. memset(&up, 0, sizeof(up));
  916. up.port.type = PORT_16550A;
  917. up.port.uartclk = clk_rate;
  918. up.port.dev = dev;
  919. up.port.mapbase = mapbase;
  920. up.port.membase = membase;
  921. up.port.irq = irq;
  922. up.port.handle_irq = brcmuart_handle_irq;
  923. up.port.regshift = 2;
  924. up.port.iotype = of_device_is_big_endian(np) ?
  925. UPIO_MEM32BE : UPIO_MEM32;
  926. up.port.flags = UPF_SHARE_IRQ | UPF_BOOT_AUTOCONF
  927. | UPF_FIXED_PORT | UPF_FIXED_TYPE;
  928. up.port.dev = dev;
  929. up.port.private_data = priv;
  930. up.capabilities = UART_CAP_FIFO | UART_CAP_AFE;
  931. up.port.fifosize = 32;
  932. /* Check for a fixed line number */
  933. ret = of_alias_get_id(np, "serial");
  934. if (ret >= 0)
  935. up.port.line = ret;
  936. /* setup HR timer */
  937. hrtimer_init(&priv->hrt, CLOCK_MONOTONIC, HRTIMER_MODE_ABS);
  938. priv->hrt.function = brcmuart_hrtimer_func;
  939. up.port.shutdown = brcmuart_shutdown;
  940. up.port.startup = brcmuart_startup;
  941. up.port.throttle = brcmuart_throttle;
  942. up.port.unthrottle = brcmuart_unthrottle;
  943. up.port.set_termios = brcmstb_set_termios;
  944. if (priv->dma_enabled) {
  945. priv->rx_size = RX_BUF_SIZE * RX_BUFS_COUNT;
  946. priv->rx_bufs = dma_alloc_coherent(dev,
  947. priv->rx_size,
  948. &priv->rx_addr, GFP_KERNEL);
  949. if (!priv->rx_bufs) {
  950. ret = -ENOMEM;
  951. goto err;
  952. }
  953. priv->tx_size = UART_XMIT_SIZE;
  954. priv->tx_buf = dma_alloc_coherent(dev,
  955. priv->tx_size,
  956. &priv->tx_addr, GFP_KERNEL);
  957. if (!priv->tx_buf) {
  958. ret = -ENOMEM;
  959. goto err;
  960. }
  961. }
  962. ret = serial8250_register_8250_port(&up);
  963. if (ret < 0) {
  964. dev_err(dev, "unable to register 8250 port\n");
  965. goto err;
  966. }
  967. priv->line = ret;
  968. new_port = serial8250_get_port(ret);
  969. priv->up = &new_port->port;
  970. if (priv->dma_enabled) {
  971. dma_irq = platform_get_irq_byname(pdev, "dma");
  972. if (dma_irq < 0) {
  973. ret = dma_irq;
  974. dev_err(dev, "no IRQ resource info\n");
  975. goto err1;
  976. }
  977. ret = devm_request_irq(dev, dma_irq, brcmuart_isr,
  978. IRQF_SHARED, "uart DMA irq", &new_port->port);
  979. if (ret) {
  980. dev_err(dev, "unable to register IRQ handler\n");
  981. goto err1;
  982. }
  983. }
  984. platform_set_drvdata(pdev, priv);
  985. brcmuart_init_debugfs(priv, dev_name(&pdev->dev));
  986. return 0;
  987. err1:
  988. serial8250_unregister_port(priv->line);
  989. err:
  990. brcmuart_free_bufs(dev, priv);
  991. err_clk_disable:
  992. clk_disable_unprepare(baud_mux_clk);
  993. release_dma:
  994. if (priv->dma_enabled)
  995. brcmuart_arbitration(priv, 0);
  996. return ret;
  997. }
  998. static int brcmuart_remove(struct platform_device *pdev)
  999. {
  1000. struct brcmuart_priv *priv = platform_get_drvdata(pdev);
  1001. debugfs_remove_recursive(priv->debugfs_dir);
  1002. hrtimer_cancel(&priv->hrt);
  1003. serial8250_unregister_port(priv->line);
  1004. brcmuart_free_bufs(&pdev->dev, priv);
  1005. clk_disable_unprepare(priv->baud_mux_clk);
  1006. if (priv->dma_enabled)
  1007. brcmuart_arbitration(priv, 0);
  1008. return 0;
  1009. }
  1010. static int __maybe_unused brcmuart_suspend(struct device *dev)
  1011. {
  1012. struct brcmuart_priv *priv = dev_get_drvdata(dev);
  1013. struct uart_8250_port *up = serial8250_get_port(priv->line);
  1014. struct uart_port *port = &up->port;
  1015. unsigned long flags;
  1016. /*
  1017. * This will prevent resume from enabling RTS before the
  1018. * baud rate has been restored.
  1019. */
  1020. spin_lock_irqsave(&port->lock, flags);
  1021. priv->saved_mctrl = port->mctrl;
  1022. port->mctrl &= ~TIOCM_RTS;
  1023. spin_unlock_irqrestore(&port->lock, flags);
  1024. serial8250_suspend_port(priv->line);
  1025. clk_disable_unprepare(priv->baud_mux_clk);
  1026. return 0;
  1027. }
  1028. static int __maybe_unused brcmuart_resume(struct device *dev)
  1029. {
  1030. struct brcmuart_priv *priv = dev_get_drvdata(dev);
  1031. struct uart_8250_port *up = serial8250_get_port(priv->line);
  1032. struct uart_port *port = &up->port;
  1033. unsigned long flags;
  1034. int ret;
  1035. ret = clk_prepare_enable(priv->baud_mux_clk);
  1036. if (ret)
  1037. dev_err(dev, "Error enabling BAUD MUX clock\n");
  1038. /*
  1039. * The hardware goes back to it's default after suspend
  1040. * so get the "clk" back in sync.
  1041. */
  1042. ret = clk_set_rate(priv->baud_mux_clk, priv->default_mux_rate);
  1043. if (ret)
  1044. dev_err(dev, "Error restoring default BAUD MUX clock\n");
  1045. if (priv->dma_enabled) {
  1046. if (brcmuart_arbitration(priv, 1)) {
  1047. dev_err(dev, "Timeout arbitrating for DMA hardware on resume\n");
  1048. return(-EBUSY);
  1049. }
  1050. brcmuart_init_dma_hardware(priv);
  1051. start_rx_dma(serial8250_get_port(priv->line));
  1052. }
  1053. serial8250_resume_port(priv->line);
  1054. if (priv->saved_mctrl & TIOCM_RTS) {
  1055. /* Restore RTS */
  1056. spin_lock_irqsave(&port->lock, flags);
  1057. port->mctrl |= TIOCM_RTS;
  1058. port->ops->set_mctrl(port, port->mctrl);
  1059. spin_unlock_irqrestore(&port->lock, flags);
  1060. }
  1061. return 0;
  1062. }
  1063. static const struct dev_pm_ops brcmuart_dev_pm_ops = {
  1064. SET_SYSTEM_SLEEP_PM_OPS(brcmuart_suspend, brcmuart_resume)
  1065. };
  1066. static struct platform_driver brcmuart_platform_driver = {
  1067. .driver = {
  1068. .name = "bcm7271-uart",
  1069. .pm = &brcmuart_dev_pm_ops,
  1070. .of_match_table = brcmuart_dt_ids,
  1071. },
  1072. .probe = brcmuart_probe,
  1073. .remove = brcmuart_remove,
  1074. };
  1075. static int __init brcmuart_init(void)
  1076. {
  1077. int ret;
  1078. brcmuart_debugfs_root = debugfs_create_dir(
  1079. brcmuart_platform_driver.driver.name, NULL);
  1080. ret = platform_driver_register(&brcmuart_platform_driver);
  1081. if (ret) {
  1082. debugfs_remove_recursive(brcmuart_debugfs_root);
  1083. return ret;
  1084. }
  1085. return 0;
  1086. }
  1087. module_init(brcmuart_init);
  1088. static void __exit brcmuart_deinit(void)
  1089. {
  1090. platform_driver_unregister(&brcmuart_platform_driver);
  1091. debugfs_remove_recursive(brcmuart_debugfs_root);
  1092. }
  1093. module_exit(brcmuart_deinit);
  1094. MODULE_AUTHOR("Al Cooper");
  1095. MODULE_DESCRIPTION("Broadcom NS16550A compatible serial port driver");
  1096. MODULE_LICENSE("GPL v2");