spi-rockchip-sfc.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Rockchip Serial Flash Controller Driver
  4. *
  5. * Copyright (c) 2017-2021, Rockchip Inc.
  6. * Author: Shawn Lin <[email protected]>
  7. * Chris Morgan <[email protected]>
  8. * Jon Lin <[email protected]>
  9. */
  10. #include <linux/bitops.h>
  11. #include <linux/clk.h>
  12. #include <linux/completion.h>
  13. #include <linux/dma-mapping.h>
  14. #include <linux/iopoll.h>
  15. #include <linux/mm.h>
  16. #include <linux/module.h>
  17. #include <linux/of.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/slab.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/spi/spi-mem.h>
  22. /* System control */
  23. #define SFC_CTRL 0x0
  24. #define SFC_CTRL_PHASE_SEL_NEGETIVE BIT(1)
  25. #define SFC_CTRL_CMD_BITS_SHIFT 8
  26. #define SFC_CTRL_ADDR_BITS_SHIFT 10
  27. #define SFC_CTRL_DATA_BITS_SHIFT 12
  28. /* Interrupt mask */
  29. #define SFC_IMR 0x4
  30. #define SFC_IMR_RX_FULL BIT(0)
  31. #define SFC_IMR_RX_UFLOW BIT(1)
  32. #define SFC_IMR_TX_OFLOW BIT(2)
  33. #define SFC_IMR_TX_EMPTY BIT(3)
  34. #define SFC_IMR_TRAN_FINISH BIT(4)
  35. #define SFC_IMR_BUS_ERR BIT(5)
  36. #define SFC_IMR_NSPI_ERR BIT(6)
  37. #define SFC_IMR_DMA BIT(7)
  38. /* Interrupt clear */
  39. #define SFC_ICLR 0x8
  40. #define SFC_ICLR_RX_FULL BIT(0)
  41. #define SFC_ICLR_RX_UFLOW BIT(1)
  42. #define SFC_ICLR_TX_OFLOW BIT(2)
  43. #define SFC_ICLR_TX_EMPTY BIT(3)
  44. #define SFC_ICLR_TRAN_FINISH BIT(4)
  45. #define SFC_ICLR_BUS_ERR BIT(5)
  46. #define SFC_ICLR_NSPI_ERR BIT(6)
  47. #define SFC_ICLR_DMA BIT(7)
  48. /* FIFO threshold level */
  49. #define SFC_FTLR 0xc
  50. #define SFC_FTLR_TX_SHIFT 0
  51. #define SFC_FTLR_TX_MASK 0x1f
  52. #define SFC_FTLR_RX_SHIFT 8
  53. #define SFC_FTLR_RX_MASK 0x1f
  54. /* Reset FSM and FIFO */
  55. #define SFC_RCVR 0x10
  56. #define SFC_RCVR_RESET BIT(0)
  57. /* Enhanced mode */
  58. #define SFC_AX 0x14
  59. /* Address Bit number */
  60. #define SFC_ABIT 0x18
  61. /* Interrupt status */
  62. #define SFC_ISR 0x1c
  63. #define SFC_ISR_RX_FULL_SHIFT BIT(0)
  64. #define SFC_ISR_RX_UFLOW_SHIFT BIT(1)
  65. #define SFC_ISR_TX_OFLOW_SHIFT BIT(2)
  66. #define SFC_ISR_TX_EMPTY_SHIFT BIT(3)
  67. #define SFC_ISR_TX_FINISH_SHIFT BIT(4)
  68. #define SFC_ISR_BUS_ERR_SHIFT BIT(5)
  69. #define SFC_ISR_NSPI_ERR_SHIFT BIT(6)
  70. #define SFC_ISR_DMA_SHIFT BIT(7)
  71. /* FIFO status */
  72. #define SFC_FSR 0x20
  73. #define SFC_FSR_TX_IS_FULL BIT(0)
  74. #define SFC_FSR_TX_IS_EMPTY BIT(1)
  75. #define SFC_FSR_RX_IS_EMPTY BIT(2)
  76. #define SFC_FSR_RX_IS_FULL BIT(3)
  77. #define SFC_FSR_TXLV_MASK GENMASK(12, 8)
  78. #define SFC_FSR_TXLV_SHIFT 8
  79. #define SFC_FSR_RXLV_MASK GENMASK(20, 16)
  80. #define SFC_FSR_RXLV_SHIFT 16
  81. /* FSM status */
  82. #define SFC_SR 0x24
  83. #define SFC_SR_IS_IDLE 0x0
  84. #define SFC_SR_IS_BUSY 0x1
  85. /* Raw interrupt status */
  86. #define SFC_RISR 0x28
  87. #define SFC_RISR_RX_FULL BIT(0)
  88. #define SFC_RISR_RX_UNDERFLOW BIT(1)
  89. #define SFC_RISR_TX_OVERFLOW BIT(2)
  90. #define SFC_RISR_TX_EMPTY BIT(3)
  91. #define SFC_RISR_TRAN_FINISH BIT(4)
  92. #define SFC_RISR_BUS_ERR BIT(5)
  93. #define SFC_RISR_NSPI_ERR BIT(6)
  94. #define SFC_RISR_DMA BIT(7)
  95. /* Version */
  96. #define SFC_VER 0x2C
  97. #define SFC_VER_3 0x3
  98. #define SFC_VER_4 0x4
  99. #define SFC_VER_5 0x5
  100. /* Delay line controller resiter */
  101. #define SFC_DLL_CTRL0 0x3C
  102. #define SFC_DLL_CTRL0_SCLK_SMP_DLL BIT(15)
  103. #define SFC_DLL_CTRL0_DLL_MAX_VER4 0xFFU
  104. #define SFC_DLL_CTRL0_DLL_MAX_VER5 0x1FFU
  105. /* Master trigger */
  106. #define SFC_DMA_TRIGGER 0x80
  107. #define SFC_DMA_TRIGGER_START 1
  108. /* Src or Dst addr for master */
  109. #define SFC_DMA_ADDR 0x84
  110. /* Length control register extension 32GB */
  111. #define SFC_LEN_CTRL 0x88
  112. #define SFC_LEN_CTRL_TRB_SEL 1
  113. #define SFC_LEN_EXT 0x8C
  114. /* Command */
  115. #define SFC_CMD 0x100
  116. #define SFC_CMD_IDX_SHIFT 0
  117. #define SFC_CMD_DUMMY_SHIFT 8
  118. #define SFC_CMD_DIR_SHIFT 12
  119. #define SFC_CMD_DIR_RD 0
  120. #define SFC_CMD_DIR_WR 1
  121. #define SFC_CMD_ADDR_SHIFT 14
  122. #define SFC_CMD_ADDR_0BITS 0
  123. #define SFC_CMD_ADDR_24BITS 1
  124. #define SFC_CMD_ADDR_32BITS 2
  125. #define SFC_CMD_ADDR_XBITS 3
  126. #define SFC_CMD_TRAN_BYTES_SHIFT 16
  127. #define SFC_CMD_CS_SHIFT 30
  128. /* Address */
  129. #define SFC_ADDR 0x104
  130. /* Data */
  131. #define SFC_DATA 0x108
  132. /* The controller and documentation reports that it supports up to 4 CS
  133. * devices (0-3), however I have only been able to test a single CS (CS 0)
  134. * due to the configuration of my device.
  135. */
  136. #define SFC_MAX_CHIPSELECT_NUM 4
  137. /* The SFC can transfer max 16KB - 1 at one time
  138. * we set it to 15.5KB here for alignment.
  139. */
  140. #define SFC_MAX_IOSIZE_VER3 (512 * 31)
  141. /* DMA is only enabled for large data transmission */
  142. #define SFC_DMA_TRANS_THRETHOLD (0x40)
  143. /* Maximum clock values from datasheet suggest keeping clock value under
  144. * 150MHz. No minimum or average value is suggested.
  145. */
  146. #define SFC_MAX_SPEED (150 * 1000 * 1000)
  147. struct rockchip_sfc {
  148. struct device *dev;
  149. void __iomem *regbase;
  150. struct clk *hclk;
  151. struct clk *clk;
  152. u32 frequency;
  153. /* virtual mapped addr for dma_buffer */
  154. void *buffer;
  155. dma_addr_t dma_buffer;
  156. struct completion cp;
  157. bool use_dma;
  158. u32 max_iosize;
  159. u16 version;
  160. };
  161. static int rockchip_sfc_reset(struct rockchip_sfc *sfc)
  162. {
  163. int err;
  164. u32 status;
  165. writel_relaxed(SFC_RCVR_RESET, sfc->regbase + SFC_RCVR);
  166. err = readl_poll_timeout(sfc->regbase + SFC_RCVR, status,
  167. !(status & SFC_RCVR_RESET), 20,
  168. jiffies_to_usecs(HZ));
  169. if (err)
  170. dev_err(sfc->dev, "SFC reset never finished\n");
  171. /* Still need to clear the masked interrupt from RISR */
  172. writel_relaxed(0xFFFFFFFF, sfc->regbase + SFC_ICLR);
  173. dev_dbg(sfc->dev, "reset\n");
  174. return err;
  175. }
  176. static u16 rockchip_sfc_get_version(struct rockchip_sfc *sfc)
  177. {
  178. return (u16)(readl(sfc->regbase + SFC_VER) & 0xffff);
  179. }
  180. static u32 rockchip_sfc_get_max_iosize(struct rockchip_sfc *sfc)
  181. {
  182. return SFC_MAX_IOSIZE_VER3;
  183. }
  184. static void rockchip_sfc_irq_unmask(struct rockchip_sfc *sfc, u32 mask)
  185. {
  186. u32 reg;
  187. /* Enable transfer complete interrupt */
  188. reg = readl(sfc->regbase + SFC_IMR);
  189. reg &= ~mask;
  190. writel(reg, sfc->regbase + SFC_IMR);
  191. }
  192. static void rockchip_sfc_irq_mask(struct rockchip_sfc *sfc, u32 mask)
  193. {
  194. u32 reg;
  195. /* Disable transfer finish interrupt */
  196. reg = readl(sfc->regbase + SFC_IMR);
  197. reg |= mask;
  198. writel(reg, sfc->regbase + SFC_IMR);
  199. }
  200. static int rockchip_sfc_init(struct rockchip_sfc *sfc)
  201. {
  202. writel(0, sfc->regbase + SFC_CTRL);
  203. writel(0xFFFFFFFF, sfc->regbase + SFC_ICLR);
  204. rockchip_sfc_irq_mask(sfc, 0xFFFFFFFF);
  205. if (rockchip_sfc_get_version(sfc) >= SFC_VER_4)
  206. writel(SFC_LEN_CTRL_TRB_SEL, sfc->regbase + SFC_LEN_CTRL);
  207. return 0;
  208. }
  209. static int rockchip_sfc_wait_txfifo_ready(struct rockchip_sfc *sfc, u32 timeout_us)
  210. {
  211. int ret = 0;
  212. u32 status;
  213. ret = readl_poll_timeout(sfc->regbase + SFC_FSR, status,
  214. status & SFC_FSR_TXLV_MASK, 0,
  215. timeout_us);
  216. if (ret) {
  217. dev_dbg(sfc->dev, "sfc wait tx fifo timeout\n");
  218. return -ETIMEDOUT;
  219. }
  220. return (status & SFC_FSR_TXLV_MASK) >> SFC_FSR_TXLV_SHIFT;
  221. }
  222. static int rockchip_sfc_wait_rxfifo_ready(struct rockchip_sfc *sfc, u32 timeout_us)
  223. {
  224. int ret = 0;
  225. u32 status;
  226. ret = readl_poll_timeout(sfc->regbase + SFC_FSR, status,
  227. status & SFC_FSR_RXLV_MASK, 0,
  228. timeout_us);
  229. if (ret) {
  230. dev_dbg(sfc->dev, "sfc wait rx fifo timeout\n");
  231. return -ETIMEDOUT;
  232. }
  233. return (status & SFC_FSR_RXLV_MASK) >> SFC_FSR_RXLV_SHIFT;
  234. }
  235. static void rockchip_sfc_adjust_op_work(struct spi_mem_op *op)
  236. {
  237. if (unlikely(op->dummy.nbytes && !op->addr.nbytes)) {
  238. /*
  239. * SFC not support output DUMMY cycles right after CMD cycles, so
  240. * treat it as ADDR cycles.
  241. */
  242. op->addr.nbytes = op->dummy.nbytes;
  243. op->addr.buswidth = op->dummy.buswidth;
  244. op->addr.val = 0xFFFFFFFFF;
  245. op->dummy.nbytes = 0;
  246. }
  247. }
  248. static int rockchip_sfc_xfer_setup(struct rockchip_sfc *sfc,
  249. struct spi_mem *mem,
  250. const struct spi_mem_op *op,
  251. u32 len)
  252. {
  253. u32 ctrl = 0, cmd = 0;
  254. /* set CMD */
  255. cmd = op->cmd.opcode;
  256. ctrl |= ((op->cmd.buswidth >> 1) << SFC_CTRL_CMD_BITS_SHIFT);
  257. /* set ADDR */
  258. if (op->addr.nbytes) {
  259. if (op->addr.nbytes == 4) {
  260. cmd |= SFC_CMD_ADDR_32BITS << SFC_CMD_ADDR_SHIFT;
  261. } else if (op->addr.nbytes == 3) {
  262. cmd |= SFC_CMD_ADDR_24BITS << SFC_CMD_ADDR_SHIFT;
  263. } else {
  264. cmd |= SFC_CMD_ADDR_XBITS << SFC_CMD_ADDR_SHIFT;
  265. writel(op->addr.nbytes * 8 - 1, sfc->regbase + SFC_ABIT);
  266. }
  267. ctrl |= ((op->addr.buswidth >> 1) << SFC_CTRL_ADDR_BITS_SHIFT);
  268. }
  269. /* set DUMMY */
  270. if (op->dummy.nbytes) {
  271. if (op->dummy.buswidth == 4)
  272. cmd |= op->dummy.nbytes * 2 << SFC_CMD_DUMMY_SHIFT;
  273. else if (op->dummy.buswidth == 2)
  274. cmd |= op->dummy.nbytes * 4 << SFC_CMD_DUMMY_SHIFT;
  275. else
  276. cmd |= op->dummy.nbytes * 8 << SFC_CMD_DUMMY_SHIFT;
  277. }
  278. /* set DATA */
  279. if (sfc->version >= SFC_VER_4) /* Clear it if no data to transfer */
  280. writel(len, sfc->regbase + SFC_LEN_EXT);
  281. else
  282. cmd |= len << SFC_CMD_TRAN_BYTES_SHIFT;
  283. if (len) {
  284. if (op->data.dir == SPI_MEM_DATA_OUT)
  285. cmd |= SFC_CMD_DIR_WR << SFC_CMD_DIR_SHIFT;
  286. ctrl |= ((op->data.buswidth >> 1) << SFC_CTRL_DATA_BITS_SHIFT);
  287. }
  288. if (!len && op->addr.nbytes)
  289. cmd |= SFC_CMD_DIR_WR << SFC_CMD_DIR_SHIFT;
  290. /* set the Controller */
  291. ctrl |= SFC_CTRL_PHASE_SEL_NEGETIVE;
  292. cmd |= mem->spi->chip_select << SFC_CMD_CS_SHIFT;
  293. dev_dbg(sfc->dev, "sfc addr.nbytes=%x(x%d) dummy.nbytes=%x(x%d)\n",
  294. op->addr.nbytes, op->addr.buswidth,
  295. op->dummy.nbytes, op->dummy.buswidth);
  296. dev_dbg(sfc->dev, "sfc ctrl=%x cmd=%x addr=%llx len=%x\n",
  297. ctrl, cmd, op->addr.val, len);
  298. writel(ctrl, sfc->regbase + SFC_CTRL);
  299. writel(cmd, sfc->regbase + SFC_CMD);
  300. if (op->addr.nbytes)
  301. writel(op->addr.val, sfc->regbase + SFC_ADDR);
  302. return 0;
  303. }
  304. static int rockchip_sfc_write_fifo(struct rockchip_sfc *sfc, const u8 *buf, int len)
  305. {
  306. u8 bytes = len & 0x3;
  307. u32 dwords;
  308. int tx_level;
  309. u32 write_words;
  310. u32 tmp = 0;
  311. dwords = len >> 2;
  312. while (dwords) {
  313. tx_level = rockchip_sfc_wait_txfifo_ready(sfc, 1000);
  314. if (tx_level < 0)
  315. return tx_level;
  316. write_words = min_t(u32, tx_level, dwords);
  317. iowrite32_rep(sfc->regbase + SFC_DATA, buf, write_words);
  318. buf += write_words << 2;
  319. dwords -= write_words;
  320. }
  321. /* write the rest non word aligned bytes */
  322. if (bytes) {
  323. tx_level = rockchip_sfc_wait_txfifo_ready(sfc, 1000);
  324. if (tx_level < 0)
  325. return tx_level;
  326. memcpy(&tmp, buf, bytes);
  327. writel(tmp, sfc->regbase + SFC_DATA);
  328. }
  329. return len;
  330. }
  331. static int rockchip_sfc_read_fifo(struct rockchip_sfc *sfc, u8 *buf, int len)
  332. {
  333. u8 bytes = len & 0x3;
  334. u32 dwords;
  335. u8 read_words;
  336. int rx_level;
  337. int tmp;
  338. /* word aligned access only */
  339. dwords = len >> 2;
  340. while (dwords) {
  341. rx_level = rockchip_sfc_wait_rxfifo_ready(sfc, 1000);
  342. if (rx_level < 0)
  343. return rx_level;
  344. read_words = min_t(u32, rx_level, dwords);
  345. ioread32_rep(sfc->regbase + SFC_DATA, buf, read_words);
  346. buf += read_words << 2;
  347. dwords -= read_words;
  348. }
  349. /* read the rest non word aligned bytes */
  350. if (bytes) {
  351. rx_level = rockchip_sfc_wait_rxfifo_ready(sfc, 1000);
  352. if (rx_level < 0)
  353. return rx_level;
  354. tmp = readl(sfc->regbase + SFC_DATA);
  355. memcpy(buf, &tmp, bytes);
  356. }
  357. return len;
  358. }
  359. static int rockchip_sfc_fifo_transfer_dma(struct rockchip_sfc *sfc, dma_addr_t dma_buf, size_t len)
  360. {
  361. writel(0xFFFFFFFF, sfc->regbase + SFC_ICLR);
  362. writel((u32)dma_buf, sfc->regbase + SFC_DMA_ADDR);
  363. writel(SFC_DMA_TRIGGER_START, sfc->regbase + SFC_DMA_TRIGGER);
  364. return len;
  365. }
  366. static int rockchip_sfc_xfer_data_poll(struct rockchip_sfc *sfc,
  367. const struct spi_mem_op *op, u32 len)
  368. {
  369. dev_dbg(sfc->dev, "sfc xfer_poll len=%x\n", len);
  370. if (op->data.dir == SPI_MEM_DATA_OUT)
  371. return rockchip_sfc_write_fifo(sfc, op->data.buf.out, len);
  372. else
  373. return rockchip_sfc_read_fifo(sfc, op->data.buf.in, len);
  374. }
  375. static int rockchip_sfc_xfer_data_dma(struct rockchip_sfc *sfc,
  376. const struct spi_mem_op *op, u32 len)
  377. {
  378. int ret;
  379. dev_dbg(sfc->dev, "sfc xfer_dma len=%x\n", len);
  380. if (op->data.dir == SPI_MEM_DATA_OUT)
  381. memcpy(sfc->buffer, op->data.buf.out, len);
  382. ret = rockchip_sfc_fifo_transfer_dma(sfc, sfc->dma_buffer, len);
  383. if (!wait_for_completion_timeout(&sfc->cp, msecs_to_jiffies(2000))) {
  384. dev_err(sfc->dev, "DMA wait for transfer finish timeout\n");
  385. ret = -ETIMEDOUT;
  386. }
  387. rockchip_sfc_irq_mask(sfc, SFC_IMR_DMA);
  388. if (op->data.dir == SPI_MEM_DATA_IN)
  389. memcpy(op->data.buf.in, sfc->buffer, len);
  390. return ret;
  391. }
  392. static int rockchip_sfc_xfer_done(struct rockchip_sfc *sfc, u32 timeout_us)
  393. {
  394. int ret = 0;
  395. u32 status;
  396. ret = readl_poll_timeout(sfc->regbase + SFC_SR, status,
  397. !(status & SFC_SR_IS_BUSY),
  398. 20, timeout_us);
  399. if (ret) {
  400. dev_err(sfc->dev, "wait sfc idle timeout\n");
  401. rockchip_sfc_reset(sfc);
  402. ret = -EIO;
  403. }
  404. return ret;
  405. }
  406. static int rockchip_sfc_exec_mem_op(struct spi_mem *mem, const struct spi_mem_op *op)
  407. {
  408. struct rockchip_sfc *sfc = spi_master_get_devdata(mem->spi->master);
  409. u32 len = op->data.nbytes;
  410. int ret;
  411. if (unlikely(mem->spi->max_speed_hz != sfc->frequency)) {
  412. ret = clk_set_rate(sfc->clk, mem->spi->max_speed_hz);
  413. if (ret)
  414. return ret;
  415. sfc->frequency = mem->spi->max_speed_hz;
  416. dev_dbg(sfc->dev, "set_freq=%dHz real_freq=%ldHz\n",
  417. sfc->frequency, clk_get_rate(sfc->clk));
  418. }
  419. rockchip_sfc_adjust_op_work((struct spi_mem_op *)op);
  420. rockchip_sfc_xfer_setup(sfc, mem, op, len);
  421. if (len) {
  422. if (likely(sfc->use_dma) && len >= SFC_DMA_TRANS_THRETHOLD) {
  423. init_completion(&sfc->cp);
  424. rockchip_sfc_irq_unmask(sfc, SFC_IMR_DMA);
  425. ret = rockchip_sfc_xfer_data_dma(sfc, op, len);
  426. } else {
  427. ret = rockchip_sfc_xfer_data_poll(sfc, op, len);
  428. }
  429. if (ret != len) {
  430. dev_err(sfc->dev, "xfer data failed ret %d dir %d\n", ret, op->data.dir);
  431. return -EIO;
  432. }
  433. }
  434. return rockchip_sfc_xfer_done(sfc, 100000);
  435. }
  436. static int rockchip_sfc_adjust_op_size(struct spi_mem *mem, struct spi_mem_op *op)
  437. {
  438. struct rockchip_sfc *sfc = spi_master_get_devdata(mem->spi->master);
  439. op->data.nbytes = min(op->data.nbytes, sfc->max_iosize);
  440. return 0;
  441. }
  442. static const struct spi_controller_mem_ops rockchip_sfc_mem_ops = {
  443. .exec_op = rockchip_sfc_exec_mem_op,
  444. .adjust_op_size = rockchip_sfc_adjust_op_size,
  445. };
  446. static irqreturn_t rockchip_sfc_irq_handler(int irq, void *dev_id)
  447. {
  448. struct rockchip_sfc *sfc = dev_id;
  449. u32 reg;
  450. reg = readl(sfc->regbase + SFC_RISR);
  451. /* Clear interrupt */
  452. writel_relaxed(reg, sfc->regbase + SFC_ICLR);
  453. if (reg & SFC_RISR_DMA) {
  454. complete(&sfc->cp);
  455. return IRQ_HANDLED;
  456. }
  457. return IRQ_NONE;
  458. }
  459. static int rockchip_sfc_probe(struct platform_device *pdev)
  460. {
  461. struct device *dev = &pdev->dev;
  462. struct spi_master *master;
  463. struct resource *res;
  464. struct rockchip_sfc *sfc;
  465. int ret;
  466. master = devm_spi_alloc_master(&pdev->dev, sizeof(*sfc));
  467. if (!master)
  468. return -ENOMEM;
  469. master->flags = SPI_MASTER_HALF_DUPLEX;
  470. master->mem_ops = &rockchip_sfc_mem_ops;
  471. master->dev.of_node = pdev->dev.of_node;
  472. master->mode_bits = SPI_TX_QUAD | SPI_TX_DUAL | SPI_RX_QUAD | SPI_RX_DUAL;
  473. master->max_speed_hz = SFC_MAX_SPEED;
  474. master->num_chipselect = SFC_MAX_CHIPSELECT_NUM;
  475. sfc = spi_master_get_devdata(master);
  476. sfc->dev = dev;
  477. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  478. sfc->regbase = devm_ioremap_resource(dev, res);
  479. if (IS_ERR(sfc->regbase))
  480. return PTR_ERR(sfc->regbase);
  481. sfc->clk = devm_clk_get(&pdev->dev, "clk_sfc");
  482. if (IS_ERR(sfc->clk)) {
  483. dev_err(&pdev->dev, "Failed to get sfc interface clk\n");
  484. return PTR_ERR(sfc->clk);
  485. }
  486. sfc->hclk = devm_clk_get(&pdev->dev, "hclk_sfc");
  487. if (IS_ERR(sfc->hclk)) {
  488. dev_err(&pdev->dev, "Failed to get sfc ahb clk\n");
  489. return PTR_ERR(sfc->hclk);
  490. }
  491. sfc->use_dma = !of_property_read_bool(sfc->dev->of_node,
  492. "rockchip,sfc-no-dma");
  493. if (sfc->use_dma) {
  494. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
  495. if (ret) {
  496. dev_warn(dev, "Unable to set dma mask\n");
  497. return ret;
  498. }
  499. sfc->buffer = dmam_alloc_coherent(dev, SFC_MAX_IOSIZE_VER3,
  500. &sfc->dma_buffer,
  501. GFP_KERNEL);
  502. if (!sfc->buffer)
  503. return -ENOMEM;
  504. }
  505. ret = clk_prepare_enable(sfc->hclk);
  506. if (ret) {
  507. dev_err(&pdev->dev, "Failed to enable ahb clk\n");
  508. goto err_hclk;
  509. }
  510. ret = clk_prepare_enable(sfc->clk);
  511. if (ret) {
  512. dev_err(&pdev->dev, "Failed to enable interface clk\n");
  513. goto err_clk;
  514. }
  515. /* Find the irq */
  516. ret = platform_get_irq(pdev, 0);
  517. if (ret < 0)
  518. goto err_irq;
  519. ret = devm_request_irq(dev, ret, rockchip_sfc_irq_handler,
  520. 0, pdev->name, sfc);
  521. if (ret) {
  522. dev_err(dev, "Failed to request irq\n");
  523. goto err_irq;
  524. }
  525. ret = rockchip_sfc_init(sfc);
  526. if (ret)
  527. goto err_irq;
  528. sfc->max_iosize = rockchip_sfc_get_max_iosize(sfc);
  529. sfc->version = rockchip_sfc_get_version(sfc);
  530. ret = spi_register_master(master);
  531. if (ret)
  532. goto err_irq;
  533. return 0;
  534. err_irq:
  535. clk_disable_unprepare(sfc->clk);
  536. err_clk:
  537. clk_disable_unprepare(sfc->hclk);
  538. err_hclk:
  539. return ret;
  540. }
  541. static int rockchip_sfc_remove(struct platform_device *pdev)
  542. {
  543. struct spi_master *master = platform_get_drvdata(pdev);
  544. struct rockchip_sfc *sfc = platform_get_drvdata(pdev);
  545. spi_unregister_master(master);
  546. clk_disable_unprepare(sfc->clk);
  547. clk_disable_unprepare(sfc->hclk);
  548. return 0;
  549. }
  550. static const struct of_device_id rockchip_sfc_dt_ids[] = {
  551. { .compatible = "rockchip,sfc"},
  552. { /* sentinel */ }
  553. };
  554. MODULE_DEVICE_TABLE(of, rockchip_sfc_dt_ids);
  555. static struct platform_driver rockchip_sfc_driver = {
  556. .driver = {
  557. .name = "rockchip-sfc",
  558. .of_match_table = rockchip_sfc_dt_ids,
  559. },
  560. .probe = rockchip_sfc_probe,
  561. .remove = rockchip_sfc_remove,
  562. };
  563. module_platform_driver(rockchip_sfc_driver);
  564. MODULE_LICENSE("GPL v2");
  565. MODULE_DESCRIPTION("Rockchip Serial Flash Controller Driver");
  566. MODULE_AUTHOR("Shawn Lin <[email protected]>");
  567. MODULE_AUTHOR("Chris Morgan <[email protected]>");
  568. MODULE_AUTHOR("Jon Lin <[email protected]>");