spi-cadence-xspi.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641
  1. // SPDX-License-Identifier: GPL-2.0+
  2. // Cadence XSPI flash controller driver
  3. // Copyright (C) 2020-21 Cadence
  4. #include <linux/completion.h>
  5. #include <linux/delay.h>
  6. #include <linux/err.h>
  7. #include <linux/errno.h>
  8. #include <linux/interrupt.h>
  9. #include <linux/io.h>
  10. #include <linux/iopoll.h>
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/of_device.h>
  14. #include <linux/of.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/pm_runtime.h>
  17. #include <linux/spi/spi.h>
  18. #include <linux/spi/spi-mem.h>
  19. #include <linux/bitfield.h>
  20. #include <linux/limits.h>
  21. #include <linux/log2.h>
  22. #define CDNS_XSPI_MAGIC_NUM_VALUE 0x6522
  23. #define CDNS_XSPI_MAX_BANKS 8
  24. #define CDNS_XSPI_NAME "cadence-xspi"
  25. /*
  26. * Note: below are additional auxiliary registers to
  27. * configure XSPI controller pin-strap settings
  28. */
  29. /* PHY DQ timing register */
  30. #define CDNS_XSPI_CCP_PHY_DQ_TIMING 0x0000
  31. /* PHY DQS timing register */
  32. #define CDNS_XSPI_CCP_PHY_DQS_TIMING 0x0004
  33. /* PHY gate loopback control register */
  34. #define CDNS_XSPI_CCP_PHY_GATE_LPBCK_CTRL 0x0008
  35. /* PHY DLL slave control register */
  36. #define CDNS_XSPI_CCP_PHY_DLL_SLAVE_CTRL 0x0010
  37. /* DLL PHY control register */
  38. #define CDNS_XSPI_DLL_PHY_CTRL 0x1034
  39. /* Command registers */
  40. #define CDNS_XSPI_CMD_REG_0 0x0000
  41. #define CDNS_XSPI_CMD_REG_1 0x0004
  42. #define CDNS_XSPI_CMD_REG_2 0x0008
  43. #define CDNS_XSPI_CMD_REG_3 0x000C
  44. #define CDNS_XSPI_CMD_REG_4 0x0010
  45. #define CDNS_XSPI_CMD_REG_5 0x0014
  46. /* Command status registers */
  47. #define CDNS_XSPI_CMD_STATUS_REG 0x0044
  48. /* Controller status register */
  49. #define CDNS_XSPI_CTRL_STATUS_REG 0x0100
  50. #define CDNS_XSPI_INIT_COMPLETED BIT(16)
  51. #define CDNS_XSPI_INIT_LEGACY BIT(9)
  52. #define CDNS_XSPI_INIT_FAIL BIT(8)
  53. #define CDNS_XSPI_CTRL_BUSY BIT(7)
  54. /* Controller interrupt status register */
  55. #define CDNS_XSPI_INTR_STATUS_REG 0x0110
  56. #define CDNS_XSPI_STIG_DONE BIT(23)
  57. #define CDNS_XSPI_SDMA_ERROR BIT(22)
  58. #define CDNS_XSPI_SDMA_TRIGGER BIT(21)
  59. #define CDNS_XSPI_CMD_IGNRD_EN BIT(20)
  60. #define CDNS_XSPI_DDMA_TERR_EN BIT(18)
  61. #define CDNS_XSPI_CDMA_TREE_EN BIT(17)
  62. #define CDNS_XSPI_CTRL_IDLE_EN BIT(16)
  63. #define CDNS_XSPI_TRD_COMP_INTR_STATUS 0x0120
  64. #define CDNS_XSPI_TRD_ERR_INTR_STATUS 0x0130
  65. #define CDNS_XSPI_TRD_ERR_INTR_EN 0x0134
  66. /* Controller interrupt enable register */
  67. #define CDNS_XSPI_INTR_ENABLE_REG 0x0114
  68. #define CDNS_XSPI_INTR_EN BIT(31)
  69. #define CDNS_XSPI_STIG_DONE_EN BIT(23)
  70. #define CDNS_XSPI_SDMA_ERROR_EN BIT(22)
  71. #define CDNS_XSPI_SDMA_TRIGGER_EN BIT(21)
  72. #define CDNS_XSPI_INTR_MASK (CDNS_XSPI_INTR_EN | \
  73. CDNS_XSPI_STIG_DONE_EN | \
  74. CDNS_XSPI_SDMA_ERROR_EN | \
  75. CDNS_XSPI_SDMA_TRIGGER_EN)
  76. /* Controller config register */
  77. #define CDNS_XSPI_CTRL_CONFIG_REG 0x0230
  78. #define CDNS_XSPI_CTRL_WORK_MODE GENMASK(6, 5)
  79. #define CDNS_XSPI_WORK_MODE_DIRECT 0
  80. #define CDNS_XSPI_WORK_MODE_STIG 1
  81. #define CDNS_XSPI_WORK_MODE_ACMD 3
  82. /* SDMA trigger transaction registers */
  83. #define CDNS_XSPI_SDMA_SIZE_REG 0x0240
  84. #define CDNS_XSPI_SDMA_TRD_INFO_REG 0x0244
  85. #define CDNS_XSPI_SDMA_DIR BIT(8)
  86. /* Controller features register */
  87. #define CDNS_XSPI_CTRL_FEATURES_REG 0x0F04
  88. #define CDNS_XSPI_NUM_BANKS GENMASK(25, 24)
  89. #define CDNS_XSPI_DMA_DATA_WIDTH BIT(21)
  90. #define CDNS_XSPI_NUM_THREADS GENMASK(3, 0)
  91. /* Controller version register */
  92. #define CDNS_XSPI_CTRL_VERSION_REG 0x0F00
  93. #define CDNS_XSPI_MAGIC_NUM GENMASK(31, 16)
  94. #define CDNS_XSPI_CTRL_REV GENMASK(7, 0)
  95. /* STIG Profile 1.0 instruction fields (split into registers) */
  96. #define CDNS_XSPI_CMD_INSTR_TYPE GENMASK(6, 0)
  97. #define CDNS_XSPI_CMD_P1_R1_ADDR0 GENMASK(31, 24)
  98. #define CDNS_XSPI_CMD_P1_R2_ADDR1 GENMASK(7, 0)
  99. #define CDNS_XSPI_CMD_P1_R2_ADDR2 GENMASK(15, 8)
  100. #define CDNS_XSPI_CMD_P1_R2_ADDR3 GENMASK(23, 16)
  101. #define CDNS_XSPI_CMD_P1_R2_ADDR4 GENMASK(31, 24)
  102. #define CDNS_XSPI_CMD_P1_R3_ADDR5 GENMASK(7, 0)
  103. #define CDNS_XSPI_CMD_P1_R3_CMD GENMASK(23, 16)
  104. #define CDNS_XSPI_CMD_P1_R3_NUM_ADDR_BYTES GENMASK(30, 28)
  105. #define CDNS_XSPI_CMD_P1_R4_ADDR_IOS GENMASK(1, 0)
  106. #define CDNS_XSPI_CMD_P1_R4_CMD_IOS GENMASK(9, 8)
  107. #define CDNS_XSPI_CMD_P1_R4_BANK GENMASK(14, 12)
  108. /* STIG data sequence instruction fields (split into registers) */
  109. #define CDNS_XSPI_CMD_DSEQ_R2_DCNT_L GENMASK(31, 16)
  110. #define CDNS_XSPI_CMD_DSEQ_R3_DCNT_H GENMASK(15, 0)
  111. #define CDNS_XSPI_CMD_DSEQ_R3_NUM_OF_DUMMY GENMASK(25, 20)
  112. #define CDNS_XSPI_CMD_DSEQ_R4_BANK GENMASK(14, 12)
  113. #define CDNS_XSPI_CMD_DSEQ_R4_DATA_IOS GENMASK(9, 8)
  114. #define CDNS_XSPI_CMD_DSEQ_R4_DIR BIT(4)
  115. /* STIG command status fields */
  116. #define CDNS_XSPI_CMD_STATUS_COMPLETED BIT(15)
  117. #define CDNS_XSPI_CMD_STATUS_FAILED BIT(14)
  118. #define CDNS_XSPI_CMD_STATUS_DQS_ERROR BIT(3)
  119. #define CDNS_XSPI_CMD_STATUS_CRC_ERROR BIT(2)
  120. #define CDNS_XSPI_CMD_STATUS_BUS_ERROR BIT(1)
  121. #define CDNS_XSPI_CMD_STATUS_INV_SEQ_ERROR BIT(0)
  122. #define CDNS_XSPI_STIG_DONE_FLAG BIT(0)
  123. #define CDNS_XSPI_TRD_STATUS 0x0104
  124. /* Helper macros for filling command registers */
  125. #define CDNS_XSPI_CMD_FLD_P1_INSTR_CMD_1(op, data_phase) ( \
  126. FIELD_PREP(CDNS_XSPI_CMD_INSTR_TYPE, (data_phase) ? \
  127. CDNS_XSPI_STIG_INSTR_TYPE_1 : CDNS_XSPI_STIG_INSTR_TYPE_0) | \
  128. FIELD_PREP(CDNS_XSPI_CMD_P1_R1_ADDR0, (op)->addr.val & 0xff))
  129. #define CDNS_XSPI_CMD_FLD_P1_INSTR_CMD_2(op) ( \
  130. FIELD_PREP(CDNS_XSPI_CMD_P1_R2_ADDR1, ((op)->addr.val >> 8) & 0xFF) | \
  131. FIELD_PREP(CDNS_XSPI_CMD_P1_R2_ADDR2, ((op)->addr.val >> 16) & 0xFF) | \
  132. FIELD_PREP(CDNS_XSPI_CMD_P1_R2_ADDR3, ((op)->addr.val >> 24) & 0xFF) | \
  133. FIELD_PREP(CDNS_XSPI_CMD_P1_R2_ADDR4, ((op)->addr.val >> 32) & 0xFF))
  134. #define CDNS_XSPI_CMD_FLD_P1_INSTR_CMD_3(op) ( \
  135. FIELD_PREP(CDNS_XSPI_CMD_P1_R3_ADDR5, ((op)->addr.val >> 40) & 0xFF) | \
  136. FIELD_PREP(CDNS_XSPI_CMD_P1_R3_CMD, (op)->cmd.opcode) | \
  137. FIELD_PREP(CDNS_XSPI_CMD_P1_R3_NUM_ADDR_BYTES, (op)->addr.nbytes))
  138. #define CDNS_XSPI_CMD_FLD_P1_INSTR_CMD_4(op, chipsel) ( \
  139. FIELD_PREP(CDNS_XSPI_CMD_P1_R4_ADDR_IOS, ilog2((op)->addr.buswidth)) | \
  140. FIELD_PREP(CDNS_XSPI_CMD_P1_R4_CMD_IOS, ilog2((op)->cmd.buswidth)) | \
  141. FIELD_PREP(CDNS_XSPI_CMD_P1_R4_BANK, chipsel))
  142. #define CDNS_XSPI_CMD_FLD_DSEQ_CMD_1(op) \
  143. FIELD_PREP(CDNS_XSPI_CMD_INSTR_TYPE, CDNS_XSPI_STIG_INSTR_TYPE_DATA_SEQ)
  144. #define CDNS_XSPI_CMD_FLD_DSEQ_CMD_2(op) \
  145. FIELD_PREP(CDNS_XSPI_CMD_DSEQ_R2_DCNT_L, (op)->data.nbytes & 0xFFFF)
  146. #define CDNS_XSPI_CMD_FLD_DSEQ_CMD_3(op) ( \
  147. FIELD_PREP(CDNS_XSPI_CMD_DSEQ_R3_DCNT_H, \
  148. ((op)->data.nbytes >> 16) & 0xffff) | \
  149. FIELD_PREP(CDNS_XSPI_CMD_DSEQ_R3_NUM_OF_DUMMY, \
  150. (op)->dummy.buswidth != 0 ? \
  151. (((op)->dummy.nbytes * 8) / (op)->dummy.buswidth) : \
  152. 0))
  153. #define CDNS_XSPI_CMD_FLD_DSEQ_CMD_4(op, chipsel) ( \
  154. FIELD_PREP(CDNS_XSPI_CMD_DSEQ_R4_BANK, chipsel) | \
  155. FIELD_PREP(CDNS_XSPI_CMD_DSEQ_R4_DATA_IOS, \
  156. ilog2((op)->data.buswidth)) | \
  157. FIELD_PREP(CDNS_XSPI_CMD_DSEQ_R4_DIR, \
  158. ((op)->data.dir == SPI_MEM_DATA_IN) ? \
  159. CDNS_XSPI_STIG_CMD_DIR_READ : CDNS_XSPI_STIG_CMD_DIR_WRITE))
  160. enum cdns_xspi_stig_instr_type {
  161. CDNS_XSPI_STIG_INSTR_TYPE_0,
  162. CDNS_XSPI_STIG_INSTR_TYPE_1,
  163. CDNS_XSPI_STIG_INSTR_TYPE_DATA_SEQ = 127,
  164. };
  165. enum cdns_xspi_sdma_dir {
  166. CDNS_XSPI_SDMA_DIR_READ,
  167. CDNS_XSPI_SDMA_DIR_WRITE,
  168. };
  169. enum cdns_xspi_stig_cmd_dir {
  170. CDNS_XSPI_STIG_CMD_DIR_READ,
  171. CDNS_XSPI_STIG_CMD_DIR_WRITE,
  172. };
  173. struct cdns_xspi_dev {
  174. struct platform_device *pdev;
  175. struct device *dev;
  176. void __iomem *iobase;
  177. void __iomem *auxbase;
  178. void __iomem *sdmabase;
  179. int irq;
  180. int cur_cs;
  181. unsigned int sdmasize;
  182. struct completion cmd_complete;
  183. struct completion auto_cmd_complete;
  184. struct completion sdma_complete;
  185. bool sdma_error;
  186. void *in_buffer;
  187. const void *out_buffer;
  188. u8 hw_num_banks;
  189. };
  190. static int cdns_xspi_wait_for_controller_idle(struct cdns_xspi_dev *cdns_xspi)
  191. {
  192. u32 ctrl_stat;
  193. return readl_relaxed_poll_timeout(cdns_xspi->iobase +
  194. CDNS_XSPI_CTRL_STATUS_REG,
  195. ctrl_stat,
  196. ((ctrl_stat &
  197. CDNS_XSPI_CTRL_BUSY) == 0),
  198. 100, 1000);
  199. }
  200. static void cdns_xspi_trigger_command(struct cdns_xspi_dev *cdns_xspi,
  201. u32 cmd_regs[6])
  202. {
  203. writel(cmd_regs[5], cdns_xspi->iobase + CDNS_XSPI_CMD_REG_5);
  204. writel(cmd_regs[4], cdns_xspi->iobase + CDNS_XSPI_CMD_REG_4);
  205. writel(cmd_regs[3], cdns_xspi->iobase + CDNS_XSPI_CMD_REG_3);
  206. writel(cmd_regs[2], cdns_xspi->iobase + CDNS_XSPI_CMD_REG_2);
  207. writel(cmd_regs[1], cdns_xspi->iobase + CDNS_XSPI_CMD_REG_1);
  208. writel(cmd_regs[0], cdns_xspi->iobase + CDNS_XSPI_CMD_REG_0);
  209. }
  210. static int cdns_xspi_check_command_status(struct cdns_xspi_dev *cdns_xspi)
  211. {
  212. int ret = 0;
  213. u32 cmd_status = readl(cdns_xspi->iobase + CDNS_XSPI_CMD_STATUS_REG);
  214. if (cmd_status & CDNS_XSPI_CMD_STATUS_COMPLETED) {
  215. if ((cmd_status & CDNS_XSPI_CMD_STATUS_FAILED) != 0) {
  216. if (cmd_status & CDNS_XSPI_CMD_STATUS_DQS_ERROR) {
  217. dev_err(cdns_xspi->dev,
  218. "Incorrect DQS pulses detected\n");
  219. ret = -EPROTO;
  220. }
  221. if (cmd_status & CDNS_XSPI_CMD_STATUS_CRC_ERROR) {
  222. dev_err(cdns_xspi->dev,
  223. "CRC error received\n");
  224. ret = -EPROTO;
  225. }
  226. if (cmd_status & CDNS_XSPI_CMD_STATUS_BUS_ERROR) {
  227. dev_err(cdns_xspi->dev,
  228. "Error resp on system DMA interface\n");
  229. ret = -EPROTO;
  230. }
  231. if (cmd_status & CDNS_XSPI_CMD_STATUS_INV_SEQ_ERROR) {
  232. dev_err(cdns_xspi->dev,
  233. "Invalid command sequence detected\n");
  234. ret = -EPROTO;
  235. }
  236. }
  237. } else {
  238. dev_err(cdns_xspi->dev, "Fatal err - command not completed\n");
  239. ret = -EPROTO;
  240. }
  241. return ret;
  242. }
  243. static void cdns_xspi_set_interrupts(struct cdns_xspi_dev *cdns_xspi,
  244. bool enabled)
  245. {
  246. u32 intr_enable;
  247. intr_enable = readl(cdns_xspi->iobase + CDNS_XSPI_INTR_ENABLE_REG);
  248. if (enabled)
  249. intr_enable |= CDNS_XSPI_INTR_MASK;
  250. else
  251. intr_enable &= ~CDNS_XSPI_INTR_MASK;
  252. writel(intr_enable, cdns_xspi->iobase + CDNS_XSPI_INTR_ENABLE_REG);
  253. }
  254. static int cdns_xspi_controller_init(struct cdns_xspi_dev *cdns_xspi)
  255. {
  256. u32 ctrl_ver;
  257. u32 ctrl_features;
  258. u16 hw_magic_num;
  259. ctrl_ver = readl(cdns_xspi->iobase + CDNS_XSPI_CTRL_VERSION_REG);
  260. hw_magic_num = FIELD_GET(CDNS_XSPI_MAGIC_NUM, ctrl_ver);
  261. if (hw_magic_num != CDNS_XSPI_MAGIC_NUM_VALUE) {
  262. dev_err(cdns_xspi->dev,
  263. "Incorrect XSPI magic number: %x, expected: %x\n",
  264. hw_magic_num, CDNS_XSPI_MAGIC_NUM_VALUE);
  265. return -EIO;
  266. }
  267. ctrl_features = readl(cdns_xspi->iobase + CDNS_XSPI_CTRL_FEATURES_REG);
  268. cdns_xspi->hw_num_banks = FIELD_GET(CDNS_XSPI_NUM_BANKS, ctrl_features);
  269. cdns_xspi_set_interrupts(cdns_xspi, false);
  270. return 0;
  271. }
  272. static void cdns_xspi_sdma_handle(struct cdns_xspi_dev *cdns_xspi)
  273. {
  274. u32 sdma_size, sdma_trd_info;
  275. u8 sdma_dir;
  276. sdma_size = readl(cdns_xspi->iobase + CDNS_XSPI_SDMA_SIZE_REG);
  277. sdma_trd_info = readl(cdns_xspi->iobase + CDNS_XSPI_SDMA_TRD_INFO_REG);
  278. sdma_dir = FIELD_GET(CDNS_XSPI_SDMA_DIR, sdma_trd_info);
  279. switch (sdma_dir) {
  280. case CDNS_XSPI_SDMA_DIR_READ:
  281. ioread8_rep(cdns_xspi->sdmabase,
  282. cdns_xspi->in_buffer, sdma_size);
  283. break;
  284. case CDNS_XSPI_SDMA_DIR_WRITE:
  285. iowrite8_rep(cdns_xspi->sdmabase,
  286. cdns_xspi->out_buffer, sdma_size);
  287. break;
  288. }
  289. }
  290. static int cdns_xspi_send_stig_command(struct cdns_xspi_dev *cdns_xspi,
  291. const struct spi_mem_op *op,
  292. bool data_phase)
  293. {
  294. u32 cmd_regs[6];
  295. u32 cmd_status;
  296. int ret;
  297. ret = cdns_xspi_wait_for_controller_idle(cdns_xspi);
  298. if (ret < 0)
  299. return -EIO;
  300. writel(FIELD_PREP(CDNS_XSPI_CTRL_WORK_MODE, CDNS_XSPI_WORK_MODE_STIG),
  301. cdns_xspi->iobase + CDNS_XSPI_CTRL_CONFIG_REG);
  302. cdns_xspi_set_interrupts(cdns_xspi, true);
  303. cdns_xspi->sdma_error = false;
  304. memset(cmd_regs, 0, sizeof(cmd_regs));
  305. cmd_regs[1] = CDNS_XSPI_CMD_FLD_P1_INSTR_CMD_1(op, data_phase);
  306. cmd_regs[2] = CDNS_XSPI_CMD_FLD_P1_INSTR_CMD_2(op);
  307. cmd_regs[3] = CDNS_XSPI_CMD_FLD_P1_INSTR_CMD_3(op);
  308. cmd_regs[4] = CDNS_XSPI_CMD_FLD_P1_INSTR_CMD_4(op,
  309. cdns_xspi->cur_cs);
  310. cdns_xspi_trigger_command(cdns_xspi, cmd_regs);
  311. if (data_phase) {
  312. cmd_regs[0] = CDNS_XSPI_STIG_DONE_FLAG;
  313. cmd_regs[1] = CDNS_XSPI_CMD_FLD_DSEQ_CMD_1(op);
  314. cmd_regs[2] = CDNS_XSPI_CMD_FLD_DSEQ_CMD_2(op);
  315. cmd_regs[3] = CDNS_XSPI_CMD_FLD_DSEQ_CMD_3(op);
  316. cmd_regs[4] = CDNS_XSPI_CMD_FLD_DSEQ_CMD_4(op,
  317. cdns_xspi->cur_cs);
  318. cdns_xspi->in_buffer = op->data.buf.in;
  319. cdns_xspi->out_buffer = op->data.buf.out;
  320. cdns_xspi_trigger_command(cdns_xspi, cmd_regs);
  321. wait_for_completion(&cdns_xspi->sdma_complete);
  322. if (cdns_xspi->sdma_error) {
  323. cdns_xspi_set_interrupts(cdns_xspi, false);
  324. return -EIO;
  325. }
  326. cdns_xspi_sdma_handle(cdns_xspi);
  327. }
  328. wait_for_completion(&cdns_xspi->cmd_complete);
  329. cdns_xspi_set_interrupts(cdns_xspi, false);
  330. cmd_status = cdns_xspi_check_command_status(cdns_xspi);
  331. if (cmd_status)
  332. return -EPROTO;
  333. return 0;
  334. }
  335. static int cdns_xspi_mem_op(struct cdns_xspi_dev *cdns_xspi,
  336. struct spi_mem *mem,
  337. const struct spi_mem_op *op)
  338. {
  339. enum spi_mem_data_dir dir = op->data.dir;
  340. if (cdns_xspi->cur_cs != mem->spi->chip_select)
  341. cdns_xspi->cur_cs = mem->spi->chip_select;
  342. return cdns_xspi_send_stig_command(cdns_xspi, op,
  343. (dir != SPI_MEM_NO_DATA));
  344. }
  345. static int cdns_xspi_mem_op_execute(struct spi_mem *mem,
  346. const struct spi_mem_op *op)
  347. {
  348. struct cdns_xspi_dev *cdns_xspi =
  349. spi_master_get_devdata(mem->spi->master);
  350. int ret = 0;
  351. ret = cdns_xspi_mem_op(cdns_xspi, mem, op);
  352. return ret;
  353. }
  354. static int cdns_xspi_adjust_mem_op_size(struct spi_mem *mem, struct spi_mem_op *op)
  355. {
  356. struct cdns_xspi_dev *cdns_xspi =
  357. spi_master_get_devdata(mem->spi->master);
  358. op->data.nbytes = clamp_val(op->data.nbytes, 0, cdns_xspi->sdmasize);
  359. return 0;
  360. }
  361. static const struct spi_controller_mem_ops cadence_xspi_mem_ops = {
  362. .exec_op = cdns_xspi_mem_op_execute,
  363. .adjust_op_size = cdns_xspi_adjust_mem_op_size,
  364. };
  365. static irqreturn_t cdns_xspi_irq_handler(int this_irq, void *dev)
  366. {
  367. struct cdns_xspi_dev *cdns_xspi = dev;
  368. u32 irq_status;
  369. irqreturn_t result = IRQ_NONE;
  370. irq_status = readl(cdns_xspi->iobase + CDNS_XSPI_INTR_STATUS_REG);
  371. writel(irq_status, cdns_xspi->iobase + CDNS_XSPI_INTR_STATUS_REG);
  372. if (irq_status &
  373. (CDNS_XSPI_SDMA_ERROR | CDNS_XSPI_SDMA_TRIGGER |
  374. CDNS_XSPI_STIG_DONE)) {
  375. if (irq_status & CDNS_XSPI_SDMA_ERROR) {
  376. dev_err(cdns_xspi->dev,
  377. "Slave DMA transaction error\n");
  378. cdns_xspi->sdma_error = true;
  379. complete(&cdns_xspi->sdma_complete);
  380. }
  381. if (irq_status & CDNS_XSPI_SDMA_TRIGGER)
  382. complete(&cdns_xspi->sdma_complete);
  383. if (irq_status & CDNS_XSPI_STIG_DONE)
  384. complete(&cdns_xspi->cmd_complete);
  385. result = IRQ_HANDLED;
  386. }
  387. irq_status = readl(cdns_xspi->iobase + CDNS_XSPI_TRD_COMP_INTR_STATUS);
  388. if (irq_status) {
  389. writel(irq_status,
  390. cdns_xspi->iobase + CDNS_XSPI_TRD_COMP_INTR_STATUS);
  391. complete(&cdns_xspi->auto_cmd_complete);
  392. result = IRQ_HANDLED;
  393. }
  394. return result;
  395. }
  396. static int cdns_xspi_of_get_plat_data(struct platform_device *pdev)
  397. {
  398. struct device_node *node_prop = pdev->dev.of_node;
  399. struct device_node *node_child;
  400. unsigned int cs;
  401. for_each_child_of_node(node_prop, node_child) {
  402. if (!of_device_is_available(node_child))
  403. continue;
  404. if (of_property_read_u32(node_child, "reg", &cs)) {
  405. dev_err(&pdev->dev, "Couldn't get memory chip select\n");
  406. of_node_put(node_child);
  407. return -ENXIO;
  408. } else if (cs >= CDNS_XSPI_MAX_BANKS) {
  409. dev_err(&pdev->dev, "reg (cs) parameter value too large\n");
  410. of_node_put(node_child);
  411. return -ENXIO;
  412. }
  413. }
  414. return 0;
  415. }
  416. static void cdns_xspi_print_phy_config(struct cdns_xspi_dev *cdns_xspi)
  417. {
  418. struct device *dev = cdns_xspi->dev;
  419. dev_info(dev, "PHY configuration\n");
  420. dev_info(dev, " * xspi_dll_phy_ctrl: %08x\n",
  421. readl(cdns_xspi->iobase + CDNS_XSPI_DLL_PHY_CTRL));
  422. dev_info(dev, " * phy_dq_timing: %08x\n",
  423. readl(cdns_xspi->auxbase + CDNS_XSPI_CCP_PHY_DQ_TIMING));
  424. dev_info(dev, " * phy_dqs_timing: %08x\n",
  425. readl(cdns_xspi->auxbase + CDNS_XSPI_CCP_PHY_DQS_TIMING));
  426. dev_info(dev, " * phy_gate_loopback_ctrl: %08x\n",
  427. readl(cdns_xspi->auxbase + CDNS_XSPI_CCP_PHY_GATE_LPBCK_CTRL));
  428. dev_info(dev, " * phy_dll_slave_ctrl: %08x\n",
  429. readl(cdns_xspi->auxbase + CDNS_XSPI_CCP_PHY_DLL_SLAVE_CTRL));
  430. }
  431. static int cdns_xspi_probe(struct platform_device *pdev)
  432. {
  433. struct device *dev = &pdev->dev;
  434. struct spi_master *master = NULL;
  435. struct cdns_xspi_dev *cdns_xspi = NULL;
  436. struct resource *res;
  437. int ret;
  438. master = devm_spi_alloc_master(dev, sizeof(*cdns_xspi));
  439. if (!master)
  440. return -ENOMEM;
  441. master->mode_bits = SPI_3WIRE | SPI_TX_DUAL | SPI_TX_QUAD |
  442. SPI_RX_DUAL | SPI_RX_QUAD | SPI_TX_OCTAL | SPI_RX_OCTAL |
  443. SPI_MODE_0 | SPI_MODE_3;
  444. master->mem_ops = &cadence_xspi_mem_ops;
  445. master->dev.of_node = pdev->dev.of_node;
  446. master->bus_num = -1;
  447. platform_set_drvdata(pdev, master);
  448. cdns_xspi = spi_master_get_devdata(master);
  449. cdns_xspi->pdev = pdev;
  450. cdns_xspi->dev = &pdev->dev;
  451. cdns_xspi->cur_cs = 0;
  452. init_completion(&cdns_xspi->cmd_complete);
  453. init_completion(&cdns_xspi->auto_cmd_complete);
  454. init_completion(&cdns_xspi->sdma_complete);
  455. ret = cdns_xspi_of_get_plat_data(pdev);
  456. if (ret)
  457. return -ENODEV;
  458. cdns_xspi->iobase = devm_platform_ioremap_resource_byname(pdev, "io");
  459. if (IS_ERR(cdns_xspi->iobase)) {
  460. dev_err(dev, "Failed to remap controller base address\n");
  461. return PTR_ERR(cdns_xspi->iobase);
  462. }
  463. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "sdma");
  464. cdns_xspi->sdmabase = devm_ioremap_resource(dev, res);
  465. if (IS_ERR(cdns_xspi->sdmabase))
  466. return PTR_ERR(cdns_xspi->sdmabase);
  467. cdns_xspi->sdmasize = resource_size(res);
  468. cdns_xspi->auxbase = devm_platform_ioremap_resource_byname(pdev, "aux");
  469. if (IS_ERR(cdns_xspi->auxbase)) {
  470. dev_err(dev, "Failed to remap AUX address\n");
  471. return PTR_ERR(cdns_xspi->auxbase);
  472. }
  473. cdns_xspi->irq = platform_get_irq(pdev, 0);
  474. if (cdns_xspi->irq < 0)
  475. return -ENXIO;
  476. ret = devm_request_irq(dev, cdns_xspi->irq, cdns_xspi_irq_handler,
  477. IRQF_SHARED, pdev->name, cdns_xspi);
  478. if (ret) {
  479. dev_err(dev, "Failed to request IRQ: %d\n", cdns_xspi->irq);
  480. return ret;
  481. }
  482. cdns_xspi_print_phy_config(cdns_xspi);
  483. ret = cdns_xspi_controller_init(cdns_xspi);
  484. if (ret) {
  485. dev_err(dev, "Failed to initialize controller\n");
  486. return ret;
  487. }
  488. master->num_chipselect = 1 << cdns_xspi->hw_num_banks;
  489. ret = devm_spi_register_master(dev, master);
  490. if (ret) {
  491. dev_err(dev, "Failed to register SPI master\n");
  492. return ret;
  493. }
  494. dev_info(dev, "Successfully registered SPI master\n");
  495. return 0;
  496. }
  497. #ifdef CONFIG_OF
  498. static const struct of_device_id cdns_xspi_of_match[] = {
  499. {
  500. .compatible = "cdns,xspi-nor",
  501. },
  502. { /* end of table */}
  503. };
  504. MODULE_DEVICE_TABLE(of, cdns_xspi_of_match);
  505. #else
  506. #define cdns_xspi_of_match NULL
  507. #endif /* CONFIG_OF */
  508. static struct platform_driver cdns_xspi_platform_driver = {
  509. .probe = cdns_xspi_probe,
  510. .remove = NULL,
  511. .driver = {
  512. .name = CDNS_XSPI_NAME,
  513. .of_match_table = cdns_xspi_of_match,
  514. },
  515. };
  516. module_platform_driver(cdns_xspi_platform_driver);
  517. MODULE_DESCRIPTION("Cadence XSPI Controller Driver");
  518. MODULE_LICENSE("GPL v2");
  519. MODULE_ALIAS("platform:" CDNS_XSPI_NAME);
  520. MODULE_AUTHOR("Konrad Kociolek <[email protected]>");
  521. MODULE_AUTHOR("Jayshri Pawar <[email protected]>");
  522. MODULE_AUTHOR("Parshuram Thombare <[email protected]>");