mtk-pmic-wrap.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2014 MediaTek Inc.
  4. * Author: Flora Fu, MediaTek
  5. */
  6. #include <linux/clk.h>
  7. #include <linux/interrupt.h>
  8. #include <linux/io.h>
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/of_device.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/regmap.h>
  14. #include <linux/reset.h>
  15. #define PWRAP_POLL_DELAY_US 10
  16. #define PWRAP_POLL_TIMEOUT_US 10000
  17. #define PWRAP_MT8135_BRIDGE_IORD_ARB_EN 0x4
  18. #define PWRAP_MT8135_BRIDGE_WACS3_EN 0x10
  19. #define PWRAP_MT8135_BRIDGE_INIT_DONE3 0x14
  20. #define PWRAP_MT8135_BRIDGE_WACS4_EN 0x24
  21. #define PWRAP_MT8135_BRIDGE_INIT_DONE4 0x28
  22. #define PWRAP_MT8135_BRIDGE_INT_EN 0x38
  23. #define PWRAP_MT8135_BRIDGE_TIMER_EN 0x48
  24. #define PWRAP_MT8135_BRIDGE_WDT_UNIT 0x50
  25. #define PWRAP_MT8135_BRIDGE_WDT_SRC_EN 0x54
  26. /* macro for wrapper status */
  27. #define PWRAP_GET_WACS_RDATA(x) (((x) >> 0) & 0x0000ffff)
  28. #define PWRAP_GET_WACS_ARB_FSM(x) (((x) >> 1) & 0x00000007)
  29. #define PWRAP_GET_WACS_FSM(x) (((x) >> 16) & 0x00000007)
  30. #define PWRAP_GET_WACS_REQ(x) (((x) >> 19) & 0x00000001)
  31. #define PWRAP_STATE_SYNC_IDLE0 BIT(20)
  32. #define PWRAP_STATE_INIT_DONE0 BIT(21)
  33. #define PWRAP_STATE_INIT_DONE0_MT8186 BIT(22)
  34. #define PWRAP_STATE_INIT_DONE1 BIT(15)
  35. /* macro for WACS FSM */
  36. #define PWRAP_WACS_FSM_IDLE 0x00
  37. #define PWRAP_WACS_FSM_REQ 0x02
  38. #define PWRAP_WACS_FSM_WFDLE 0x04
  39. #define PWRAP_WACS_FSM_WFVLDCLR 0x06
  40. #define PWRAP_WACS_INIT_DONE 0x01
  41. #define PWRAP_WACS_WACS_SYNC_IDLE 0x01
  42. #define PWRAP_WACS_SYNC_BUSY 0x00
  43. /* macro for device wrapper default value */
  44. #define PWRAP_DEW_READ_TEST_VAL 0x5aa5
  45. #define PWRAP_DEW_WRITE_TEST_VAL 0xa55a
  46. /* macro for manual command */
  47. #define PWRAP_MAN_CMD_SPI_WRITE_NEW (1 << 14)
  48. #define PWRAP_MAN_CMD_SPI_WRITE (1 << 13)
  49. #define PWRAP_MAN_CMD_OP_CSH (0x0 << 8)
  50. #define PWRAP_MAN_CMD_OP_CSL (0x1 << 8)
  51. #define PWRAP_MAN_CMD_OP_CK (0x2 << 8)
  52. #define PWRAP_MAN_CMD_OP_OUTS (0x8 << 8)
  53. #define PWRAP_MAN_CMD_OP_OUTD (0x9 << 8)
  54. #define PWRAP_MAN_CMD_OP_OUTQ (0xa << 8)
  55. /* macro for Watch Dog Timer Source */
  56. #define PWRAP_WDT_SRC_EN_STAUPD_TRIG (1 << 25)
  57. #define PWRAP_WDT_SRC_EN_HARB_STAUPD_DLE (1 << 20)
  58. #define PWRAP_WDT_SRC_EN_HARB_STAUPD_ALE (1 << 6)
  59. #define PWRAP_WDT_SRC_MASK_ALL 0xffffffff
  60. #define PWRAP_WDT_SRC_MASK_NO_STAUPD ~(PWRAP_WDT_SRC_EN_STAUPD_TRIG | \
  61. PWRAP_WDT_SRC_EN_HARB_STAUPD_DLE | \
  62. PWRAP_WDT_SRC_EN_HARB_STAUPD_ALE)
  63. /* Group of bits used for shown slave capability */
  64. #define PWRAP_SLV_CAP_SPI BIT(0)
  65. #define PWRAP_SLV_CAP_DUALIO BIT(1)
  66. #define PWRAP_SLV_CAP_SECURITY BIT(2)
  67. #define HAS_CAP(_c, _x) (((_c) & (_x)) == (_x))
  68. /* Group of bits used for shown pwrap capability */
  69. #define PWRAP_CAP_BRIDGE BIT(0)
  70. #define PWRAP_CAP_RESET BIT(1)
  71. #define PWRAP_CAP_DCM BIT(2)
  72. #define PWRAP_CAP_INT1_EN BIT(3)
  73. #define PWRAP_CAP_WDT_SRC1 BIT(4)
  74. #define PWRAP_CAP_ARB BIT(5)
  75. #define PWRAP_CAP_ARB_MT8186 BIT(8)
  76. /* defines for slave device wrapper registers */
  77. enum dew_regs {
  78. PWRAP_DEW_BASE,
  79. PWRAP_DEW_DIO_EN,
  80. PWRAP_DEW_READ_TEST,
  81. PWRAP_DEW_WRITE_TEST,
  82. PWRAP_DEW_CRC_EN,
  83. PWRAP_DEW_CRC_VAL,
  84. PWRAP_DEW_MON_GRP_SEL,
  85. PWRAP_DEW_CIPHER_KEY_SEL,
  86. PWRAP_DEW_CIPHER_IV_SEL,
  87. PWRAP_DEW_CIPHER_RDY,
  88. PWRAP_DEW_CIPHER_MODE,
  89. PWRAP_DEW_CIPHER_SWRST,
  90. /* MT6323 only regs */
  91. PWRAP_DEW_CIPHER_EN,
  92. PWRAP_DEW_RDDMY_NO,
  93. /* MT6358 only regs */
  94. PWRAP_SMT_CON1,
  95. PWRAP_DRV_CON1,
  96. PWRAP_FILTER_CON0,
  97. PWRAP_GPIO_PULLEN0_CLR,
  98. PWRAP_RG_SPI_CON0,
  99. PWRAP_RG_SPI_RECORD0,
  100. PWRAP_RG_SPI_CON2,
  101. PWRAP_RG_SPI_CON3,
  102. PWRAP_RG_SPI_CON4,
  103. PWRAP_RG_SPI_CON5,
  104. PWRAP_RG_SPI_CON6,
  105. PWRAP_RG_SPI_CON7,
  106. PWRAP_RG_SPI_CON8,
  107. PWRAP_RG_SPI_CON13,
  108. PWRAP_SPISLV_KEY,
  109. /* MT6359 only regs */
  110. PWRAP_DEW_CRC_SWRST,
  111. PWRAP_DEW_RG_EN_RECORD,
  112. PWRAP_DEW_RECORD_CMD0,
  113. PWRAP_DEW_RECORD_CMD1,
  114. PWRAP_DEW_RECORD_CMD2,
  115. PWRAP_DEW_RECORD_CMD3,
  116. PWRAP_DEW_RECORD_CMD4,
  117. PWRAP_DEW_RECORD_CMD5,
  118. PWRAP_DEW_RECORD_WDATA0,
  119. PWRAP_DEW_RECORD_WDATA1,
  120. PWRAP_DEW_RECORD_WDATA2,
  121. PWRAP_DEW_RECORD_WDATA3,
  122. PWRAP_DEW_RECORD_WDATA4,
  123. PWRAP_DEW_RECORD_WDATA5,
  124. PWRAP_DEW_RG_ADDR_TARGET,
  125. PWRAP_DEW_RG_ADDR_MASK,
  126. PWRAP_DEW_RG_WDATA_TARGET,
  127. PWRAP_DEW_RG_WDATA_MASK,
  128. PWRAP_DEW_RG_SPI_RECORD_CLR,
  129. PWRAP_DEW_RG_CMD_ALERT_CLR,
  130. /* MT6397 only regs */
  131. PWRAP_DEW_EVENT_OUT_EN,
  132. PWRAP_DEW_EVENT_SRC_EN,
  133. PWRAP_DEW_EVENT_SRC,
  134. PWRAP_DEW_EVENT_FLAG,
  135. PWRAP_DEW_MON_FLAG_SEL,
  136. PWRAP_DEW_EVENT_TEST,
  137. PWRAP_DEW_CIPHER_LOAD,
  138. PWRAP_DEW_CIPHER_START,
  139. };
  140. static const u32 mt6323_regs[] = {
  141. [PWRAP_DEW_BASE] = 0x0000,
  142. [PWRAP_DEW_DIO_EN] = 0x018a,
  143. [PWRAP_DEW_READ_TEST] = 0x018c,
  144. [PWRAP_DEW_WRITE_TEST] = 0x018e,
  145. [PWRAP_DEW_CRC_EN] = 0x0192,
  146. [PWRAP_DEW_CRC_VAL] = 0x0194,
  147. [PWRAP_DEW_MON_GRP_SEL] = 0x0196,
  148. [PWRAP_DEW_CIPHER_KEY_SEL] = 0x0198,
  149. [PWRAP_DEW_CIPHER_IV_SEL] = 0x019a,
  150. [PWRAP_DEW_CIPHER_EN] = 0x019c,
  151. [PWRAP_DEW_CIPHER_RDY] = 0x019e,
  152. [PWRAP_DEW_CIPHER_MODE] = 0x01a0,
  153. [PWRAP_DEW_CIPHER_SWRST] = 0x01a2,
  154. [PWRAP_DEW_RDDMY_NO] = 0x01a4,
  155. };
  156. static const u32 mt6351_regs[] = {
  157. [PWRAP_DEW_DIO_EN] = 0x02F2,
  158. [PWRAP_DEW_READ_TEST] = 0x02F4,
  159. [PWRAP_DEW_WRITE_TEST] = 0x02F6,
  160. [PWRAP_DEW_CRC_EN] = 0x02FA,
  161. [PWRAP_DEW_CRC_VAL] = 0x02FC,
  162. [PWRAP_DEW_CIPHER_KEY_SEL] = 0x0300,
  163. [PWRAP_DEW_CIPHER_IV_SEL] = 0x0302,
  164. [PWRAP_DEW_CIPHER_EN] = 0x0304,
  165. [PWRAP_DEW_CIPHER_RDY] = 0x0306,
  166. [PWRAP_DEW_CIPHER_MODE] = 0x0308,
  167. [PWRAP_DEW_CIPHER_SWRST] = 0x030A,
  168. [PWRAP_DEW_RDDMY_NO] = 0x030C,
  169. };
  170. static const u32 mt6357_regs[] = {
  171. [PWRAP_DEW_DIO_EN] = 0x040A,
  172. [PWRAP_DEW_READ_TEST] = 0x040C,
  173. [PWRAP_DEW_WRITE_TEST] = 0x040E,
  174. [PWRAP_DEW_CRC_EN] = 0x0412,
  175. [PWRAP_DEW_CRC_VAL] = 0x0414,
  176. [PWRAP_DEW_CIPHER_KEY_SEL] = 0x0418,
  177. [PWRAP_DEW_CIPHER_IV_SEL] = 0x041A,
  178. [PWRAP_DEW_CIPHER_EN] = 0x041C,
  179. [PWRAP_DEW_CIPHER_RDY] = 0x041E,
  180. [PWRAP_DEW_CIPHER_MODE] = 0x0420,
  181. [PWRAP_DEW_CIPHER_SWRST] = 0x0422,
  182. [PWRAP_DEW_RDDMY_NO] = 0x0424,
  183. };
  184. static const u32 mt6358_regs[] = {
  185. [PWRAP_SMT_CON1] = 0x0030,
  186. [PWRAP_DRV_CON1] = 0x0038,
  187. [PWRAP_FILTER_CON0] = 0x0040,
  188. [PWRAP_GPIO_PULLEN0_CLR] = 0x0098,
  189. [PWRAP_RG_SPI_CON0] = 0x0408,
  190. [PWRAP_RG_SPI_RECORD0] = 0x040a,
  191. [PWRAP_DEW_DIO_EN] = 0x040c,
  192. [PWRAP_DEW_READ_TEST] = 0x040e,
  193. [PWRAP_DEW_WRITE_TEST] = 0x0410,
  194. [PWRAP_DEW_CRC_EN] = 0x0414,
  195. [PWRAP_DEW_CIPHER_KEY_SEL] = 0x041a,
  196. [PWRAP_DEW_CIPHER_IV_SEL] = 0x041c,
  197. [PWRAP_DEW_CIPHER_EN] = 0x041e,
  198. [PWRAP_DEW_CIPHER_RDY] = 0x0420,
  199. [PWRAP_DEW_CIPHER_MODE] = 0x0422,
  200. [PWRAP_DEW_CIPHER_SWRST] = 0x0424,
  201. [PWRAP_RG_SPI_CON2] = 0x0432,
  202. [PWRAP_RG_SPI_CON3] = 0x0434,
  203. [PWRAP_RG_SPI_CON4] = 0x0436,
  204. [PWRAP_RG_SPI_CON5] = 0x0438,
  205. [PWRAP_RG_SPI_CON6] = 0x043a,
  206. [PWRAP_RG_SPI_CON7] = 0x043c,
  207. [PWRAP_RG_SPI_CON8] = 0x043e,
  208. [PWRAP_RG_SPI_CON13] = 0x0448,
  209. [PWRAP_SPISLV_KEY] = 0x044a,
  210. };
  211. static const u32 mt6359_regs[] = {
  212. [PWRAP_DEW_RG_EN_RECORD] = 0x040a,
  213. [PWRAP_DEW_DIO_EN] = 0x040c,
  214. [PWRAP_DEW_READ_TEST] = 0x040e,
  215. [PWRAP_DEW_WRITE_TEST] = 0x0410,
  216. [PWRAP_DEW_CRC_SWRST] = 0x0412,
  217. [PWRAP_DEW_CRC_EN] = 0x0414,
  218. [PWRAP_DEW_CRC_VAL] = 0x0416,
  219. [PWRAP_DEW_CIPHER_KEY_SEL] = 0x0418,
  220. [PWRAP_DEW_CIPHER_IV_SEL] = 0x041a,
  221. [PWRAP_DEW_CIPHER_EN] = 0x041c,
  222. [PWRAP_DEW_CIPHER_RDY] = 0x041e,
  223. [PWRAP_DEW_CIPHER_MODE] = 0x0420,
  224. [PWRAP_DEW_CIPHER_SWRST] = 0x0422,
  225. [PWRAP_DEW_RDDMY_NO] = 0x0424,
  226. [PWRAP_DEW_RECORD_CMD0] = 0x0428,
  227. [PWRAP_DEW_RECORD_CMD1] = 0x042a,
  228. [PWRAP_DEW_RECORD_CMD2] = 0x042c,
  229. [PWRAP_DEW_RECORD_CMD3] = 0x042e,
  230. [PWRAP_DEW_RECORD_CMD4] = 0x0430,
  231. [PWRAP_DEW_RECORD_CMD5] = 0x0432,
  232. [PWRAP_DEW_RECORD_WDATA0] = 0x0434,
  233. [PWRAP_DEW_RECORD_WDATA1] = 0x0436,
  234. [PWRAP_DEW_RECORD_WDATA2] = 0x0438,
  235. [PWRAP_DEW_RECORD_WDATA3] = 0x043a,
  236. [PWRAP_DEW_RECORD_WDATA4] = 0x043c,
  237. [PWRAP_DEW_RECORD_WDATA5] = 0x043e,
  238. [PWRAP_DEW_RG_ADDR_TARGET] = 0x0440,
  239. [PWRAP_DEW_RG_ADDR_MASK] = 0x0442,
  240. [PWRAP_DEW_RG_WDATA_TARGET] = 0x0444,
  241. [PWRAP_DEW_RG_WDATA_MASK] = 0x0446,
  242. [PWRAP_DEW_RG_SPI_RECORD_CLR] = 0x0448,
  243. [PWRAP_DEW_RG_CMD_ALERT_CLR] = 0x0448,
  244. [PWRAP_SPISLV_KEY] = 0x044a,
  245. };
  246. static const u32 mt6397_regs[] = {
  247. [PWRAP_DEW_BASE] = 0xbc00,
  248. [PWRAP_DEW_EVENT_OUT_EN] = 0xbc00,
  249. [PWRAP_DEW_DIO_EN] = 0xbc02,
  250. [PWRAP_DEW_EVENT_SRC_EN] = 0xbc04,
  251. [PWRAP_DEW_EVENT_SRC] = 0xbc06,
  252. [PWRAP_DEW_EVENT_FLAG] = 0xbc08,
  253. [PWRAP_DEW_READ_TEST] = 0xbc0a,
  254. [PWRAP_DEW_WRITE_TEST] = 0xbc0c,
  255. [PWRAP_DEW_CRC_EN] = 0xbc0e,
  256. [PWRAP_DEW_CRC_VAL] = 0xbc10,
  257. [PWRAP_DEW_MON_GRP_SEL] = 0xbc12,
  258. [PWRAP_DEW_MON_FLAG_SEL] = 0xbc14,
  259. [PWRAP_DEW_EVENT_TEST] = 0xbc16,
  260. [PWRAP_DEW_CIPHER_KEY_SEL] = 0xbc18,
  261. [PWRAP_DEW_CIPHER_IV_SEL] = 0xbc1a,
  262. [PWRAP_DEW_CIPHER_LOAD] = 0xbc1c,
  263. [PWRAP_DEW_CIPHER_START] = 0xbc1e,
  264. [PWRAP_DEW_CIPHER_RDY] = 0xbc20,
  265. [PWRAP_DEW_CIPHER_MODE] = 0xbc22,
  266. [PWRAP_DEW_CIPHER_SWRST] = 0xbc24,
  267. };
  268. enum pwrap_regs {
  269. PWRAP_MUX_SEL,
  270. PWRAP_WRAP_EN,
  271. PWRAP_DIO_EN,
  272. PWRAP_SIDLY,
  273. PWRAP_CSHEXT_WRITE,
  274. PWRAP_CSHEXT_READ,
  275. PWRAP_CSLEXT_START,
  276. PWRAP_CSLEXT_END,
  277. PWRAP_STAUPD_PRD,
  278. PWRAP_STAUPD_GRPEN,
  279. PWRAP_STAUPD_MAN_TRIG,
  280. PWRAP_STAUPD_STA,
  281. PWRAP_WRAP_STA,
  282. PWRAP_HARB_INIT,
  283. PWRAP_HARB_HPRIO,
  284. PWRAP_HIPRIO_ARB_EN,
  285. PWRAP_HARB_STA0,
  286. PWRAP_HARB_STA1,
  287. PWRAP_MAN_EN,
  288. PWRAP_MAN_CMD,
  289. PWRAP_MAN_RDATA,
  290. PWRAP_MAN_VLDCLR,
  291. PWRAP_WACS0_EN,
  292. PWRAP_INIT_DONE0,
  293. PWRAP_WACS0_CMD,
  294. PWRAP_WACS0_RDATA,
  295. PWRAP_WACS0_VLDCLR,
  296. PWRAP_WACS1_EN,
  297. PWRAP_INIT_DONE1,
  298. PWRAP_WACS1_CMD,
  299. PWRAP_WACS1_RDATA,
  300. PWRAP_WACS1_VLDCLR,
  301. PWRAP_WACS2_EN,
  302. PWRAP_INIT_DONE2,
  303. PWRAP_WACS2_CMD,
  304. PWRAP_WACS2_RDATA,
  305. PWRAP_WACS2_VLDCLR,
  306. PWRAP_INT_EN,
  307. PWRAP_INT_FLG_RAW,
  308. PWRAP_INT_FLG,
  309. PWRAP_INT_CLR,
  310. PWRAP_SIG_ADR,
  311. PWRAP_SIG_MODE,
  312. PWRAP_SIG_VALUE,
  313. PWRAP_SIG_ERRVAL,
  314. PWRAP_CRC_EN,
  315. PWRAP_TIMER_EN,
  316. PWRAP_TIMER_STA,
  317. PWRAP_WDT_UNIT,
  318. PWRAP_WDT_SRC_EN,
  319. PWRAP_WDT_FLG,
  320. PWRAP_DEBUG_INT_SEL,
  321. PWRAP_CIPHER_KEY_SEL,
  322. PWRAP_CIPHER_IV_SEL,
  323. PWRAP_CIPHER_RDY,
  324. PWRAP_CIPHER_MODE,
  325. PWRAP_CIPHER_SWRST,
  326. PWRAP_DCM_EN,
  327. PWRAP_DCM_DBC_PRD,
  328. PWRAP_EINT_STA0_ADR,
  329. PWRAP_EINT_STA1_ADR,
  330. PWRAP_SWINF_2_WDATA_31_0,
  331. PWRAP_SWINF_2_RDATA_31_0,
  332. /* MT2701 only regs */
  333. PWRAP_ADC_CMD_ADDR,
  334. PWRAP_PWRAP_ADC_CMD,
  335. PWRAP_ADC_RDY_ADDR,
  336. PWRAP_ADC_RDATA_ADDR1,
  337. PWRAP_ADC_RDATA_ADDR2,
  338. /* MT7622 only regs */
  339. PWRAP_STA,
  340. PWRAP_CLR,
  341. PWRAP_DVFS_ADR8,
  342. PWRAP_DVFS_WDATA8,
  343. PWRAP_DVFS_ADR9,
  344. PWRAP_DVFS_WDATA9,
  345. PWRAP_DVFS_ADR10,
  346. PWRAP_DVFS_WDATA10,
  347. PWRAP_DVFS_ADR11,
  348. PWRAP_DVFS_WDATA11,
  349. PWRAP_DVFS_ADR12,
  350. PWRAP_DVFS_WDATA12,
  351. PWRAP_DVFS_ADR13,
  352. PWRAP_DVFS_WDATA13,
  353. PWRAP_DVFS_ADR14,
  354. PWRAP_DVFS_WDATA14,
  355. PWRAP_DVFS_ADR15,
  356. PWRAP_DVFS_WDATA15,
  357. PWRAP_EXT_CK,
  358. PWRAP_ADC_RDATA_ADDR,
  359. PWRAP_GPS_STA,
  360. PWRAP_SW_RST,
  361. PWRAP_DVFS_STEP_CTRL0,
  362. PWRAP_DVFS_STEP_CTRL1,
  363. PWRAP_DVFS_STEP_CTRL2,
  364. PWRAP_SPI2_CTRL,
  365. /* MT8135 only regs */
  366. PWRAP_CSHEXT,
  367. PWRAP_EVENT_IN_EN,
  368. PWRAP_EVENT_DST_EN,
  369. PWRAP_RRARB_INIT,
  370. PWRAP_RRARB_EN,
  371. PWRAP_RRARB_STA0,
  372. PWRAP_RRARB_STA1,
  373. PWRAP_EVENT_STA,
  374. PWRAP_EVENT_STACLR,
  375. PWRAP_CIPHER_LOAD,
  376. PWRAP_CIPHER_START,
  377. /* MT8173 only regs */
  378. PWRAP_RDDMY,
  379. PWRAP_SI_CK_CON,
  380. PWRAP_DVFS_ADR0,
  381. PWRAP_DVFS_WDATA0,
  382. PWRAP_DVFS_ADR1,
  383. PWRAP_DVFS_WDATA1,
  384. PWRAP_DVFS_ADR2,
  385. PWRAP_DVFS_WDATA2,
  386. PWRAP_DVFS_ADR3,
  387. PWRAP_DVFS_WDATA3,
  388. PWRAP_DVFS_ADR4,
  389. PWRAP_DVFS_WDATA4,
  390. PWRAP_DVFS_ADR5,
  391. PWRAP_DVFS_WDATA5,
  392. PWRAP_DVFS_ADR6,
  393. PWRAP_DVFS_WDATA6,
  394. PWRAP_DVFS_ADR7,
  395. PWRAP_DVFS_WDATA7,
  396. PWRAP_SPMINF_STA,
  397. PWRAP_CIPHER_EN,
  398. /* MT8183 only regs */
  399. PWRAP_SI_SAMPLE_CTRL,
  400. PWRAP_CSLEXT_WRITE,
  401. PWRAP_CSLEXT_READ,
  402. PWRAP_EXT_CK_WRITE,
  403. PWRAP_STAUPD_CTRL,
  404. PWRAP_WACS_P2P_EN,
  405. PWRAP_INIT_DONE_P2P,
  406. PWRAP_WACS_MD32_EN,
  407. PWRAP_INIT_DONE_MD32,
  408. PWRAP_INT1_EN,
  409. PWRAP_INT1_FLG,
  410. PWRAP_INT1_CLR,
  411. PWRAP_WDT_SRC_EN_1,
  412. PWRAP_INT_GPS_AUXADC_CMD_ADDR,
  413. PWRAP_INT_GPS_AUXADC_CMD,
  414. PWRAP_INT_GPS_AUXADC_RDATA_ADDR,
  415. PWRAP_EXT_GPS_AUXADC_RDATA_ADDR,
  416. PWRAP_GPSINF_0_STA,
  417. PWRAP_GPSINF_1_STA,
  418. /* MT8516 only regs */
  419. PWRAP_OP_TYPE,
  420. PWRAP_MSB_FIRST,
  421. };
  422. static int mt2701_regs[] = {
  423. [PWRAP_MUX_SEL] = 0x0,
  424. [PWRAP_WRAP_EN] = 0x4,
  425. [PWRAP_DIO_EN] = 0x8,
  426. [PWRAP_SIDLY] = 0xc,
  427. [PWRAP_RDDMY] = 0x18,
  428. [PWRAP_SI_CK_CON] = 0x1c,
  429. [PWRAP_CSHEXT_WRITE] = 0x20,
  430. [PWRAP_CSHEXT_READ] = 0x24,
  431. [PWRAP_CSLEXT_START] = 0x28,
  432. [PWRAP_CSLEXT_END] = 0x2c,
  433. [PWRAP_STAUPD_PRD] = 0x30,
  434. [PWRAP_STAUPD_GRPEN] = 0x34,
  435. [PWRAP_STAUPD_MAN_TRIG] = 0x38,
  436. [PWRAP_STAUPD_STA] = 0x3c,
  437. [PWRAP_WRAP_STA] = 0x44,
  438. [PWRAP_HARB_INIT] = 0x48,
  439. [PWRAP_HARB_HPRIO] = 0x4c,
  440. [PWRAP_HIPRIO_ARB_EN] = 0x50,
  441. [PWRAP_HARB_STA0] = 0x54,
  442. [PWRAP_HARB_STA1] = 0x58,
  443. [PWRAP_MAN_EN] = 0x5c,
  444. [PWRAP_MAN_CMD] = 0x60,
  445. [PWRAP_MAN_RDATA] = 0x64,
  446. [PWRAP_MAN_VLDCLR] = 0x68,
  447. [PWRAP_WACS0_EN] = 0x6c,
  448. [PWRAP_INIT_DONE0] = 0x70,
  449. [PWRAP_WACS0_CMD] = 0x74,
  450. [PWRAP_WACS0_RDATA] = 0x78,
  451. [PWRAP_WACS0_VLDCLR] = 0x7c,
  452. [PWRAP_WACS1_EN] = 0x80,
  453. [PWRAP_INIT_DONE1] = 0x84,
  454. [PWRAP_WACS1_CMD] = 0x88,
  455. [PWRAP_WACS1_RDATA] = 0x8c,
  456. [PWRAP_WACS1_VLDCLR] = 0x90,
  457. [PWRAP_WACS2_EN] = 0x94,
  458. [PWRAP_INIT_DONE2] = 0x98,
  459. [PWRAP_WACS2_CMD] = 0x9c,
  460. [PWRAP_WACS2_RDATA] = 0xa0,
  461. [PWRAP_WACS2_VLDCLR] = 0xa4,
  462. [PWRAP_INT_EN] = 0xa8,
  463. [PWRAP_INT_FLG_RAW] = 0xac,
  464. [PWRAP_INT_FLG] = 0xb0,
  465. [PWRAP_INT_CLR] = 0xb4,
  466. [PWRAP_SIG_ADR] = 0xb8,
  467. [PWRAP_SIG_MODE] = 0xbc,
  468. [PWRAP_SIG_VALUE] = 0xc0,
  469. [PWRAP_SIG_ERRVAL] = 0xc4,
  470. [PWRAP_CRC_EN] = 0xc8,
  471. [PWRAP_TIMER_EN] = 0xcc,
  472. [PWRAP_TIMER_STA] = 0xd0,
  473. [PWRAP_WDT_UNIT] = 0xd4,
  474. [PWRAP_WDT_SRC_EN] = 0xd8,
  475. [PWRAP_WDT_FLG] = 0xdc,
  476. [PWRAP_DEBUG_INT_SEL] = 0xe0,
  477. [PWRAP_DVFS_ADR0] = 0xe4,
  478. [PWRAP_DVFS_WDATA0] = 0xe8,
  479. [PWRAP_DVFS_ADR1] = 0xec,
  480. [PWRAP_DVFS_WDATA1] = 0xf0,
  481. [PWRAP_DVFS_ADR2] = 0xf4,
  482. [PWRAP_DVFS_WDATA2] = 0xf8,
  483. [PWRAP_DVFS_ADR3] = 0xfc,
  484. [PWRAP_DVFS_WDATA3] = 0x100,
  485. [PWRAP_DVFS_ADR4] = 0x104,
  486. [PWRAP_DVFS_WDATA4] = 0x108,
  487. [PWRAP_DVFS_ADR5] = 0x10c,
  488. [PWRAP_DVFS_WDATA5] = 0x110,
  489. [PWRAP_DVFS_ADR6] = 0x114,
  490. [PWRAP_DVFS_WDATA6] = 0x118,
  491. [PWRAP_DVFS_ADR7] = 0x11c,
  492. [PWRAP_DVFS_WDATA7] = 0x120,
  493. [PWRAP_CIPHER_KEY_SEL] = 0x124,
  494. [PWRAP_CIPHER_IV_SEL] = 0x128,
  495. [PWRAP_CIPHER_EN] = 0x12c,
  496. [PWRAP_CIPHER_RDY] = 0x130,
  497. [PWRAP_CIPHER_MODE] = 0x134,
  498. [PWRAP_CIPHER_SWRST] = 0x138,
  499. [PWRAP_DCM_EN] = 0x13c,
  500. [PWRAP_DCM_DBC_PRD] = 0x140,
  501. [PWRAP_ADC_CMD_ADDR] = 0x144,
  502. [PWRAP_PWRAP_ADC_CMD] = 0x148,
  503. [PWRAP_ADC_RDY_ADDR] = 0x14c,
  504. [PWRAP_ADC_RDATA_ADDR1] = 0x150,
  505. [PWRAP_ADC_RDATA_ADDR2] = 0x154,
  506. };
  507. static int mt6765_regs[] = {
  508. [PWRAP_MUX_SEL] = 0x0,
  509. [PWRAP_WRAP_EN] = 0x4,
  510. [PWRAP_DIO_EN] = 0x8,
  511. [PWRAP_RDDMY] = 0x20,
  512. [PWRAP_CSHEXT_WRITE] = 0x24,
  513. [PWRAP_CSHEXT_READ] = 0x28,
  514. [PWRAP_CSLEXT_START] = 0x2C,
  515. [PWRAP_CSLEXT_END] = 0x30,
  516. [PWRAP_STAUPD_PRD] = 0x3C,
  517. [PWRAP_HARB_HPRIO] = 0x68,
  518. [PWRAP_HIPRIO_ARB_EN] = 0x6C,
  519. [PWRAP_MAN_EN] = 0x7C,
  520. [PWRAP_MAN_CMD] = 0x80,
  521. [PWRAP_WACS0_EN] = 0x8C,
  522. [PWRAP_WACS1_EN] = 0x94,
  523. [PWRAP_WACS2_EN] = 0x9C,
  524. [PWRAP_INIT_DONE2] = 0xA0,
  525. [PWRAP_WACS2_CMD] = 0xC20,
  526. [PWRAP_WACS2_RDATA] = 0xC24,
  527. [PWRAP_WACS2_VLDCLR] = 0xC28,
  528. [PWRAP_INT_EN] = 0xB4,
  529. [PWRAP_INT_FLG_RAW] = 0xB8,
  530. [PWRAP_INT_FLG] = 0xBC,
  531. [PWRAP_INT_CLR] = 0xC0,
  532. [PWRAP_TIMER_EN] = 0xE8,
  533. [PWRAP_WDT_UNIT] = 0xF0,
  534. [PWRAP_WDT_SRC_EN] = 0xF4,
  535. [PWRAP_DCM_EN] = 0x1DC,
  536. [PWRAP_DCM_DBC_PRD] = 0x1E0,
  537. };
  538. static int mt6779_regs[] = {
  539. [PWRAP_MUX_SEL] = 0x0,
  540. [PWRAP_WRAP_EN] = 0x4,
  541. [PWRAP_DIO_EN] = 0x8,
  542. [PWRAP_RDDMY] = 0x20,
  543. [PWRAP_CSHEXT_WRITE] = 0x24,
  544. [PWRAP_CSHEXT_READ] = 0x28,
  545. [PWRAP_CSLEXT_WRITE] = 0x2C,
  546. [PWRAP_CSLEXT_READ] = 0x30,
  547. [PWRAP_EXT_CK_WRITE] = 0x34,
  548. [PWRAP_STAUPD_CTRL] = 0x3C,
  549. [PWRAP_STAUPD_GRPEN] = 0x40,
  550. [PWRAP_EINT_STA0_ADR] = 0x44,
  551. [PWRAP_HARB_HPRIO] = 0x68,
  552. [PWRAP_HIPRIO_ARB_EN] = 0x6C,
  553. [PWRAP_MAN_EN] = 0x7C,
  554. [PWRAP_MAN_CMD] = 0x80,
  555. [PWRAP_WACS0_EN] = 0x8C,
  556. [PWRAP_INIT_DONE0] = 0x90,
  557. [PWRAP_WACS1_EN] = 0x94,
  558. [PWRAP_WACS2_EN] = 0x9C,
  559. [PWRAP_INIT_DONE1] = 0x98,
  560. [PWRAP_INIT_DONE2] = 0xA0,
  561. [PWRAP_INT_EN] = 0xBC,
  562. [PWRAP_INT_FLG_RAW] = 0xC0,
  563. [PWRAP_INT_FLG] = 0xC4,
  564. [PWRAP_INT_CLR] = 0xC8,
  565. [PWRAP_INT1_EN] = 0xCC,
  566. [PWRAP_INT1_FLG] = 0xD4,
  567. [PWRAP_INT1_CLR] = 0xD8,
  568. [PWRAP_TIMER_EN] = 0xF0,
  569. [PWRAP_WDT_UNIT] = 0xF8,
  570. [PWRAP_WDT_SRC_EN] = 0xFC,
  571. [PWRAP_WDT_SRC_EN_1] = 0x100,
  572. [PWRAP_WACS2_CMD] = 0xC20,
  573. [PWRAP_WACS2_RDATA] = 0xC24,
  574. [PWRAP_WACS2_VLDCLR] = 0xC28,
  575. };
  576. static int mt6797_regs[] = {
  577. [PWRAP_MUX_SEL] = 0x0,
  578. [PWRAP_WRAP_EN] = 0x4,
  579. [PWRAP_DIO_EN] = 0x8,
  580. [PWRAP_SIDLY] = 0xC,
  581. [PWRAP_RDDMY] = 0x10,
  582. [PWRAP_CSHEXT_WRITE] = 0x18,
  583. [PWRAP_CSHEXT_READ] = 0x1C,
  584. [PWRAP_CSLEXT_START] = 0x20,
  585. [PWRAP_CSLEXT_END] = 0x24,
  586. [PWRAP_STAUPD_PRD] = 0x28,
  587. [PWRAP_HARB_HPRIO] = 0x50,
  588. [PWRAP_HIPRIO_ARB_EN] = 0x54,
  589. [PWRAP_MAN_EN] = 0x60,
  590. [PWRAP_MAN_CMD] = 0x64,
  591. [PWRAP_WACS0_EN] = 0x70,
  592. [PWRAP_WACS1_EN] = 0x84,
  593. [PWRAP_WACS2_EN] = 0x98,
  594. [PWRAP_INIT_DONE2] = 0x9C,
  595. [PWRAP_WACS2_CMD] = 0xA0,
  596. [PWRAP_WACS2_RDATA] = 0xA4,
  597. [PWRAP_WACS2_VLDCLR] = 0xA8,
  598. [PWRAP_INT_EN] = 0xC0,
  599. [PWRAP_INT_FLG_RAW] = 0xC4,
  600. [PWRAP_INT_FLG] = 0xC8,
  601. [PWRAP_INT_CLR] = 0xCC,
  602. [PWRAP_TIMER_EN] = 0xF4,
  603. [PWRAP_WDT_UNIT] = 0xFC,
  604. [PWRAP_WDT_SRC_EN] = 0x100,
  605. [PWRAP_DCM_EN] = 0x1CC,
  606. [PWRAP_DCM_DBC_PRD] = 0x1D4,
  607. };
  608. static int mt6873_regs[] = {
  609. [PWRAP_INIT_DONE2] = 0x0,
  610. [PWRAP_TIMER_EN] = 0x3E0,
  611. [PWRAP_INT_EN] = 0x448,
  612. [PWRAP_WACS2_CMD] = 0xC80,
  613. [PWRAP_SWINF_2_WDATA_31_0] = 0xC84,
  614. [PWRAP_SWINF_2_RDATA_31_0] = 0xC94,
  615. [PWRAP_WACS2_VLDCLR] = 0xCA4,
  616. [PWRAP_WACS2_RDATA] = 0xCA8,
  617. };
  618. static int mt7622_regs[] = {
  619. [PWRAP_MUX_SEL] = 0x0,
  620. [PWRAP_WRAP_EN] = 0x4,
  621. [PWRAP_DIO_EN] = 0x8,
  622. [PWRAP_SIDLY] = 0xC,
  623. [PWRAP_RDDMY] = 0x10,
  624. [PWRAP_SI_CK_CON] = 0x14,
  625. [PWRAP_CSHEXT_WRITE] = 0x18,
  626. [PWRAP_CSHEXT_READ] = 0x1C,
  627. [PWRAP_CSLEXT_START] = 0x20,
  628. [PWRAP_CSLEXT_END] = 0x24,
  629. [PWRAP_STAUPD_PRD] = 0x28,
  630. [PWRAP_STAUPD_GRPEN] = 0x2C,
  631. [PWRAP_EINT_STA0_ADR] = 0x30,
  632. [PWRAP_EINT_STA1_ADR] = 0x34,
  633. [PWRAP_STA] = 0x38,
  634. [PWRAP_CLR] = 0x3C,
  635. [PWRAP_STAUPD_MAN_TRIG] = 0x40,
  636. [PWRAP_STAUPD_STA] = 0x44,
  637. [PWRAP_WRAP_STA] = 0x48,
  638. [PWRAP_HARB_INIT] = 0x4C,
  639. [PWRAP_HARB_HPRIO] = 0x50,
  640. [PWRAP_HIPRIO_ARB_EN] = 0x54,
  641. [PWRAP_HARB_STA0] = 0x58,
  642. [PWRAP_HARB_STA1] = 0x5C,
  643. [PWRAP_MAN_EN] = 0x60,
  644. [PWRAP_MAN_CMD] = 0x64,
  645. [PWRAP_MAN_RDATA] = 0x68,
  646. [PWRAP_MAN_VLDCLR] = 0x6C,
  647. [PWRAP_WACS0_EN] = 0x70,
  648. [PWRAP_INIT_DONE0] = 0x74,
  649. [PWRAP_WACS0_CMD] = 0x78,
  650. [PWRAP_WACS0_RDATA] = 0x7C,
  651. [PWRAP_WACS0_VLDCLR] = 0x80,
  652. [PWRAP_WACS1_EN] = 0x84,
  653. [PWRAP_INIT_DONE1] = 0x88,
  654. [PWRAP_WACS1_CMD] = 0x8C,
  655. [PWRAP_WACS1_RDATA] = 0x90,
  656. [PWRAP_WACS1_VLDCLR] = 0x94,
  657. [PWRAP_WACS2_EN] = 0x98,
  658. [PWRAP_INIT_DONE2] = 0x9C,
  659. [PWRAP_WACS2_CMD] = 0xA0,
  660. [PWRAP_WACS2_RDATA] = 0xA4,
  661. [PWRAP_WACS2_VLDCLR] = 0xA8,
  662. [PWRAP_INT_EN] = 0xAC,
  663. [PWRAP_INT_FLG_RAW] = 0xB0,
  664. [PWRAP_INT_FLG] = 0xB4,
  665. [PWRAP_INT_CLR] = 0xB8,
  666. [PWRAP_SIG_ADR] = 0xBC,
  667. [PWRAP_SIG_MODE] = 0xC0,
  668. [PWRAP_SIG_VALUE] = 0xC4,
  669. [PWRAP_SIG_ERRVAL] = 0xC8,
  670. [PWRAP_CRC_EN] = 0xCC,
  671. [PWRAP_TIMER_EN] = 0xD0,
  672. [PWRAP_TIMER_STA] = 0xD4,
  673. [PWRAP_WDT_UNIT] = 0xD8,
  674. [PWRAP_WDT_SRC_EN] = 0xDC,
  675. [PWRAP_WDT_FLG] = 0xE0,
  676. [PWRAP_DEBUG_INT_SEL] = 0xE4,
  677. [PWRAP_DVFS_ADR0] = 0xE8,
  678. [PWRAP_DVFS_WDATA0] = 0xEC,
  679. [PWRAP_DVFS_ADR1] = 0xF0,
  680. [PWRAP_DVFS_WDATA1] = 0xF4,
  681. [PWRAP_DVFS_ADR2] = 0xF8,
  682. [PWRAP_DVFS_WDATA2] = 0xFC,
  683. [PWRAP_DVFS_ADR3] = 0x100,
  684. [PWRAP_DVFS_WDATA3] = 0x104,
  685. [PWRAP_DVFS_ADR4] = 0x108,
  686. [PWRAP_DVFS_WDATA4] = 0x10C,
  687. [PWRAP_DVFS_ADR5] = 0x110,
  688. [PWRAP_DVFS_WDATA5] = 0x114,
  689. [PWRAP_DVFS_ADR6] = 0x118,
  690. [PWRAP_DVFS_WDATA6] = 0x11C,
  691. [PWRAP_DVFS_ADR7] = 0x120,
  692. [PWRAP_DVFS_WDATA7] = 0x124,
  693. [PWRAP_DVFS_ADR8] = 0x128,
  694. [PWRAP_DVFS_WDATA8] = 0x12C,
  695. [PWRAP_DVFS_ADR9] = 0x130,
  696. [PWRAP_DVFS_WDATA9] = 0x134,
  697. [PWRAP_DVFS_ADR10] = 0x138,
  698. [PWRAP_DVFS_WDATA10] = 0x13C,
  699. [PWRAP_DVFS_ADR11] = 0x140,
  700. [PWRAP_DVFS_WDATA11] = 0x144,
  701. [PWRAP_DVFS_ADR12] = 0x148,
  702. [PWRAP_DVFS_WDATA12] = 0x14C,
  703. [PWRAP_DVFS_ADR13] = 0x150,
  704. [PWRAP_DVFS_WDATA13] = 0x154,
  705. [PWRAP_DVFS_ADR14] = 0x158,
  706. [PWRAP_DVFS_WDATA14] = 0x15C,
  707. [PWRAP_DVFS_ADR15] = 0x160,
  708. [PWRAP_DVFS_WDATA15] = 0x164,
  709. [PWRAP_SPMINF_STA] = 0x168,
  710. [PWRAP_CIPHER_KEY_SEL] = 0x16C,
  711. [PWRAP_CIPHER_IV_SEL] = 0x170,
  712. [PWRAP_CIPHER_EN] = 0x174,
  713. [PWRAP_CIPHER_RDY] = 0x178,
  714. [PWRAP_CIPHER_MODE] = 0x17C,
  715. [PWRAP_CIPHER_SWRST] = 0x180,
  716. [PWRAP_DCM_EN] = 0x184,
  717. [PWRAP_DCM_DBC_PRD] = 0x188,
  718. [PWRAP_EXT_CK] = 0x18C,
  719. [PWRAP_ADC_CMD_ADDR] = 0x190,
  720. [PWRAP_PWRAP_ADC_CMD] = 0x194,
  721. [PWRAP_ADC_RDATA_ADDR] = 0x198,
  722. [PWRAP_GPS_STA] = 0x19C,
  723. [PWRAP_SW_RST] = 0x1A0,
  724. [PWRAP_DVFS_STEP_CTRL0] = 0x238,
  725. [PWRAP_DVFS_STEP_CTRL1] = 0x23C,
  726. [PWRAP_DVFS_STEP_CTRL2] = 0x240,
  727. [PWRAP_SPI2_CTRL] = 0x244,
  728. };
  729. static int mt8135_regs[] = {
  730. [PWRAP_MUX_SEL] = 0x0,
  731. [PWRAP_WRAP_EN] = 0x4,
  732. [PWRAP_DIO_EN] = 0x8,
  733. [PWRAP_SIDLY] = 0xc,
  734. [PWRAP_CSHEXT] = 0x10,
  735. [PWRAP_CSHEXT_WRITE] = 0x14,
  736. [PWRAP_CSHEXT_READ] = 0x18,
  737. [PWRAP_CSLEXT_START] = 0x1c,
  738. [PWRAP_CSLEXT_END] = 0x20,
  739. [PWRAP_STAUPD_PRD] = 0x24,
  740. [PWRAP_STAUPD_GRPEN] = 0x28,
  741. [PWRAP_STAUPD_MAN_TRIG] = 0x2c,
  742. [PWRAP_STAUPD_STA] = 0x30,
  743. [PWRAP_EVENT_IN_EN] = 0x34,
  744. [PWRAP_EVENT_DST_EN] = 0x38,
  745. [PWRAP_WRAP_STA] = 0x3c,
  746. [PWRAP_RRARB_INIT] = 0x40,
  747. [PWRAP_RRARB_EN] = 0x44,
  748. [PWRAP_RRARB_STA0] = 0x48,
  749. [PWRAP_RRARB_STA1] = 0x4c,
  750. [PWRAP_HARB_INIT] = 0x50,
  751. [PWRAP_HARB_HPRIO] = 0x54,
  752. [PWRAP_HIPRIO_ARB_EN] = 0x58,
  753. [PWRAP_HARB_STA0] = 0x5c,
  754. [PWRAP_HARB_STA1] = 0x60,
  755. [PWRAP_MAN_EN] = 0x64,
  756. [PWRAP_MAN_CMD] = 0x68,
  757. [PWRAP_MAN_RDATA] = 0x6c,
  758. [PWRAP_MAN_VLDCLR] = 0x70,
  759. [PWRAP_WACS0_EN] = 0x74,
  760. [PWRAP_INIT_DONE0] = 0x78,
  761. [PWRAP_WACS0_CMD] = 0x7c,
  762. [PWRAP_WACS0_RDATA] = 0x80,
  763. [PWRAP_WACS0_VLDCLR] = 0x84,
  764. [PWRAP_WACS1_EN] = 0x88,
  765. [PWRAP_INIT_DONE1] = 0x8c,
  766. [PWRAP_WACS1_CMD] = 0x90,
  767. [PWRAP_WACS1_RDATA] = 0x94,
  768. [PWRAP_WACS1_VLDCLR] = 0x98,
  769. [PWRAP_WACS2_EN] = 0x9c,
  770. [PWRAP_INIT_DONE2] = 0xa0,
  771. [PWRAP_WACS2_CMD] = 0xa4,
  772. [PWRAP_WACS2_RDATA] = 0xa8,
  773. [PWRAP_WACS2_VLDCLR] = 0xac,
  774. [PWRAP_INT_EN] = 0xb0,
  775. [PWRAP_INT_FLG_RAW] = 0xb4,
  776. [PWRAP_INT_FLG] = 0xb8,
  777. [PWRAP_INT_CLR] = 0xbc,
  778. [PWRAP_SIG_ADR] = 0xc0,
  779. [PWRAP_SIG_MODE] = 0xc4,
  780. [PWRAP_SIG_VALUE] = 0xc8,
  781. [PWRAP_SIG_ERRVAL] = 0xcc,
  782. [PWRAP_CRC_EN] = 0xd0,
  783. [PWRAP_EVENT_STA] = 0xd4,
  784. [PWRAP_EVENT_STACLR] = 0xd8,
  785. [PWRAP_TIMER_EN] = 0xdc,
  786. [PWRAP_TIMER_STA] = 0xe0,
  787. [PWRAP_WDT_UNIT] = 0xe4,
  788. [PWRAP_WDT_SRC_EN] = 0xe8,
  789. [PWRAP_WDT_FLG] = 0xec,
  790. [PWRAP_DEBUG_INT_SEL] = 0xf0,
  791. [PWRAP_CIPHER_KEY_SEL] = 0x134,
  792. [PWRAP_CIPHER_IV_SEL] = 0x138,
  793. [PWRAP_CIPHER_LOAD] = 0x13c,
  794. [PWRAP_CIPHER_START] = 0x140,
  795. [PWRAP_CIPHER_RDY] = 0x144,
  796. [PWRAP_CIPHER_MODE] = 0x148,
  797. [PWRAP_CIPHER_SWRST] = 0x14c,
  798. [PWRAP_DCM_EN] = 0x15c,
  799. [PWRAP_DCM_DBC_PRD] = 0x160,
  800. };
  801. static int mt8173_regs[] = {
  802. [PWRAP_MUX_SEL] = 0x0,
  803. [PWRAP_WRAP_EN] = 0x4,
  804. [PWRAP_DIO_EN] = 0x8,
  805. [PWRAP_SIDLY] = 0xc,
  806. [PWRAP_RDDMY] = 0x10,
  807. [PWRAP_SI_CK_CON] = 0x14,
  808. [PWRAP_CSHEXT_WRITE] = 0x18,
  809. [PWRAP_CSHEXT_READ] = 0x1c,
  810. [PWRAP_CSLEXT_START] = 0x20,
  811. [PWRAP_CSLEXT_END] = 0x24,
  812. [PWRAP_STAUPD_PRD] = 0x28,
  813. [PWRAP_STAUPD_GRPEN] = 0x2c,
  814. [PWRAP_STAUPD_MAN_TRIG] = 0x40,
  815. [PWRAP_STAUPD_STA] = 0x44,
  816. [PWRAP_WRAP_STA] = 0x48,
  817. [PWRAP_HARB_INIT] = 0x4c,
  818. [PWRAP_HARB_HPRIO] = 0x50,
  819. [PWRAP_HIPRIO_ARB_EN] = 0x54,
  820. [PWRAP_HARB_STA0] = 0x58,
  821. [PWRAP_HARB_STA1] = 0x5c,
  822. [PWRAP_MAN_EN] = 0x60,
  823. [PWRAP_MAN_CMD] = 0x64,
  824. [PWRAP_MAN_RDATA] = 0x68,
  825. [PWRAP_MAN_VLDCLR] = 0x6c,
  826. [PWRAP_WACS0_EN] = 0x70,
  827. [PWRAP_INIT_DONE0] = 0x74,
  828. [PWRAP_WACS0_CMD] = 0x78,
  829. [PWRAP_WACS0_RDATA] = 0x7c,
  830. [PWRAP_WACS0_VLDCLR] = 0x80,
  831. [PWRAP_WACS1_EN] = 0x84,
  832. [PWRAP_INIT_DONE1] = 0x88,
  833. [PWRAP_WACS1_CMD] = 0x8c,
  834. [PWRAP_WACS1_RDATA] = 0x90,
  835. [PWRAP_WACS1_VLDCLR] = 0x94,
  836. [PWRAP_WACS2_EN] = 0x98,
  837. [PWRAP_INIT_DONE2] = 0x9c,
  838. [PWRAP_WACS2_CMD] = 0xa0,
  839. [PWRAP_WACS2_RDATA] = 0xa4,
  840. [PWRAP_WACS2_VLDCLR] = 0xa8,
  841. [PWRAP_INT_EN] = 0xac,
  842. [PWRAP_INT_FLG_RAW] = 0xb0,
  843. [PWRAP_INT_FLG] = 0xb4,
  844. [PWRAP_INT_CLR] = 0xb8,
  845. [PWRAP_SIG_ADR] = 0xbc,
  846. [PWRAP_SIG_MODE] = 0xc0,
  847. [PWRAP_SIG_VALUE] = 0xc4,
  848. [PWRAP_SIG_ERRVAL] = 0xc8,
  849. [PWRAP_CRC_EN] = 0xcc,
  850. [PWRAP_TIMER_EN] = 0xd0,
  851. [PWRAP_TIMER_STA] = 0xd4,
  852. [PWRAP_WDT_UNIT] = 0xd8,
  853. [PWRAP_WDT_SRC_EN] = 0xdc,
  854. [PWRAP_WDT_FLG] = 0xe0,
  855. [PWRAP_DEBUG_INT_SEL] = 0xe4,
  856. [PWRAP_DVFS_ADR0] = 0xe8,
  857. [PWRAP_DVFS_WDATA0] = 0xec,
  858. [PWRAP_DVFS_ADR1] = 0xf0,
  859. [PWRAP_DVFS_WDATA1] = 0xf4,
  860. [PWRAP_DVFS_ADR2] = 0xf8,
  861. [PWRAP_DVFS_WDATA2] = 0xfc,
  862. [PWRAP_DVFS_ADR3] = 0x100,
  863. [PWRAP_DVFS_WDATA3] = 0x104,
  864. [PWRAP_DVFS_ADR4] = 0x108,
  865. [PWRAP_DVFS_WDATA4] = 0x10c,
  866. [PWRAP_DVFS_ADR5] = 0x110,
  867. [PWRAP_DVFS_WDATA5] = 0x114,
  868. [PWRAP_DVFS_ADR6] = 0x118,
  869. [PWRAP_DVFS_WDATA6] = 0x11c,
  870. [PWRAP_DVFS_ADR7] = 0x120,
  871. [PWRAP_DVFS_WDATA7] = 0x124,
  872. [PWRAP_SPMINF_STA] = 0x128,
  873. [PWRAP_CIPHER_KEY_SEL] = 0x12c,
  874. [PWRAP_CIPHER_IV_SEL] = 0x130,
  875. [PWRAP_CIPHER_EN] = 0x134,
  876. [PWRAP_CIPHER_RDY] = 0x138,
  877. [PWRAP_CIPHER_MODE] = 0x13c,
  878. [PWRAP_CIPHER_SWRST] = 0x140,
  879. [PWRAP_DCM_EN] = 0x144,
  880. [PWRAP_DCM_DBC_PRD] = 0x148,
  881. };
  882. static int mt8183_regs[] = {
  883. [PWRAP_MUX_SEL] = 0x0,
  884. [PWRAP_WRAP_EN] = 0x4,
  885. [PWRAP_DIO_EN] = 0x8,
  886. [PWRAP_SI_SAMPLE_CTRL] = 0xC,
  887. [PWRAP_RDDMY] = 0x14,
  888. [PWRAP_CSHEXT_WRITE] = 0x18,
  889. [PWRAP_CSHEXT_READ] = 0x1C,
  890. [PWRAP_CSLEXT_WRITE] = 0x20,
  891. [PWRAP_CSLEXT_READ] = 0x24,
  892. [PWRAP_EXT_CK_WRITE] = 0x28,
  893. [PWRAP_STAUPD_CTRL] = 0x30,
  894. [PWRAP_STAUPD_GRPEN] = 0x34,
  895. [PWRAP_EINT_STA0_ADR] = 0x38,
  896. [PWRAP_HARB_HPRIO] = 0x5C,
  897. [PWRAP_HIPRIO_ARB_EN] = 0x60,
  898. [PWRAP_MAN_EN] = 0x70,
  899. [PWRAP_MAN_CMD] = 0x74,
  900. [PWRAP_WACS0_EN] = 0x80,
  901. [PWRAP_INIT_DONE0] = 0x84,
  902. [PWRAP_WACS1_EN] = 0x88,
  903. [PWRAP_INIT_DONE1] = 0x8C,
  904. [PWRAP_WACS2_EN] = 0x90,
  905. [PWRAP_INIT_DONE2] = 0x94,
  906. [PWRAP_WACS_P2P_EN] = 0xA0,
  907. [PWRAP_INIT_DONE_P2P] = 0xA4,
  908. [PWRAP_WACS_MD32_EN] = 0xA8,
  909. [PWRAP_INIT_DONE_MD32] = 0xAC,
  910. [PWRAP_INT_EN] = 0xB0,
  911. [PWRAP_INT_FLG] = 0xB8,
  912. [PWRAP_INT_CLR] = 0xBC,
  913. [PWRAP_INT1_EN] = 0xC0,
  914. [PWRAP_INT1_FLG] = 0xC8,
  915. [PWRAP_INT1_CLR] = 0xCC,
  916. [PWRAP_SIG_ADR] = 0xD0,
  917. [PWRAP_CRC_EN] = 0xE0,
  918. [PWRAP_TIMER_EN] = 0xE4,
  919. [PWRAP_WDT_UNIT] = 0xEC,
  920. [PWRAP_WDT_SRC_EN] = 0xF0,
  921. [PWRAP_WDT_SRC_EN_1] = 0xF4,
  922. [PWRAP_INT_GPS_AUXADC_CMD_ADDR] = 0x1DC,
  923. [PWRAP_INT_GPS_AUXADC_CMD] = 0x1E0,
  924. [PWRAP_INT_GPS_AUXADC_RDATA_ADDR] = 0x1E4,
  925. [PWRAP_EXT_GPS_AUXADC_RDATA_ADDR] = 0x1E8,
  926. [PWRAP_GPSINF_0_STA] = 0x1EC,
  927. [PWRAP_GPSINF_1_STA] = 0x1F0,
  928. [PWRAP_WACS2_CMD] = 0xC20,
  929. [PWRAP_WACS2_RDATA] = 0xC24,
  930. [PWRAP_WACS2_VLDCLR] = 0xC28,
  931. };
  932. static int mt8195_regs[] = {
  933. [PWRAP_INIT_DONE2] = 0x0,
  934. [PWRAP_STAUPD_CTRL] = 0x4C,
  935. [PWRAP_TIMER_EN] = 0x3E4,
  936. [PWRAP_INT_EN] = 0x420,
  937. [PWRAP_INT_FLG] = 0x428,
  938. [PWRAP_INT_CLR] = 0x42C,
  939. [PWRAP_INT1_EN] = 0x450,
  940. [PWRAP_INT1_FLG] = 0x458,
  941. [PWRAP_INT1_CLR] = 0x45C,
  942. [PWRAP_WACS2_CMD] = 0x880,
  943. [PWRAP_SWINF_2_WDATA_31_0] = 0x884,
  944. [PWRAP_SWINF_2_RDATA_31_0] = 0x894,
  945. [PWRAP_WACS2_VLDCLR] = 0x8A4,
  946. [PWRAP_WACS2_RDATA] = 0x8A8,
  947. };
  948. static int mt8516_regs[] = {
  949. [PWRAP_MUX_SEL] = 0x0,
  950. [PWRAP_WRAP_EN] = 0x4,
  951. [PWRAP_DIO_EN] = 0x8,
  952. [PWRAP_SIDLY] = 0xc,
  953. [PWRAP_RDDMY] = 0x10,
  954. [PWRAP_SI_CK_CON] = 0x14,
  955. [PWRAP_CSHEXT_WRITE] = 0x18,
  956. [PWRAP_CSHEXT_READ] = 0x1c,
  957. [PWRAP_CSLEXT_START] = 0x20,
  958. [PWRAP_CSLEXT_END] = 0x24,
  959. [PWRAP_STAUPD_PRD] = 0x28,
  960. [PWRAP_STAUPD_GRPEN] = 0x2c,
  961. [PWRAP_STAUPD_MAN_TRIG] = 0x40,
  962. [PWRAP_STAUPD_STA] = 0x44,
  963. [PWRAP_WRAP_STA] = 0x48,
  964. [PWRAP_HARB_INIT] = 0x4c,
  965. [PWRAP_HARB_HPRIO] = 0x50,
  966. [PWRAP_HIPRIO_ARB_EN] = 0x54,
  967. [PWRAP_HARB_STA0] = 0x58,
  968. [PWRAP_HARB_STA1] = 0x5c,
  969. [PWRAP_MAN_EN] = 0x60,
  970. [PWRAP_MAN_CMD] = 0x64,
  971. [PWRAP_MAN_RDATA] = 0x68,
  972. [PWRAP_MAN_VLDCLR] = 0x6c,
  973. [PWRAP_WACS0_EN] = 0x70,
  974. [PWRAP_INIT_DONE0] = 0x74,
  975. [PWRAP_WACS0_CMD] = 0x78,
  976. [PWRAP_WACS0_RDATA] = 0x7c,
  977. [PWRAP_WACS0_VLDCLR] = 0x80,
  978. [PWRAP_WACS1_EN] = 0x84,
  979. [PWRAP_INIT_DONE1] = 0x88,
  980. [PWRAP_WACS1_CMD] = 0x8c,
  981. [PWRAP_WACS1_RDATA] = 0x90,
  982. [PWRAP_WACS1_VLDCLR] = 0x94,
  983. [PWRAP_WACS2_EN] = 0x98,
  984. [PWRAP_INIT_DONE2] = 0x9c,
  985. [PWRAP_WACS2_CMD] = 0xa0,
  986. [PWRAP_WACS2_RDATA] = 0xa4,
  987. [PWRAP_WACS2_VLDCLR] = 0xa8,
  988. [PWRAP_INT_EN] = 0xac,
  989. [PWRAP_INT_FLG_RAW] = 0xb0,
  990. [PWRAP_INT_FLG] = 0xb4,
  991. [PWRAP_INT_CLR] = 0xb8,
  992. [PWRAP_SIG_ADR] = 0xbc,
  993. [PWRAP_SIG_MODE] = 0xc0,
  994. [PWRAP_SIG_VALUE] = 0xc4,
  995. [PWRAP_SIG_ERRVAL] = 0xc8,
  996. [PWRAP_CRC_EN] = 0xcc,
  997. [PWRAP_TIMER_EN] = 0xd0,
  998. [PWRAP_TIMER_STA] = 0xd4,
  999. [PWRAP_WDT_UNIT] = 0xd8,
  1000. [PWRAP_WDT_SRC_EN] = 0xdc,
  1001. [PWRAP_WDT_FLG] = 0xe0,
  1002. [PWRAP_DEBUG_INT_SEL] = 0xe4,
  1003. [PWRAP_DVFS_ADR0] = 0xe8,
  1004. [PWRAP_DVFS_WDATA0] = 0xec,
  1005. [PWRAP_DVFS_ADR1] = 0xf0,
  1006. [PWRAP_DVFS_WDATA1] = 0xf4,
  1007. [PWRAP_DVFS_ADR2] = 0xf8,
  1008. [PWRAP_DVFS_WDATA2] = 0xfc,
  1009. [PWRAP_DVFS_ADR3] = 0x100,
  1010. [PWRAP_DVFS_WDATA3] = 0x104,
  1011. [PWRAP_DVFS_ADR4] = 0x108,
  1012. [PWRAP_DVFS_WDATA4] = 0x10c,
  1013. [PWRAP_DVFS_ADR5] = 0x110,
  1014. [PWRAP_DVFS_WDATA5] = 0x114,
  1015. [PWRAP_DVFS_ADR6] = 0x118,
  1016. [PWRAP_DVFS_WDATA6] = 0x11c,
  1017. [PWRAP_DVFS_ADR7] = 0x120,
  1018. [PWRAP_DVFS_WDATA7] = 0x124,
  1019. [PWRAP_SPMINF_STA] = 0x128,
  1020. [PWRAP_CIPHER_KEY_SEL] = 0x12c,
  1021. [PWRAP_CIPHER_IV_SEL] = 0x130,
  1022. [PWRAP_CIPHER_EN] = 0x134,
  1023. [PWRAP_CIPHER_RDY] = 0x138,
  1024. [PWRAP_CIPHER_MODE] = 0x13c,
  1025. [PWRAP_CIPHER_SWRST] = 0x140,
  1026. [PWRAP_DCM_EN] = 0x144,
  1027. [PWRAP_DCM_DBC_PRD] = 0x148,
  1028. [PWRAP_SW_RST] = 0x168,
  1029. [PWRAP_OP_TYPE] = 0x16c,
  1030. [PWRAP_MSB_FIRST] = 0x170,
  1031. };
  1032. static int mt8186_regs[] = {
  1033. [PWRAP_MUX_SEL] = 0x0,
  1034. [PWRAP_WRAP_EN] = 0x4,
  1035. [PWRAP_DIO_EN] = 0x8,
  1036. [PWRAP_RDDMY] = 0x20,
  1037. [PWRAP_CSHEXT_WRITE] = 0x24,
  1038. [PWRAP_CSHEXT_READ] = 0x28,
  1039. [PWRAP_CSLEXT_WRITE] = 0x2C,
  1040. [PWRAP_CSLEXT_READ] = 0x30,
  1041. [PWRAP_EXT_CK_WRITE] = 0x34,
  1042. [PWRAP_STAUPD_CTRL] = 0x3C,
  1043. [PWRAP_STAUPD_GRPEN] = 0x40,
  1044. [PWRAP_EINT_STA0_ADR] = 0x44,
  1045. [PWRAP_EINT_STA1_ADR] = 0x48,
  1046. [PWRAP_INT_CLR] = 0xC8,
  1047. [PWRAP_INT_FLG] = 0xC4,
  1048. [PWRAP_MAN_EN] = 0x7C,
  1049. [PWRAP_MAN_CMD] = 0x80,
  1050. [PWRAP_WACS0_EN] = 0x8C,
  1051. [PWRAP_WACS1_EN] = 0x94,
  1052. [PWRAP_WACS2_EN] = 0x9C,
  1053. [PWRAP_INIT_DONE0] = 0x90,
  1054. [PWRAP_INIT_DONE1] = 0x98,
  1055. [PWRAP_INIT_DONE2] = 0xA0,
  1056. [PWRAP_INT_EN] = 0xBC,
  1057. [PWRAP_INT1_EN] = 0xCC,
  1058. [PWRAP_INT1_FLG] = 0xD4,
  1059. [PWRAP_INT1_CLR] = 0xD8,
  1060. [PWRAP_TIMER_EN] = 0xF0,
  1061. [PWRAP_WDT_UNIT] = 0xF8,
  1062. [PWRAP_WDT_SRC_EN] = 0xFC,
  1063. [PWRAP_WDT_SRC_EN_1] = 0x100,
  1064. [PWRAP_WDT_FLG] = 0x104,
  1065. [PWRAP_SPMINF_STA] = 0x1B4,
  1066. [PWRAP_DCM_EN] = 0x1EC,
  1067. [PWRAP_DCM_DBC_PRD] = 0x1F0,
  1068. [PWRAP_GPSINF_0_STA] = 0x204,
  1069. [PWRAP_GPSINF_1_STA] = 0x208,
  1070. [PWRAP_WACS0_CMD] = 0xC00,
  1071. [PWRAP_WACS0_RDATA] = 0xC04,
  1072. [PWRAP_WACS0_VLDCLR] = 0xC08,
  1073. [PWRAP_WACS1_CMD] = 0xC10,
  1074. [PWRAP_WACS1_RDATA] = 0xC14,
  1075. [PWRAP_WACS1_VLDCLR] = 0xC18,
  1076. [PWRAP_WACS2_CMD] = 0xC20,
  1077. [PWRAP_WACS2_RDATA] = 0xC24,
  1078. [PWRAP_WACS2_VLDCLR] = 0xC28,
  1079. };
  1080. enum pmic_type {
  1081. PMIC_MT6323,
  1082. PMIC_MT6351,
  1083. PMIC_MT6357,
  1084. PMIC_MT6358,
  1085. PMIC_MT6359,
  1086. PMIC_MT6380,
  1087. PMIC_MT6397,
  1088. };
  1089. enum pwrap_type {
  1090. PWRAP_MT2701,
  1091. PWRAP_MT6765,
  1092. PWRAP_MT6779,
  1093. PWRAP_MT6797,
  1094. PWRAP_MT6873,
  1095. PWRAP_MT7622,
  1096. PWRAP_MT8135,
  1097. PWRAP_MT8173,
  1098. PWRAP_MT8183,
  1099. PWRAP_MT8186,
  1100. PWRAP_MT8195,
  1101. PWRAP_MT8516,
  1102. };
  1103. struct pmic_wrapper;
  1104. struct pwrap_slv_regops {
  1105. const struct regmap_config *regmap;
  1106. /*
  1107. * pwrap operations are highly associated with the PMIC types,
  1108. * so the pointers added increases flexibility allowing determination
  1109. * which type is used by the detection through device tree.
  1110. */
  1111. int (*pwrap_read)(struct pmic_wrapper *wrp, u32 adr, u32 *rdata);
  1112. int (*pwrap_write)(struct pmic_wrapper *wrp, u32 adr, u32 wdata);
  1113. };
  1114. struct pwrap_slv_type {
  1115. const u32 *dew_regs;
  1116. enum pmic_type type;
  1117. const struct pwrap_slv_regops *regops;
  1118. /* Flags indicating the capability for the target slave */
  1119. u32 caps;
  1120. };
  1121. struct pmic_wrapper {
  1122. struct device *dev;
  1123. void __iomem *base;
  1124. struct regmap *regmap;
  1125. const struct pmic_wrapper_type *master;
  1126. const struct pwrap_slv_type *slave;
  1127. struct clk *clk_spi;
  1128. struct clk *clk_wrap;
  1129. struct reset_control *rstc;
  1130. struct reset_control *rstc_bridge;
  1131. void __iomem *bridge_base;
  1132. };
  1133. struct pmic_wrapper_type {
  1134. int *regs;
  1135. enum pwrap_type type;
  1136. u32 arb_en_all;
  1137. u32 int_en_all;
  1138. u32 int1_en_all;
  1139. u32 spi_w;
  1140. u32 wdt_src;
  1141. /* Flags indicating the capability for the target pwrap */
  1142. u32 caps;
  1143. int (*init_reg_clock)(struct pmic_wrapper *wrp);
  1144. int (*init_soc_specific)(struct pmic_wrapper *wrp);
  1145. };
  1146. static u32 pwrap_readl(struct pmic_wrapper *wrp, enum pwrap_regs reg)
  1147. {
  1148. return readl(wrp->base + wrp->master->regs[reg]);
  1149. }
  1150. static void pwrap_writel(struct pmic_wrapper *wrp, u32 val, enum pwrap_regs reg)
  1151. {
  1152. writel(val, wrp->base + wrp->master->regs[reg]);
  1153. }
  1154. static u32 pwrap_get_fsm_state(struct pmic_wrapper *wrp)
  1155. {
  1156. u32 val;
  1157. val = pwrap_readl(wrp, PWRAP_WACS2_RDATA);
  1158. if (HAS_CAP(wrp->master->caps, PWRAP_CAP_ARB))
  1159. return PWRAP_GET_WACS_ARB_FSM(val);
  1160. else
  1161. return PWRAP_GET_WACS_FSM(val);
  1162. }
  1163. static bool pwrap_is_fsm_idle(struct pmic_wrapper *wrp)
  1164. {
  1165. return pwrap_get_fsm_state(wrp) == PWRAP_WACS_FSM_IDLE;
  1166. }
  1167. static bool pwrap_is_fsm_vldclr(struct pmic_wrapper *wrp)
  1168. {
  1169. return pwrap_get_fsm_state(wrp) == PWRAP_WACS_FSM_WFVLDCLR;
  1170. }
  1171. /*
  1172. * Timeout issue sometimes caused by the last read command
  1173. * failed because pmic wrap could not got the FSM_VLDCLR
  1174. * in time after finishing WACS2_CMD. It made state machine
  1175. * still on FSM_VLDCLR and timeout next time.
  1176. * Check the status of FSM and clear the vldclr to recovery the
  1177. * error.
  1178. */
  1179. static inline void pwrap_leave_fsm_vldclr(struct pmic_wrapper *wrp)
  1180. {
  1181. if (pwrap_is_fsm_vldclr(wrp))
  1182. pwrap_writel(wrp, 1, PWRAP_WACS2_VLDCLR);
  1183. }
  1184. static bool pwrap_is_sync_idle(struct pmic_wrapper *wrp)
  1185. {
  1186. return pwrap_readl(wrp, PWRAP_WACS2_RDATA) & PWRAP_STATE_SYNC_IDLE0;
  1187. }
  1188. static bool pwrap_is_fsm_idle_and_sync_idle(struct pmic_wrapper *wrp)
  1189. {
  1190. u32 val = pwrap_readl(wrp, PWRAP_WACS2_RDATA);
  1191. return (PWRAP_GET_WACS_FSM(val) == PWRAP_WACS_FSM_IDLE) &&
  1192. (val & PWRAP_STATE_SYNC_IDLE0);
  1193. }
  1194. static int pwrap_read16(struct pmic_wrapper *wrp, u32 adr, u32 *rdata)
  1195. {
  1196. bool tmp;
  1197. int ret;
  1198. u32 val;
  1199. ret = readx_poll_timeout(pwrap_is_fsm_idle, wrp, tmp, tmp,
  1200. PWRAP_POLL_DELAY_US, PWRAP_POLL_TIMEOUT_US);
  1201. if (ret) {
  1202. pwrap_leave_fsm_vldclr(wrp);
  1203. return ret;
  1204. }
  1205. if (HAS_CAP(wrp->master->caps, PWRAP_CAP_ARB))
  1206. val = adr;
  1207. else
  1208. val = (adr >> 1) << 16;
  1209. pwrap_writel(wrp, val, PWRAP_WACS2_CMD);
  1210. ret = readx_poll_timeout(pwrap_is_fsm_vldclr, wrp, tmp, tmp,
  1211. PWRAP_POLL_DELAY_US, PWRAP_POLL_TIMEOUT_US);
  1212. if (ret)
  1213. return ret;
  1214. if (HAS_CAP(wrp->master->caps, PWRAP_CAP_ARB))
  1215. val = pwrap_readl(wrp, PWRAP_SWINF_2_RDATA_31_0);
  1216. else
  1217. val = pwrap_readl(wrp, PWRAP_WACS2_RDATA);
  1218. *rdata = PWRAP_GET_WACS_RDATA(val);
  1219. pwrap_writel(wrp, 1, PWRAP_WACS2_VLDCLR);
  1220. return 0;
  1221. }
  1222. static int pwrap_read32(struct pmic_wrapper *wrp, u32 adr, u32 *rdata)
  1223. {
  1224. bool tmp;
  1225. int ret, msb;
  1226. *rdata = 0;
  1227. for (msb = 0; msb < 2; msb++) {
  1228. ret = readx_poll_timeout(pwrap_is_fsm_idle, wrp, tmp, tmp,
  1229. PWRAP_POLL_DELAY_US, PWRAP_POLL_TIMEOUT_US);
  1230. if (ret) {
  1231. pwrap_leave_fsm_vldclr(wrp);
  1232. return ret;
  1233. }
  1234. pwrap_writel(wrp, ((msb << 30) | (adr << 16)),
  1235. PWRAP_WACS2_CMD);
  1236. ret = readx_poll_timeout(pwrap_is_fsm_vldclr, wrp, tmp, tmp,
  1237. PWRAP_POLL_DELAY_US, PWRAP_POLL_TIMEOUT_US);
  1238. if (ret)
  1239. return ret;
  1240. *rdata += (PWRAP_GET_WACS_RDATA(pwrap_readl(wrp,
  1241. PWRAP_WACS2_RDATA)) << (16 * msb));
  1242. pwrap_writel(wrp, 1, PWRAP_WACS2_VLDCLR);
  1243. }
  1244. return 0;
  1245. }
  1246. static int pwrap_read(struct pmic_wrapper *wrp, u32 adr, u32 *rdata)
  1247. {
  1248. return wrp->slave->regops->pwrap_read(wrp, adr, rdata);
  1249. }
  1250. static int pwrap_write16(struct pmic_wrapper *wrp, u32 adr, u32 wdata)
  1251. {
  1252. bool tmp;
  1253. int ret;
  1254. ret = readx_poll_timeout(pwrap_is_fsm_idle, wrp, tmp, tmp,
  1255. PWRAP_POLL_DELAY_US, PWRAP_POLL_TIMEOUT_US);
  1256. if (ret) {
  1257. pwrap_leave_fsm_vldclr(wrp);
  1258. return ret;
  1259. }
  1260. if (HAS_CAP(wrp->master->caps, PWRAP_CAP_ARB)) {
  1261. pwrap_writel(wrp, wdata, PWRAP_SWINF_2_WDATA_31_0);
  1262. pwrap_writel(wrp, BIT(29) | adr, PWRAP_WACS2_CMD);
  1263. } else {
  1264. pwrap_writel(wrp, BIT(31) | ((adr >> 1) << 16) | wdata,
  1265. PWRAP_WACS2_CMD);
  1266. }
  1267. return 0;
  1268. }
  1269. static int pwrap_write32(struct pmic_wrapper *wrp, u32 adr, u32 wdata)
  1270. {
  1271. bool tmp;
  1272. int ret, msb, rdata;
  1273. for (msb = 0; msb < 2; msb++) {
  1274. ret = readx_poll_timeout(pwrap_is_fsm_idle, wrp, tmp, tmp,
  1275. PWRAP_POLL_DELAY_US, PWRAP_POLL_TIMEOUT_US);
  1276. if (ret) {
  1277. pwrap_leave_fsm_vldclr(wrp);
  1278. return ret;
  1279. }
  1280. pwrap_writel(wrp, (1 << 31) | (msb << 30) | (adr << 16) |
  1281. ((wdata >> (msb * 16)) & 0xffff),
  1282. PWRAP_WACS2_CMD);
  1283. /*
  1284. * The pwrap_read operation is the requirement of hardware used
  1285. * for the synchronization between two successive 16-bit
  1286. * pwrap_writel operations composing one 32-bit bus writing.
  1287. * Otherwise, we'll find the result fails on the lower 16-bit
  1288. * pwrap writing.
  1289. */
  1290. if (!msb)
  1291. pwrap_read(wrp, adr, &rdata);
  1292. }
  1293. return 0;
  1294. }
  1295. static int pwrap_write(struct pmic_wrapper *wrp, u32 adr, u32 wdata)
  1296. {
  1297. return wrp->slave->regops->pwrap_write(wrp, adr, wdata);
  1298. }
  1299. static int pwrap_regmap_read(void *context, u32 adr, u32 *rdata)
  1300. {
  1301. return pwrap_read(context, adr, rdata);
  1302. }
  1303. static int pwrap_regmap_write(void *context, u32 adr, u32 wdata)
  1304. {
  1305. return pwrap_write(context, adr, wdata);
  1306. }
  1307. static int pwrap_reset_spislave(struct pmic_wrapper *wrp)
  1308. {
  1309. bool tmp;
  1310. int ret, i;
  1311. pwrap_writel(wrp, 0, PWRAP_HIPRIO_ARB_EN);
  1312. pwrap_writel(wrp, 0, PWRAP_WRAP_EN);
  1313. pwrap_writel(wrp, 1, PWRAP_MUX_SEL);
  1314. pwrap_writel(wrp, 1, PWRAP_MAN_EN);
  1315. pwrap_writel(wrp, 0, PWRAP_DIO_EN);
  1316. pwrap_writel(wrp, wrp->master->spi_w | PWRAP_MAN_CMD_OP_CSL,
  1317. PWRAP_MAN_CMD);
  1318. pwrap_writel(wrp, wrp->master->spi_w | PWRAP_MAN_CMD_OP_OUTS,
  1319. PWRAP_MAN_CMD);
  1320. pwrap_writel(wrp, wrp->master->spi_w | PWRAP_MAN_CMD_OP_CSH,
  1321. PWRAP_MAN_CMD);
  1322. for (i = 0; i < 4; i++)
  1323. pwrap_writel(wrp, wrp->master->spi_w | PWRAP_MAN_CMD_OP_OUTS,
  1324. PWRAP_MAN_CMD);
  1325. ret = readx_poll_timeout(pwrap_is_sync_idle, wrp, tmp, tmp,
  1326. PWRAP_POLL_DELAY_US, PWRAP_POLL_TIMEOUT_US);
  1327. if (ret) {
  1328. dev_err(wrp->dev, "%s fail, ret=%d\n", __func__, ret);
  1329. return ret;
  1330. }
  1331. pwrap_writel(wrp, 0, PWRAP_MAN_EN);
  1332. pwrap_writel(wrp, 0, PWRAP_MUX_SEL);
  1333. return 0;
  1334. }
  1335. /*
  1336. * pwrap_init_sidly - configure serial input delay
  1337. *
  1338. * This configures the serial input delay. We can configure 0, 2, 4 or 6ns
  1339. * delay. Do a read test with all possible values and chose the best delay.
  1340. */
  1341. static int pwrap_init_sidly(struct pmic_wrapper *wrp)
  1342. {
  1343. u32 rdata;
  1344. u32 i;
  1345. u32 pass = 0;
  1346. signed char dly[16] = {
  1347. -1, 0, 1, 0, 2, -1, 1, 1, 3, -1, -1, -1, 3, -1, 2, 1
  1348. };
  1349. for (i = 0; i < 4; i++) {
  1350. pwrap_writel(wrp, i, PWRAP_SIDLY);
  1351. pwrap_read(wrp, wrp->slave->dew_regs[PWRAP_DEW_READ_TEST],
  1352. &rdata);
  1353. if (rdata == PWRAP_DEW_READ_TEST_VAL) {
  1354. dev_dbg(wrp->dev, "[Read Test] pass, SIDLY=%x\n", i);
  1355. pass |= 1 << i;
  1356. }
  1357. }
  1358. if (dly[pass] < 0) {
  1359. dev_err(wrp->dev, "sidly pass range 0x%x not continuous\n",
  1360. pass);
  1361. return -EIO;
  1362. }
  1363. pwrap_writel(wrp, dly[pass], PWRAP_SIDLY);
  1364. return 0;
  1365. }
  1366. static int pwrap_init_dual_io(struct pmic_wrapper *wrp)
  1367. {
  1368. int ret;
  1369. bool tmp;
  1370. u32 rdata;
  1371. /* Enable dual IO mode */
  1372. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_DIO_EN], 1);
  1373. /* Check IDLE & INIT_DONE in advance */
  1374. ret = readx_poll_timeout(pwrap_is_fsm_idle_and_sync_idle, wrp, tmp, tmp,
  1375. PWRAP_POLL_DELAY_US, PWRAP_POLL_TIMEOUT_US);
  1376. if (ret) {
  1377. dev_err(wrp->dev, "%s fail, ret=%d\n", __func__, ret);
  1378. return ret;
  1379. }
  1380. pwrap_writel(wrp, 1, PWRAP_DIO_EN);
  1381. /* Read Test */
  1382. pwrap_read(wrp,
  1383. wrp->slave->dew_regs[PWRAP_DEW_READ_TEST], &rdata);
  1384. if (rdata != PWRAP_DEW_READ_TEST_VAL) {
  1385. dev_err(wrp->dev,
  1386. "Read failed on DIO mode: 0x%04x!=0x%04x\n",
  1387. PWRAP_DEW_READ_TEST_VAL, rdata);
  1388. return -EFAULT;
  1389. }
  1390. return 0;
  1391. }
  1392. /*
  1393. * pwrap_init_chip_select_ext is used to configure CS extension time for each
  1394. * phase during data transactions on the pwrap bus.
  1395. */
  1396. static void pwrap_init_chip_select_ext(struct pmic_wrapper *wrp, u8 hext_write,
  1397. u8 hext_read, u8 lext_start,
  1398. u8 lext_end)
  1399. {
  1400. /*
  1401. * After finishing a write and read transaction, extends CS high time
  1402. * to be at least xT of BUS CLK as hext_write and hext_read specifies
  1403. * respectively.
  1404. */
  1405. pwrap_writel(wrp, hext_write, PWRAP_CSHEXT_WRITE);
  1406. pwrap_writel(wrp, hext_read, PWRAP_CSHEXT_READ);
  1407. /*
  1408. * Extends CS low time after CSL and before CSH command to be at
  1409. * least xT of BUS CLK as lext_start and lext_end specifies
  1410. * respectively.
  1411. */
  1412. pwrap_writel(wrp, lext_start, PWRAP_CSLEXT_START);
  1413. pwrap_writel(wrp, lext_end, PWRAP_CSLEXT_END);
  1414. }
  1415. static int pwrap_common_init_reg_clock(struct pmic_wrapper *wrp)
  1416. {
  1417. switch (wrp->master->type) {
  1418. case PWRAP_MT8173:
  1419. pwrap_init_chip_select_ext(wrp, 0, 4, 2, 2);
  1420. break;
  1421. case PWRAP_MT8135:
  1422. pwrap_writel(wrp, 0x4, PWRAP_CSHEXT);
  1423. pwrap_init_chip_select_ext(wrp, 0, 4, 0, 0);
  1424. break;
  1425. default:
  1426. break;
  1427. }
  1428. return 0;
  1429. }
  1430. static int pwrap_mt2701_init_reg_clock(struct pmic_wrapper *wrp)
  1431. {
  1432. switch (wrp->slave->type) {
  1433. case PMIC_MT6397:
  1434. pwrap_writel(wrp, 0xc, PWRAP_RDDMY);
  1435. pwrap_init_chip_select_ext(wrp, 4, 0, 2, 2);
  1436. break;
  1437. case PMIC_MT6323:
  1438. pwrap_writel(wrp, 0x8, PWRAP_RDDMY);
  1439. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_RDDMY_NO],
  1440. 0x8);
  1441. pwrap_init_chip_select_ext(wrp, 5, 0, 2, 2);
  1442. break;
  1443. default:
  1444. break;
  1445. }
  1446. return 0;
  1447. }
  1448. static bool pwrap_is_cipher_ready(struct pmic_wrapper *wrp)
  1449. {
  1450. return pwrap_readl(wrp, PWRAP_CIPHER_RDY) & 1;
  1451. }
  1452. static bool pwrap_is_pmic_cipher_ready(struct pmic_wrapper *wrp)
  1453. {
  1454. u32 rdata;
  1455. int ret;
  1456. ret = pwrap_read(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_RDY],
  1457. &rdata);
  1458. if (ret)
  1459. return false;
  1460. return rdata == 1;
  1461. }
  1462. static int pwrap_init_cipher(struct pmic_wrapper *wrp)
  1463. {
  1464. int ret;
  1465. bool tmp;
  1466. u32 rdata = 0;
  1467. pwrap_writel(wrp, 0x1, PWRAP_CIPHER_SWRST);
  1468. pwrap_writel(wrp, 0x0, PWRAP_CIPHER_SWRST);
  1469. pwrap_writel(wrp, 0x1, PWRAP_CIPHER_KEY_SEL);
  1470. pwrap_writel(wrp, 0x2, PWRAP_CIPHER_IV_SEL);
  1471. switch (wrp->master->type) {
  1472. case PWRAP_MT8135:
  1473. pwrap_writel(wrp, 1, PWRAP_CIPHER_LOAD);
  1474. pwrap_writel(wrp, 1, PWRAP_CIPHER_START);
  1475. break;
  1476. case PWRAP_MT2701:
  1477. case PWRAP_MT6765:
  1478. case PWRAP_MT6779:
  1479. case PWRAP_MT6797:
  1480. case PWRAP_MT8173:
  1481. case PWRAP_MT8186:
  1482. case PWRAP_MT8516:
  1483. pwrap_writel(wrp, 1, PWRAP_CIPHER_EN);
  1484. break;
  1485. case PWRAP_MT7622:
  1486. pwrap_writel(wrp, 0, PWRAP_CIPHER_EN);
  1487. break;
  1488. case PWRAP_MT6873:
  1489. case PWRAP_MT8183:
  1490. case PWRAP_MT8195:
  1491. break;
  1492. }
  1493. /* Config cipher mode @PMIC */
  1494. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_SWRST], 0x1);
  1495. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_SWRST], 0x0);
  1496. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_KEY_SEL], 0x1);
  1497. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_IV_SEL], 0x2);
  1498. switch (wrp->slave->type) {
  1499. case PMIC_MT6397:
  1500. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_LOAD],
  1501. 0x1);
  1502. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_START],
  1503. 0x1);
  1504. break;
  1505. case PMIC_MT6323:
  1506. case PMIC_MT6351:
  1507. case PMIC_MT6357:
  1508. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_EN],
  1509. 0x1);
  1510. break;
  1511. default:
  1512. break;
  1513. }
  1514. /* wait for cipher data ready@AP */
  1515. ret = readx_poll_timeout(pwrap_is_cipher_ready, wrp, tmp, tmp,
  1516. PWRAP_POLL_DELAY_US, PWRAP_POLL_TIMEOUT_US);
  1517. if (ret) {
  1518. dev_err(wrp->dev, "cipher data ready@AP fail, ret=%d\n", ret);
  1519. return ret;
  1520. }
  1521. /* wait for cipher data ready@PMIC */
  1522. ret = readx_poll_timeout(pwrap_is_pmic_cipher_ready, wrp, tmp, tmp,
  1523. PWRAP_POLL_DELAY_US, PWRAP_POLL_TIMEOUT_US);
  1524. if (ret) {
  1525. dev_err(wrp->dev,
  1526. "timeout waiting for cipher data ready@PMIC\n");
  1527. return ret;
  1528. }
  1529. /* wait for cipher mode idle */
  1530. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_MODE], 0x1);
  1531. ret = readx_poll_timeout(pwrap_is_fsm_idle_and_sync_idle, wrp, tmp, tmp,
  1532. PWRAP_POLL_DELAY_US, PWRAP_POLL_TIMEOUT_US);
  1533. if (ret) {
  1534. dev_err(wrp->dev, "cipher mode idle fail, ret=%d\n", ret);
  1535. return ret;
  1536. }
  1537. pwrap_writel(wrp, 1, PWRAP_CIPHER_MODE);
  1538. /* Write Test */
  1539. if (pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_WRITE_TEST],
  1540. PWRAP_DEW_WRITE_TEST_VAL) ||
  1541. pwrap_read(wrp, wrp->slave->dew_regs[PWRAP_DEW_WRITE_TEST],
  1542. &rdata) ||
  1543. (rdata != PWRAP_DEW_WRITE_TEST_VAL)) {
  1544. dev_err(wrp->dev, "rdata=0x%04X\n", rdata);
  1545. return -EFAULT;
  1546. }
  1547. return 0;
  1548. }
  1549. static int pwrap_init_security(struct pmic_wrapper *wrp)
  1550. {
  1551. int ret;
  1552. /* Enable encryption */
  1553. ret = pwrap_init_cipher(wrp);
  1554. if (ret)
  1555. return ret;
  1556. /* Signature checking - using CRC */
  1557. if (pwrap_write(wrp,
  1558. wrp->slave->dew_regs[PWRAP_DEW_CRC_EN], 0x1))
  1559. return -EFAULT;
  1560. pwrap_writel(wrp, 0x1, PWRAP_CRC_EN);
  1561. pwrap_writel(wrp, 0x0, PWRAP_SIG_MODE);
  1562. pwrap_writel(wrp, wrp->slave->dew_regs[PWRAP_DEW_CRC_VAL],
  1563. PWRAP_SIG_ADR);
  1564. pwrap_writel(wrp,
  1565. wrp->master->arb_en_all, PWRAP_HIPRIO_ARB_EN);
  1566. return 0;
  1567. }
  1568. static int pwrap_mt8135_init_soc_specific(struct pmic_wrapper *wrp)
  1569. {
  1570. /* enable pwrap events and pwrap bridge in AP side */
  1571. pwrap_writel(wrp, 0x1, PWRAP_EVENT_IN_EN);
  1572. pwrap_writel(wrp, 0xffff, PWRAP_EVENT_DST_EN);
  1573. writel(0x7f, wrp->bridge_base + PWRAP_MT8135_BRIDGE_IORD_ARB_EN);
  1574. writel(0x1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_WACS3_EN);
  1575. writel(0x1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_WACS4_EN);
  1576. writel(0x1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_WDT_UNIT);
  1577. writel(0xffff, wrp->bridge_base + PWRAP_MT8135_BRIDGE_WDT_SRC_EN);
  1578. writel(0x1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_TIMER_EN);
  1579. writel(0x7ff, wrp->bridge_base + PWRAP_MT8135_BRIDGE_INT_EN);
  1580. /* enable PMIC event out and sources */
  1581. if (pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_EVENT_OUT_EN],
  1582. 0x1) ||
  1583. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_EVENT_SRC_EN],
  1584. 0xffff)) {
  1585. dev_err(wrp->dev, "enable dewrap fail\n");
  1586. return -EFAULT;
  1587. }
  1588. return 0;
  1589. }
  1590. static int pwrap_mt8173_init_soc_specific(struct pmic_wrapper *wrp)
  1591. {
  1592. /* PMIC_DEWRAP enables */
  1593. if (pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_EVENT_OUT_EN],
  1594. 0x1) ||
  1595. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_EVENT_SRC_EN],
  1596. 0xffff)) {
  1597. dev_err(wrp->dev, "enable dewrap fail\n");
  1598. return -EFAULT;
  1599. }
  1600. return 0;
  1601. }
  1602. static int pwrap_mt2701_init_soc_specific(struct pmic_wrapper *wrp)
  1603. {
  1604. /* GPS_INTF initialization */
  1605. switch (wrp->slave->type) {
  1606. case PMIC_MT6323:
  1607. pwrap_writel(wrp, 0x076c, PWRAP_ADC_CMD_ADDR);
  1608. pwrap_writel(wrp, 0x8000, PWRAP_PWRAP_ADC_CMD);
  1609. pwrap_writel(wrp, 0x072c, PWRAP_ADC_RDY_ADDR);
  1610. pwrap_writel(wrp, 0x072e, PWRAP_ADC_RDATA_ADDR1);
  1611. pwrap_writel(wrp, 0x0730, PWRAP_ADC_RDATA_ADDR2);
  1612. break;
  1613. default:
  1614. break;
  1615. }
  1616. return 0;
  1617. }
  1618. static int pwrap_mt7622_init_soc_specific(struct pmic_wrapper *wrp)
  1619. {
  1620. pwrap_writel(wrp, 0, PWRAP_STAUPD_PRD);
  1621. /* enable 2wire SPI master */
  1622. pwrap_writel(wrp, 0x8000000, PWRAP_SPI2_CTRL);
  1623. return 0;
  1624. }
  1625. static int pwrap_mt8183_init_soc_specific(struct pmic_wrapper *wrp)
  1626. {
  1627. pwrap_writel(wrp, 0xf5, PWRAP_STAUPD_GRPEN);
  1628. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CRC_EN], 0x1);
  1629. pwrap_writel(wrp, 1, PWRAP_CRC_EN);
  1630. pwrap_writel(wrp, 0x416, PWRAP_SIG_ADR);
  1631. pwrap_writel(wrp, 0x42e, PWRAP_EINT_STA0_ADR);
  1632. pwrap_writel(wrp, 1, PWRAP_WACS_P2P_EN);
  1633. pwrap_writel(wrp, 1, PWRAP_WACS_MD32_EN);
  1634. pwrap_writel(wrp, 1, PWRAP_INIT_DONE_P2P);
  1635. pwrap_writel(wrp, 1, PWRAP_INIT_DONE_MD32);
  1636. return 0;
  1637. }
  1638. static int pwrap_init(struct pmic_wrapper *wrp)
  1639. {
  1640. int ret;
  1641. if (wrp->rstc)
  1642. reset_control_reset(wrp->rstc);
  1643. if (wrp->rstc_bridge)
  1644. reset_control_reset(wrp->rstc_bridge);
  1645. if (wrp->master->type == PWRAP_MT8173) {
  1646. /* Enable DCM */
  1647. pwrap_writel(wrp, 3, PWRAP_DCM_EN);
  1648. pwrap_writel(wrp, 0, PWRAP_DCM_DBC_PRD);
  1649. }
  1650. if (HAS_CAP(wrp->slave->caps, PWRAP_SLV_CAP_SPI)) {
  1651. /* Reset SPI slave */
  1652. ret = pwrap_reset_spislave(wrp);
  1653. if (ret)
  1654. return ret;
  1655. }
  1656. pwrap_writel(wrp, 1, PWRAP_WRAP_EN);
  1657. pwrap_writel(wrp, wrp->master->arb_en_all, PWRAP_HIPRIO_ARB_EN);
  1658. pwrap_writel(wrp, 1, PWRAP_WACS2_EN);
  1659. ret = wrp->master->init_reg_clock(wrp);
  1660. if (ret)
  1661. return ret;
  1662. if (HAS_CAP(wrp->slave->caps, PWRAP_SLV_CAP_SPI)) {
  1663. /* Setup serial input delay */
  1664. ret = pwrap_init_sidly(wrp);
  1665. if (ret)
  1666. return ret;
  1667. }
  1668. if (HAS_CAP(wrp->slave->caps, PWRAP_SLV_CAP_DUALIO)) {
  1669. /* Enable dual I/O mode */
  1670. ret = pwrap_init_dual_io(wrp);
  1671. if (ret)
  1672. return ret;
  1673. }
  1674. if (HAS_CAP(wrp->slave->caps, PWRAP_SLV_CAP_SECURITY)) {
  1675. /* Enable security on bus */
  1676. ret = pwrap_init_security(wrp);
  1677. if (ret)
  1678. return ret;
  1679. }
  1680. if (wrp->master->type == PWRAP_MT8135)
  1681. pwrap_writel(wrp, 0x7, PWRAP_RRARB_EN);
  1682. pwrap_writel(wrp, 0x1, PWRAP_WACS0_EN);
  1683. pwrap_writel(wrp, 0x1, PWRAP_WACS1_EN);
  1684. pwrap_writel(wrp, 0x1, PWRAP_WACS2_EN);
  1685. pwrap_writel(wrp, 0x5, PWRAP_STAUPD_PRD);
  1686. pwrap_writel(wrp, 0xff, PWRAP_STAUPD_GRPEN);
  1687. if (wrp->master->init_soc_specific) {
  1688. ret = wrp->master->init_soc_specific(wrp);
  1689. if (ret)
  1690. return ret;
  1691. }
  1692. /* Setup the init done registers */
  1693. pwrap_writel(wrp, 1, PWRAP_INIT_DONE2);
  1694. pwrap_writel(wrp, 1, PWRAP_INIT_DONE0);
  1695. pwrap_writel(wrp, 1, PWRAP_INIT_DONE1);
  1696. if (HAS_CAP(wrp->master->caps, PWRAP_CAP_BRIDGE)) {
  1697. writel(1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_INIT_DONE3);
  1698. writel(1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_INIT_DONE4);
  1699. }
  1700. return 0;
  1701. }
  1702. static irqreturn_t pwrap_interrupt(int irqno, void *dev_id)
  1703. {
  1704. u32 rdata;
  1705. struct pmic_wrapper *wrp = dev_id;
  1706. rdata = pwrap_readl(wrp, PWRAP_INT_FLG);
  1707. dev_err(wrp->dev, "unexpected interrupt int=0x%x\n", rdata);
  1708. pwrap_writel(wrp, 0xffffffff, PWRAP_INT_CLR);
  1709. if (HAS_CAP(wrp->master->caps, PWRAP_CAP_INT1_EN)) {
  1710. rdata = pwrap_readl(wrp, PWRAP_INT1_FLG);
  1711. dev_err(wrp->dev, "unexpected interrupt int1=0x%x\n", rdata);
  1712. pwrap_writel(wrp, 0xffffffff, PWRAP_INT1_CLR);
  1713. }
  1714. return IRQ_HANDLED;
  1715. }
  1716. static const struct regmap_config pwrap_regmap_config16 = {
  1717. .reg_bits = 16,
  1718. .val_bits = 16,
  1719. .reg_stride = 2,
  1720. .reg_read = pwrap_regmap_read,
  1721. .reg_write = pwrap_regmap_write,
  1722. .max_register = 0xffff,
  1723. };
  1724. static const struct regmap_config pwrap_regmap_config32 = {
  1725. .reg_bits = 32,
  1726. .val_bits = 32,
  1727. .reg_stride = 4,
  1728. .reg_read = pwrap_regmap_read,
  1729. .reg_write = pwrap_regmap_write,
  1730. .max_register = 0xffff,
  1731. };
  1732. static const struct pwrap_slv_regops pwrap_regops16 = {
  1733. .pwrap_read = pwrap_read16,
  1734. .pwrap_write = pwrap_write16,
  1735. .regmap = &pwrap_regmap_config16,
  1736. };
  1737. static const struct pwrap_slv_regops pwrap_regops32 = {
  1738. .pwrap_read = pwrap_read32,
  1739. .pwrap_write = pwrap_write32,
  1740. .regmap = &pwrap_regmap_config32,
  1741. };
  1742. static const struct pwrap_slv_type pmic_mt6323 = {
  1743. .dew_regs = mt6323_regs,
  1744. .type = PMIC_MT6323,
  1745. .regops = &pwrap_regops16,
  1746. .caps = PWRAP_SLV_CAP_SPI | PWRAP_SLV_CAP_DUALIO |
  1747. PWRAP_SLV_CAP_SECURITY,
  1748. };
  1749. static const struct pwrap_slv_type pmic_mt6351 = {
  1750. .dew_regs = mt6351_regs,
  1751. .type = PMIC_MT6351,
  1752. .regops = &pwrap_regops16,
  1753. .caps = 0,
  1754. };
  1755. static const struct pwrap_slv_type pmic_mt6357 = {
  1756. .dew_regs = mt6357_regs,
  1757. .type = PMIC_MT6357,
  1758. .regops = &pwrap_regops16,
  1759. .caps = 0,
  1760. };
  1761. static const struct pwrap_slv_type pmic_mt6358 = {
  1762. .dew_regs = mt6358_regs,
  1763. .type = PMIC_MT6358,
  1764. .regops = &pwrap_regops16,
  1765. .caps = PWRAP_SLV_CAP_SPI | PWRAP_SLV_CAP_DUALIO,
  1766. };
  1767. static const struct pwrap_slv_type pmic_mt6359 = {
  1768. .dew_regs = mt6359_regs,
  1769. .type = PMIC_MT6359,
  1770. .regops = &pwrap_regops16,
  1771. .caps = PWRAP_SLV_CAP_DUALIO,
  1772. };
  1773. static const struct pwrap_slv_type pmic_mt6380 = {
  1774. .dew_regs = NULL,
  1775. .type = PMIC_MT6380,
  1776. .regops = &pwrap_regops32,
  1777. .caps = 0,
  1778. };
  1779. static const struct pwrap_slv_type pmic_mt6397 = {
  1780. .dew_regs = mt6397_regs,
  1781. .type = PMIC_MT6397,
  1782. .regops = &pwrap_regops16,
  1783. .caps = PWRAP_SLV_CAP_SPI | PWRAP_SLV_CAP_DUALIO |
  1784. PWRAP_SLV_CAP_SECURITY,
  1785. };
  1786. static const struct of_device_id of_slave_match_tbl[] = {
  1787. { .compatible = "mediatek,mt6323", .data = &pmic_mt6323 },
  1788. { .compatible = "mediatek,mt6351", .data = &pmic_mt6351 },
  1789. { .compatible = "mediatek,mt6357", .data = &pmic_mt6357 },
  1790. { .compatible = "mediatek,mt6358", .data = &pmic_mt6358 },
  1791. { .compatible = "mediatek,mt6359", .data = &pmic_mt6359 },
  1792. /* The MT6380 PMIC only implements a regulator, so we bind it
  1793. * directly instead of using a MFD.
  1794. */
  1795. { .compatible = "mediatek,mt6380-regulator", .data = &pmic_mt6380 },
  1796. { .compatible = "mediatek,mt6397", .data = &pmic_mt6397 },
  1797. { /* sentinel */ }
  1798. };
  1799. MODULE_DEVICE_TABLE(of, of_slave_match_tbl);
  1800. static const struct pmic_wrapper_type pwrap_mt2701 = {
  1801. .regs = mt2701_regs,
  1802. .type = PWRAP_MT2701,
  1803. .arb_en_all = 0x3f,
  1804. .int_en_all = ~(u32)(BIT(31) | BIT(2)),
  1805. .int1_en_all = 0,
  1806. .spi_w = PWRAP_MAN_CMD_SPI_WRITE_NEW,
  1807. .wdt_src = PWRAP_WDT_SRC_MASK_ALL,
  1808. .caps = PWRAP_CAP_RESET | PWRAP_CAP_DCM,
  1809. .init_reg_clock = pwrap_mt2701_init_reg_clock,
  1810. .init_soc_specific = pwrap_mt2701_init_soc_specific,
  1811. };
  1812. static const struct pmic_wrapper_type pwrap_mt6765 = {
  1813. .regs = mt6765_regs,
  1814. .type = PWRAP_MT6765,
  1815. .arb_en_all = 0x3fd35,
  1816. .int_en_all = 0xffffffff,
  1817. .spi_w = PWRAP_MAN_CMD_SPI_WRITE,
  1818. .wdt_src = PWRAP_WDT_SRC_MASK_ALL,
  1819. .caps = PWRAP_CAP_RESET | PWRAP_CAP_DCM,
  1820. .init_reg_clock = pwrap_common_init_reg_clock,
  1821. .init_soc_specific = NULL,
  1822. };
  1823. static const struct pmic_wrapper_type pwrap_mt6779 = {
  1824. .regs = mt6779_regs,
  1825. .type = PWRAP_MT6779,
  1826. .arb_en_all = 0xfbb7f,
  1827. .int_en_all = 0xfffffffe,
  1828. .int1_en_all = 0,
  1829. .spi_w = PWRAP_MAN_CMD_SPI_WRITE,
  1830. .wdt_src = PWRAP_WDT_SRC_MASK_ALL,
  1831. .caps = 0,
  1832. .init_reg_clock = pwrap_common_init_reg_clock,
  1833. .init_soc_specific = NULL,
  1834. };
  1835. static const struct pmic_wrapper_type pwrap_mt6797 = {
  1836. .regs = mt6797_regs,
  1837. .type = PWRAP_MT6797,
  1838. .arb_en_all = 0x01fff,
  1839. .int_en_all = 0xffffffc6,
  1840. .int1_en_all = 0,
  1841. .spi_w = PWRAP_MAN_CMD_SPI_WRITE,
  1842. .wdt_src = PWRAP_WDT_SRC_MASK_ALL,
  1843. .caps = PWRAP_CAP_RESET | PWRAP_CAP_DCM,
  1844. .init_reg_clock = pwrap_common_init_reg_clock,
  1845. .init_soc_specific = NULL,
  1846. };
  1847. static const struct pmic_wrapper_type pwrap_mt6873 = {
  1848. .regs = mt6873_regs,
  1849. .type = PWRAP_MT6873,
  1850. .arb_en_all = 0x777f,
  1851. .int_en_all = BIT(4) | BIT(5),
  1852. .int1_en_all = 0,
  1853. .spi_w = PWRAP_MAN_CMD_SPI_WRITE,
  1854. .wdt_src = PWRAP_WDT_SRC_MASK_ALL,
  1855. .caps = PWRAP_CAP_ARB,
  1856. .init_reg_clock = pwrap_common_init_reg_clock,
  1857. .init_soc_specific = NULL,
  1858. };
  1859. static const struct pmic_wrapper_type pwrap_mt7622 = {
  1860. .regs = mt7622_regs,
  1861. .type = PWRAP_MT7622,
  1862. .arb_en_all = 0xff,
  1863. .int_en_all = ~(u32)BIT(31),
  1864. .int1_en_all = 0,
  1865. .spi_w = PWRAP_MAN_CMD_SPI_WRITE,
  1866. .wdt_src = PWRAP_WDT_SRC_MASK_ALL,
  1867. .caps = PWRAP_CAP_RESET | PWRAP_CAP_DCM,
  1868. .init_reg_clock = pwrap_common_init_reg_clock,
  1869. .init_soc_specific = pwrap_mt7622_init_soc_specific,
  1870. };
  1871. static const struct pmic_wrapper_type pwrap_mt8135 = {
  1872. .regs = mt8135_regs,
  1873. .type = PWRAP_MT8135,
  1874. .arb_en_all = 0x1ff,
  1875. .int_en_all = ~(u32)(BIT(31) | BIT(1)),
  1876. .int1_en_all = 0,
  1877. .spi_w = PWRAP_MAN_CMD_SPI_WRITE,
  1878. .wdt_src = PWRAP_WDT_SRC_MASK_ALL,
  1879. .caps = PWRAP_CAP_BRIDGE | PWRAP_CAP_RESET | PWRAP_CAP_DCM,
  1880. .init_reg_clock = pwrap_common_init_reg_clock,
  1881. .init_soc_specific = pwrap_mt8135_init_soc_specific,
  1882. };
  1883. static const struct pmic_wrapper_type pwrap_mt8173 = {
  1884. .regs = mt8173_regs,
  1885. .type = PWRAP_MT8173,
  1886. .arb_en_all = 0x3f,
  1887. .int_en_all = ~(u32)(BIT(31) | BIT(1)),
  1888. .int1_en_all = 0,
  1889. .spi_w = PWRAP_MAN_CMD_SPI_WRITE,
  1890. .wdt_src = PWRAP_WDT_SRC_MASK_NO_STAUPD,
  1891. .caps = PWRAP_CAP_RESET | PWRAP_CAP_DCM,
  1892. .init_reg_clock = pwrap_common_init_reg_clock,
  1893. .init_soc_specific = pwrap_mt8173_init_soc_specific,
  1894. };
  1895. static const struct pmic_wrapper_type pwrap_mt8183 = {
  1896. .regs = mt8183_regs,
  1897. .type = PWRAP_MT8183,
  1898. .arb_en_all = 0x3fa75,
  1899. .int_en_all = 0xffffffff,
  1900. .int1_en_all = 0xeef7ffff,
  1901. .spi_w = PWRAP_MAN_CMD_SPI_WRITE,
  1902. .wdt_src = PWRAP_WDT_SRC_MASK_ALL,
  1903. .caps = PWRAP_CAP_INT1_EN | PWRAP_CAP_WDT_SRC1,
  1904. .init_reg_clock = pwrap_common_init_reg_clock,
  1905. .init_soc_specific = pwrap_mt8183_init_soc_specific,
  1906. };
  1907. static struct pmic_wrapper_type pwrap_mt8195 = {
  1908. .regs = mt8195_regs,
  1909. .type = PWRAP_MT8195,
  1910. .arb_en_all = 0x777f, /* NEED CONFIRM */
  1911. .int_en_all = 0x180000, /* NEED CONFIRM */
  1912. .int1_en_all = 0,
  1913. .spi_w = PWRAP_MAN_CMD_SPI_WRITE,
  1914. .wdt_src = PWRAP_WDT_SRC_MASK_ALL,
  1915. .caps = PWRAP_CAP_INT1_EN | PWRAP_CAP_ARB,
  1916. .init_reg_clock = pwrap_common_init_reg_clock,
  1917. .init_soc_specific = NULL,
  1918. };
  1919. static struct pmic_wrapper_type pwrap_mt8516 = {
  1920. .regs = mt8516_regs,
  1921. .type = PWRAP_MT8516,
  1922. .arb_en_all = 0xff,
  1923. .int_en_all = ~(u32)(BIT(31) | BIT(2)),
  1924. .spi_w = PWRAP_MAN_CMD_SPI_WRITE,
  1925. .wdt_src = PWRAP_WDT_SRC_MASK_ALL,
  1926. .caps = PWRAP_CAP_DCM,
  1927. .init_reg_clock = pwrap_mt2701_init_reg_clock,
  1928. .init_soc_specific = NULL,
  1929. };
  1930. static struct pmic_wrapper_type pwrap_mt8186 = {
  1931. .regs = mt8186_regs,
  1932. .type = PWRAP_MT8186,
  1933. .arb_en_all = 0xfb27f,
  1934. .int_en_all = 0xfffffffe, /* disable WatchDog Timeout for bit 1 */
  1935. .int1_en_all = 0x000017ff, /* disable Matching interrupt for bit 13 */
  1936. .spi_w = PWRAP_MAN_CMD_SPI_WRITE,
  1937. .wdt_src = PWRAP_WDT_SRC_MASK_ALL,
  1938. .caps = PWRAP_CAP_INT1_EN | PWRAP_CAP_ARB_MT8186,
  1939. .init_reg_clock = pwrap_common_init_reg_clock,
  1940. .init_soc_specific = NULL,
  1941. };
  1942. static const struct of_device_id of_pwrap_match_tbl[] = {
  1943. { .compatible = "mediatek,mt2701-pwrap", .data = &pwrap_mt2701 },
  1944. { .compatible = "mediatek,mt6765-pwrap", .data = &pwrap_mt6765 },
  1945. { .compatible = "mediatek,mt6779-pwrap", .data = &pwrap_mt6779 },
  1946. { .compatible = "mediatek,mt6797-pwrap", .data = &pwrap_mt6797 },
  1947. { .compatible = "mediatek,mt6873-pwrap", .data = &pwrap_mt6873 },
  1948. { .compatible = "mediatek,mt7622-pwrap", .data = &pwrap_mt7622 },
  1949. { .compatible = "mediatek,mt8135-pwrap", .data = &pwrap_mt8135 },
  1950. { .compatible = "mediatek,mt8173-pwrap", .data = &pwrap_mt8173 },
  1951. { .compatible = "mediatek,mt8183-pwrap", .data = &pwrap_mt8183 },
  1952. { .compatible = "mediatek,mt8186-pwrap", .data = &pwrap_mt8186 },
  1953. { .compatible = "mediatek,mt8195-pwrap", .data = &pwrap_mt8195 },
  1954. { .compatible = "mediatek,mt8516-pwrap", .data = &pwrap_mt8516 },
  1955. { /* sentinel */ }
  1956. };
  1957. MODULE_DEVICE_TABLE(of, of_pwrap_match_tbl);
  1958. static int pwrap_probe(struct platform_device *pdev)
  1959. {
  1960. int ret, irq;
  1961. u32 mask_done;
  1962. struct pmic_wrapper *wrp;
  1963. struct device_node *np = pdev->dev.of_node;
  1964. const struct of_device_id *of_slave_id = NULL;
  1965. if (np->child)
  1966. of_slave_id = of_match_node(of_slave_match_tbl, np->child);
  1967. if (!of_slave_id) {
  1968. dev_dbg(&pdev->dev, "slave pmic should be defined in dts\n");
  1969. return -EINVAL;
  1970. }
  1971. wrp = devm_kzalloc(&pdev->dev, sizeof(*wrp), GFP_KERNEL);
  1972. if (!wrp)
  1973. return -ENOMEM;
  1974. platform_set_drvdata(pdev, wrp);
  1975. wrp->master = of_device_get_match_data(&pdev->dev);
  1976. wrp->slave = of_slave_id->data;
  1977. wrp->dev = &pdev->dev;
  1978. wrp->base = devm_platform_ioremap_resource_byname(pdev, "pwrap");
  1979. if (IS_ERR(wrp->base))
  1980. return PTR_ERR(wrp->base);
  1981. if (HAS_CAP(wrp->master->caps, PWRAP_CAP_RESET)) {
  1982. wrp->rstc = devm_reset_control_get(wrp->dev, "pwrap");
  1983. if (IS_ERR(wrp->rstc)) {
  1984. ret = PTR_ERR(wrp->rstc);
  1985. dev_dbg(wrp->dev, "cannot get pwrap reset: %d\n", ret);
  1986. return ret;
  1987. }
  1988. }
  1989. if (HAS_CAP(wrp->master->caps, PWRAP_CAP_BRIDGE)) {
  1990. wrp->bridge_base = devm_platform_ioremap_resource_byname(pdev, "pwrap-bridge");
  1991. if (IS_ERR(wrp->bridge_base))
  1992. return PTR_ERR(wrp->bridge_base);
  1993. wrp->rstc_bridge = devm_reset_control_get(wrp->dev,
  1994. "pwrap-bridge");
  1995. if (IS_ERR(wrp->rstc_bridge)) {
  1996. ret = PTR_ERR(wrp->rstc_bridge);
  1997. dev_dbg(wrp->dev,
  1998. "cannot get pwrap-bridge reset: %d\n", ret);
  1999. return ret;
  2000. }
  2001. }
  2002. wrp->clk_spi = devm_clk_get(wrp->dev, "spi");
  2003. if (IS_ERR(wrp->clk_spi)) {
  2004. dev_dbg(wrp->dev, "failed to get clock: %ld\n",
  2005. PTR_ERR(wrp->clk_spi));
  2006. return PTR_ERR(wrp->clk_spi);
  2007. }
  2008. wrp->clk_wrap = devm_clk_get(wrp->dev, "wrap");
  2009. if (IS_ERR(wrp->clk_wrap)) {
  2010. dev_dbg(wrp->dev, "failed to get clock: %ld\n",
  2011. PTR_ERR(wrp->clk_wrap));
  2012. return PTR_ERR(wrp->clk_wrap);
  2013. }
  2014. ret = clk_prepare_enable(wrp->clk_spi);
  2015. if (ret)
  2016. return ret;
  2017. ret = clk_prepare_enable(wrp->clk_wrap);
  2018. if (ret)
  2019. goto err_out1;
  2020. /* Enable internal dynamic clock */
  2021. if (HAS_CAP(wrp->master->caps, PWRAP_CAP_DCM)) {
  2022. pwrap_writel(wrp, 1, PWRAP_DCM_EN);
  2023. pwrap_writel(wrp, 0, PWRAP_DCM_DBC_PRD);
  2024. }
  2025. /*
  2026. * The PMIC could already be initialized by the bootloader.
  2027. * Skip initialization here in this case.
  2028. */
  2029. if (!pwrap_readl(wrp, PWRAP_INIT_DONE2)) {
  2030. ret = pwrap_init(wrp);
  2031. if (ret) {
  2032. dev_dbg(wrp->dev, "init failed with %d\n", ret);
  2033. goto err_out2;
  2034. }
  2035. }
  2036. if (HAS_CAP(wrp->master->caps, PWRAP_CAP_ARB))
  2037. mask_done = PWRAP_STATE_INIT_DONE1;
  2038. else if (HAS_CAP(wrp->master->caps, PWRAP_CAP_ARB_MT8186))
  2039. mask_done = PWRAP_STATE_INIT_DONE0_MT8186;
  2040. else
  2041. mask_done = PWRAP_STATE_INIT_DONE0;
  2042. if (!(pwrap_readl(wrp, PWRAP_WACS2_RDATA) & mask_done)) {
  2043. dev_dbg(wrp->dev, "initialization isn't finished\n");
  2044. ret = -ENODEV;
  2045. goto err_out2;
  2046. }
  2047. /* Initialize watchdog, may not be done by the bootloader */
  2048. if (!HAS_CAP(wrp->master->caps, PWRAP_CAP_ARB))
  2049. pwrap_writel(wrp, 0xf, PWRAP_WDT_UNIT);
  2050. /*
  2051. * Since STAUPD was not used on mt8173 platform,
  2052. * so STAUPD of WDT_SRC which should be turned off
  2053. */
  2054. pwrap_writel(wrp, wrp->master->wdt_src, PWRAP_WDT_SRC_EN);
  2055. if (HAS_CAP(wrp->master->caps, PWRAP_CAP_WDT_SRC1))
  2056. pwrap_writel(wrp, wrp->master->wdt_src, PWRAP_WDT_SRC_EN_1);
  2057. if (HAS_CAP(wrp->master->caps, PWRAP_CAP_ARB))
  2058. pwrap_writel(wrp, 0x3, PWRAP_TIMER_EN);
  2059. else
  2060. pwrap_writel(wrp, 0x1, PWRAP_TIMER_EN);
  2061. pwrap_writel(wrp, wrp->master->int_en_all, PWRAP_INT_EN);
  2062. /*
  2063. * We add INT1 interrupt to handle starvation and request exception
  2064. * If we support it, we should enable it here.
  2065. */
  2066. if (HAS_CAP(wrp->master->caps, PWRAP_CAP_INT1_EN))
  2067. pwrap_writel(wrp, wrp->master->int1_en_all, PWRAP_INT1_EN);
  2068. irq = platform_get_irq(pdev, 0);
  2069. if (irq < 0) {
  2070. ret = irq;
  2071. goto err_out2;
  2072. }
  2073. ret = devm_request_irq(wrp->dev, irq, pwrap_interrupt,
  2074. IRQF_TRIGGER_HIGH,
  2075. "mt-pmic-pwrap", wrp);
  2076. if (ret)
  2077. goto err_out2;
  2078. wrp->regmap = devm_regmap_init(wrp->dev, NULL, wrp, wrp->slave->regops->regmap);
  2079. if (IS_ERR(wrp->regmap)) {
  2080. ret = PTR_ERR(wrp->regmap);
  2081. goto err_out2;
  2082. }
  2083. ret = of_platform_populate(np, NULL, NULL, wrp->dev);
  2084. if (ret) {
  2085. dev_dbg(wrp->dev, "failed to create child devices at %pOF\n",
  2086. np);
  2087. goto err_out2;
  2088. }
  2089. return 0;
  2090. err_out2:
  2091. clk_disable_unprepare(wrp->clk_wrap);
  2092. err_out1:
  2093. clk_disable_unprepare(wrp->clk_spi);
  2094. return ret;
  2095. }
  2096. static struct platform_driver pwrap_drv = {
  2097. .driver = {
  2098. .name = "mt-pmic-pwrap",
  2099. .of_match_table = of_pwrap_match_tbl,
  2100. },
  2101. .probe = pwrap_probe,
  2102. };
  2103. module_platform_driver(pwrap_drv);
  2104. MODULE_AUTHOR("Flora Fu, MediaTek");
  2105. MODULE_DESCRIPTION("MediaTek MT8135 PMIC Wrapper Driver");
  2106. MODULE_LICENSE("GPL v2");