imx93-blk-ctrl.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright 2022 NXP, Peng Fan <[email protected]>
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/device.h>
  7. #include <linux/module.h>
  8. #include <linux/of_device.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/pm_domain.h>
  11. #include <linux/pm_runtime.h>
  12. #include <linux/regmap.h>
  13. #include <linux/sizes.h>
  14. #include <dt-bindings/power/fsl,imx93-power.h>
  15. #define BLK_SFT_RSTN 0x0
  16. #define BLK_CLK_EN 0x4
  17. #define BLK_MAX_CLKS 4
  18. #define DOMAIN_MAX_CLKS 4
  19. #define LCDIF_QOS_REG 0xC
  20. #define LCDIF_DEFAULT_QOS_OFF 12
  21. #define LCDIF_CFG_QOS_OFF 8
  22. #define PXP_QOS_REG 0x10
  23. #define PXP_R_DEFAULT_QOS_OFF 28
  24. #define PXP_R_CFG_QOS_OFF 24
  25. #define PXP_W_DEFAULT_QOS_OFF 20
  26. #define PXP_W_CFG_QOS_OFF 16
  27. #define ISI_CACHE_REG 0x14
  28. #define ISI_QOS_REG 0x1C
  29. #define ISI_V_DEFAULT_QOS_OFF 28
  30. #define ISI_V_CFG_QOS_OFF 24
  31. #define ISI_U_DEFAULT_QOS_OFF 20
  32. #define ISI_U_CFG_QOS_OFF 16
  33. #define ISI_Y_R_DEFAULT_QOS_OFF 12
  34. #define ISI_Y_R_CFG_QOS_OFF 8
  35. #define ISI_Y_W_DEFAULT_QOS_OFF 4
  36. #define ISI_Y_W_CFG_QOS_OFF 0
  37. #define PRIO_MASK 0xF
  38. #define PRIO(X) (X)
  39. struct imx93_blk_ctrl_domain;
  40. struct imx93_blk_ctrl {
  41. struct device *dev;
  42. struct regmap *regmap;
  43. int num_clks;
  44. struct clk_bulk_data clks[BLK_MAX_CLKS];
  45. struct imx93_blk_ctrl_domain *domains;
  46. struct genpd_onecell_data onecell_data;
  47. };
  48. #define DOMAIN_MAX_QOS 4
  49. struct imx93_blk_ctrl_qos {
  50. u32 reg;
  51. u32 cfg_off;
  52. u32 default_prio;
  53. u32 cfg_prio;
  54. };
  55. struct imx93_blk_ctrl_domain_data {
  56. const char *name;
  57. const char * const *clk_names;
  58. int num_clks;
  59. u32 rst_mask;
  60. u32 clk_mask;
  61. int num_qos;
  62. struct imx93_blk_ctrl_qos qos[DOMAIN_MAX_QOS];
  63. };
  64. struct imx93_blk_ctrl_domain {
  65. struct generic_pm_domain genpd;
  66. const struct imx93_blk_ctrl_domain_data *data;
  67. struct clk_bulk_data clks[DOMAIN_MAX_CLKS];
  68. struct imx93_blk_ctrl *bc;
  69. };
  70. struct imx93_blk_ctrl_data {
  71. const struct imx93_blk_ctrl_domain_data *domains;
  72. int num_domains;
  73. const char * const *clk_names;
  74. int num_clks;
  75. const struct regmap_access_table *reg_access_table;
  76. };
  77. static inline struct imx93_blk_ctrl_domain *
  78. to_imx93_blk_ctrl_domain(struct generic_pm_domain *genpd)
  79. {
  80. return container_of(genpd, struct imx93_blk_ctrl_domain, genpd);
  81. }
  82. static int imx93_blk_ctrl_set_qos(struct imx93_blk_ctrl_domain *domain)
  83. {
  84. const struct imx93_blk_ctrl_domain_data *data = domain->data;
  85. struct imx93_blk_ctrl *bc = domain->bc;
  86. const struct imx93_blk_ctrl_qos *qos;
  87. u32 val, mask;
  88. int i;
  89. for (i = 0; i < data->num_qos; i++) {
  90. qos = &data->qos[i];
  91. mask = PRIO_MASK << qos->cfg_off;
  92. mask |= PRIO_MASK << (qos->cfg_off + 4);
  93. val = qos->cfg_prio << qos->cfg_off;
  94. val |= qos->default_prio << (qos->cfg_off + 4);
  95. regmap_write_bits(bc->regmap, qos->reg, mask, val);
  96. dev_dbg(bc->dev, "data->qos[i].reg 0x%x 0x%x\n", qos->reg, val);
  97. }
  98. return 0;
  99. }
  100. static int imx93_blk_ctrl_power_on(struct generic_pm_domain *genpd)
  101. {
  102. struct imx93_blk_ctrl_domain *domain = to_imx93_blk_ctrl_domain(genpd);
  103. const struct imx93_blk_ctrl_domain_data *data = domain->data;
  104. struct imx93_blk_ctrl *bc = domain->bc;
  105. int ret;
  106. ret = clk_bulk_prepare_enable(bc->num_clks, bc->clks);
  107. if (ret) {
  108. dev_err(bc->dev, "failed to enable bus clocks\n");
  109. return ret;
  110. }
  111. ret = clk_bulk_prepare_enable(data->num_clks, domain->clks);
  112. if (ret) {
  113. clk_bulk_disable_unprepare(bc->num_clks, bc->clks);
  114. dev_err(bc->dev, "failed to enable clocks\n");
  115. return ret;
  116. }
  117. ret = pm_runtime_get_sync(bc->dev);
  118. if (ret < 0) {
  119. pm_runtime_put_noidle(bc->dev);
  120. dev_err(bc->dev, "failed to power up domain\n");
  121. goto disable_clk;
  122. }
  123. /* ungate clk */
  124. regmap_clear_bits(bc->regmap, BLK_CLK_EN, data->clk_mask);
  125. /* release reset */
  126. regmap_set_bits(bc->regmap, BLK_SFT_RSTN, data->rst_mask);
  127. dev_dbg(bc->dev, "pd_on: name: %s\n", genpd->name);
  128. return imx93_blk_ctrl_set_qos(domain);
  129. disable_clk:
  130. clk_bulk_disable_unprepare(data->num_clks, domain->clks);
  131. clk_bulk_disable_unprepare(bc->num_clks, bc->clks);
  132. return ret;
  133. }
  134. static int imx93_blk_ctrl_power_off(struct generic_pm_domain *genpd)
  135. {
  136. struct imx93_blk_ctrl_domain *domain = to_imx93_blk_ctrl_domain(genpd);
  137. const struct imx93_blk_ctrl_domain_data *data = domain->data;
  138. struct imx93_blk_ctrl *bc = domain->bc;
  139. dev_dbg(bc->dev, "pd_off: name: %s\n", genpd->name);
  140. regmap_clear_bits(bc->regmap, BLK_SFT_RSTN, data->rst_mask);
  141. regmap_set_bits(bc->regmap, BLK_CLK_EN, data->clk_mask);
  142. pm_runtime_put(bc->dev);
  143. clk_bulk_disable_unprepare(data->num_clks, domain->clks);
  144. clk_bulk_disable_unprepare(bc->num_clks, bc->clks);
  145. return 0;
  146. }
  147. static int imx93_blk_ctrl_probe(struct platform_device *pdev)
  148. {
  149. struct device *dev = &pdev->dev;
  150. const struct imx93_blk_ctrl_data *bc_data = of_device_get_match_data(dev);
  151. struct imx93_blk_ctrl *bc;
  152. void __iomem *base;
  153. int i, ret;
  154. struct regmap_config regmap_config = {
  155. .reg_bits = 32,
  156. .val_bits = 32,
  157. .reg_stride = 4,
  158. .rd_table = bc_data->reg_access_table,
  159. .wr_table = bc_data->reg_access_table,
  160. .max_register = SZ_4K,
  161. };
  162. bc = devm_kzalloc(dev, sizeof(*bc), GFP_KERNEL);
  163. if (!bc)
  164. return -ENOMEM;
  165. bc->dev = dev;
  166. base = devm_platform_ioremap_resource(pdev, 0);
  167. if (IS_ERR(base))
  168. return PTR_ERR(base);
  169. bc->regmap = devm_regmap_init_mmio(dev, base, &regmap_config);
  170. if (IS_ERR(bc->regmap))
  171. return dev_err_probe(dev, PTR_ERR(bc->regmap),
  172. "failed to init regmap\n");
  173. bc->domains = devm_kcalloc(dev, bc_data->num_domains,
  174. sizeof(struct imx93_blk_ctrl_domain),
  175. GFP_KERNEL);
  176. if (!bc->domains)
  177. return -ENOMEM;
  178. bc->onecell_data.num_domains = bc_data->num_domains;
  179. bc->onecell_data.domains =
  180. devm_kcalloc(dev, bc_data->num_domains,
  181. sizeof(struct generic_pm_domain *), GFP_KERNEL);
  182. if (!bc->onecell_data.domains)
  183. return -ENOMEM;
  184. for (i = 0; i < bc_data->num_clks; i++)
  185. bc->clks[i].id = bc_data->clk_names[i];
  186. bc->num_clks = bc_data->num_clks;
  187. ret = devm_clk_bulk_get(dev, bc->num_clks, bc->clks);
  188. if (ret) {
  189. dev_err_probe(dev, ret, "failed to get bus clock\n");
  190. return ret;
  191. }
  192. for (i = 0; i < bc_data->num_domains; i++) {
  193. const struct imx93_blk_ctrl_domain_data *data = &bc_data->domains[i];
  194. struct imx93_blk_ctrl_domain *domain = &bc->domains[i];
  195. int j;
  196. domain->data = data;
  197. for (j = 0; j < data->num_clks; j++)
  198. domain->clks[j].id = data->clk_names[j];
  199. ret = devm_clk_bulk_get(dev, data->num_clks, domain->clks);
  200. if (ret) {
  201. dev_err_probe(dev, ret, "failed to get clock\n");
  202. goto cleanup_pds;
  203. }
  204. domain->genpd.name = data->name;
  205. domain->genpd.power_on = imx93_blk_ctrl_power_on;
  206. domain->genpd.power_off = imx93_blk_ctrl_power_off;
  207. domain->bc = bc;
  208. ret = pm_genpd_init(&domain->genpd, NULL, true);
  209. if (ret) {
  210. dev_err_probe(dev, ret, "failed to init power domain\n");
  211. goto cleanup_pds;
  212. }
  213. bc->onecell_data.domains[i] = &domain->genpd;
  214. }
  215. pm_runtime_enable(dev);
  216. ret = of_genpd_add_provider_onecell(dev->of_node, &bc->onecell_data);
  217. if (ret) {
  218. dev_err_probe(dev, ret, "failed to add power domain provider\n");
  219. goto cleanup_pds;
  220. }
  221. dev_set_drvdata(dev, bc);
  222. return 0;
  223. cleanup_pds:
  224. for (i--; i >= 0; i--)
  225. pm_genpd_remove(&bc->domains[i].genpd);
  226. return ret;
  227. }
  228. static int imx93_blk_ctrl_remove(struct platform_device *pdev)
  229. {
  230. struct imx93_blk_ctrl *bc = dev_get_drvdata(&pdev->dev);
  231. int i;
  232. of_genpd_del_provider(pdev->dev.of_node);
  233. for (i = 0; bc->onecell_data.num_domains; i++) {
  234. struct imx93_blk_ctrl_domain *domain = &bc->domains[i];
  235. pm_genpd_remove(&domain->genpd);
  236. }
  237. return 0;
  238. }
  239. static const struct imx93_blk_ctrl_domain_data imx93_media_blk_ctl_domain_data[] = {
  240. [IMX93_MEDIABLK_PD_MIPI_DSI] = {
  241. .name = "mediablk-mipi-dsi",
  242. .clk_names = (const char *[]){ "dsi" },
  243. .num_clks = 1,
  244. .rst_mask = BIT(11) | BIT(12),
  245. .clk_mask = BIT(11) | BIT(12),
  246. },
  247. [IMX93_MEDIABLK_PD_MIPI_CSI] = {
  248. .name = "mediablk-mipi-csi",
  249. .clk_names = (const char *[]){ "cam", "csi" },
  250. .num_clks = 2,
  251. .rst_mask = BIT(9) | BIT(10),
  252. .clk_mask = BIT(9) | BIT(10),
  253. },
  254. [IMX93_MEDIABLK_PD_PXP] = {
  255. .name = "mediablk-pxp",
  256. .clk_names = (const char *[]){ "pxp" },
  257. .num_clks = 1,
  258. .rst_mask = BIT(7) | BIT(8),
  259. .clk_mask = BIT(7) | BIT(8),
  260. .num_qos = 2,
  261. .qos = {
  262. {
  263. .reg = PXP_QOS_REG,
  264. .cfg_off = PXP_R_CFG_QOS_OFF,
  265. .default_prio = PRIO(3),
  266. .cfg_prio = PRIO(6),
  267. }, {
  268. .reg = PXP_QOS_REG,
  269. .cfg_off = PXP_W_CFG_QOS_OFF,
  270. .default_prio = PRIO(3),
  271. .cfg_prio = PRIO(6),
  272. }
  273. }
  274. },
  275. [IMX93_MEDIABLK_PD_LCDIF] = {
  276. .name = "mediablk-lcdif",
  277. .clk_names = (const char *[]){ "disp", "lcdif" },
  278. .num_clks = 2,
  279. .rst_mask = BIT(4) | BIT(5) | BIT(6),
  280. .clk_mask = BIT(4) | BIT(5) | BIT(6),
  281. .num_qos = 1,
  282. .qos = {
  283. {
  284. .reg = LCDIF_QOS_REG,
  285. .cfg_off = LCDIF_CFG_QOS_OFF,
  286. .default_prio = PRIO(3),
  287. .cfg_prio = PRIO(7),
  288. }
  289. }
  290. },
  291. [IMX93_MEDIABLK_PD_ISI] = {
  292. .name = "mediablk-isi",
  293. .clk_names = (const char *[]){ "isi" },
  294. .num_clks = 1,
  295. .rst_mask = BIT(2) | BIT(3),
  296. .clk_mask = BIT(2) | BIT(3),
  297. .num_qos = 4,
  298. .qos = {
  299. {
  300. .reg = ISI_QOS_REG,
  301. .cfg_off = ISI_Y_W_CFG_QOS_OFF,
  302. .default_prio = PRIO(3),
  303. .cfg_prio = PRIO(7),
  304. }, {
  305. .reg = ISI_QOS_REG,
  306. .cfg_off = ISI_Y_R_CFG_QOS_OFF,
  307. .default_prio = PRIO(3),
  308. .cfg_prio = PRIO(7),
  309. }, {
  310. .reg = ISI_QOS_REG,
  311. .cfg_off = ISI_U_CFG_QOS_OFF,
  312. .default_prio = PRIO(3),
  313. .cfg_prio = PRIO(7),
  314. }, {
  315. .reg = ISI_QOS_REG,
  316. .cfg_off = ISI_V_CFG_QOS_OFF,
  317. .default_prio = PRIO(3),
  318. .cfg_prio = PRIO(7),
  319. }
  320. }
  321. },
  322. };
  323. static const struct regmap_range imx93_media_blk_ctl_yes_ranges[] = {
  324. regmap_reg_range(BLK_SFT_RSTN, BLK_CLK_EN),
  325. regmap_reg_range(LCDIF_QOS_REG, ISI_CACHE_REG),
  326. regmap_reg_range(ISI_QOS_REG, ISI_QOS_REG),
  327. };
  328. static const struct regmap_access_table imx93_media_blk_ctl_access_table = {
  329. .yes_ranges = imx93_media_blk_ctl_yes_ranges,
  330. .n_yes_ranges = ARRAY_SIZE(imx93_media_blk_ctl_yes_ranges),
  331. };
  332. static const struct imx93_blk_ctrl_data imx93_media_blk_ctl_dev_data = {
  333. .domains = imx93_media_blk_ctl_domain_data,
  334. .num_domains = ARRAY_SIZE(imx93_media_blk_ctl_domain_data),
  335. .clk_names = (const char *[]){ "axi", "apb", "nic", },
  336. .num_clks = 3,
  337. .reg_access_table = &imx93_media_blk_ctl_access_table,
  338. };
  339. static const struct of_device_id imx93_blk_ctrl_of_match[] = {
  340. {
  341. .compatible = "fsl,imx93-media-blk-ctrl",
  342. .data = &imx93_media_blk_ctl_dev_data
  343. }, {
  344. /* Sentinel */
  345. }
  346. };
  347. MODULE_DEVICE_TABLE(of, imx93_blk_ctrl_of_match);
  348. static struct platform_driver imx93_blk_ctrl_driver = {
  349. .probe = imx93_blk_ctrl_probe,
  350. .remove = imx93_blk_ctrl_remove,
  351. .driver = {
  352. .name = "imx93-blk-ctrl",
  353. .of_match_table = imx93_blk_ctrl_of_match,
  354. },
  355. };
  356. module_platform_driver(imx93_blk_ctrl_driver);
  357. MODULE_AUTHOR("Peng Fan <[email protected]>");
  358. MODULE_DESCRIPTION("i.MX93 BLK CTRL driver");
  359. MODULE_LICENSE("GPL");