qla_mbx.c 177 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * QLogic Fibre Channel HBA Driver
  4. * Copyright (c) 2003-2014 QLogic Corporation
  5. */
  6. #include "qla_def.h"
  7. #include "qla_target.h"
  8. #include <linux/delay.h>
  9. #include <linux/gfp.h>
  10. #ifdef CONFIG_PPC
  11. #define IS_PPCARCH true
  12. #else
  13. #define IS_PPCARCH false
  14. #endif
  15. static struct mb_cmd_name {
  16. uint16_t cmd;
  17. const char *str;
  18. } mb_str[] = {
  19. {MBC_GET_PORT_DATABASE, "GPDB"},
  20. {MBC_GET_ID_LIST, "GIDList"},
  21. {MBC_GET_LINK_PRIV_STATS, "Stats"},
  22. {MBC_GET_RESOURCE_COUNTS, "ResCnt"},
  23. };
  24. static const char *mb_to_str(uint16_t cmd)
  25. {
  26. int i;
  27. struct mb_cmd_name *e;
  28. for (i = 0; i < ARRAY_SIZE(mb_str); i++) {
  29. e = mb_str + i;
  30. if (cmd == e->cmd)
  31. return e->str;
  32. }
  33. return "unknown";
  34. }
  35. static struct rom_cmd {
  36. uint16_t cmd;
  37. } rom_cmds[] = {
  38. { MBC_LOAD_RAM },
  39. { MBC_EXECUTE_FIRMWARE },
  40. { MBC_READ_RAM_WORD },
  41. { MBC_MAILBOX_REGISTER_TEST },
  42. { MBC_VERIFY_CHECKSUM },
  43. { MBC_GET_FIRMWARE_VERSION },
  44. { MBC_LOAD_RISC_RAM },
  45. { MBC_DUMP_RISC_RAM },
  46. { MBC_LOAD_RISC_RAM_EXTENDED },
  47. { MBC_DUMP_RISC_RAM_EXTENDED },
  48. { MBC_WRITE_RAM_WORD_EXTENDED },
  49. { MBC_READ_RAM_EXTENDED },
  50. { MBC_GET_RESOURCE_COUNTS },
  51. { MBC_SET_FIRMWARE_OPTION },
  52. { MBC_MID_INITIALIZE_FIRMWARE },
  53. { MBC_GET_FIRMWARE_STATE },
  54. { MBC_GET_MEM_OFFLOAD_CNTRL_STAT },
  55. { MBC_GET_RETRY_COUNT },
  56. { MBC_TRACE_CONTROL },
  57. { MBC_INITIALIZE_MULTIQ },
  58. { MBC_IOCB_COMMAND_A64 },
  59. { MBC_GET_ADAPTER_LOOP_ID },
  60. { MBC_READ_SFP },
  61. { MBC_SET_RNID_PARAMS },
  62. { MBC_GET_RNID_PARAMS },
  63. { MBC_GET_SET_ZIO_THRESHOLD },
  64. };
  65. static int is_rom_cmd(uint16_t cmd)
  66. {
  67. int i;
  68. struct rom_cmd *wc;
  69. for (i = 0; i < ARRAY_SIZE(rom_cmds); i++) {
  70. wc = rom_cmds + i;
  71. if (wc->cmd == cmd)
  72. return 1;
  73. }
  74. return 0;
  75. }
  76. /*
  77. * qla2x00_mailbox_command
  78. * Issue mailbox command and waits for completion.
  79. *
  80. * Input:
  81. * ha = adapter block pointer.
  82. * mcp = driver internal mbx struct pointer.
  83. *
  84. * Output:
  85. * mb[MAX_MAILBOX_REGISTER_COUNT] = returned mailbox data.
  86. *
  87. * Returns:
  88. * 0 : QLA_SUCCESS = cmd performed success
  89. * 1 : QLA_FUNCTION_FAILED (error encountered)
  90. * 6 : QLA_FUNCTION_TIMEOUT (timeout condition encountered)
  91. *
  92. * Context:
  93. * Kernel context.
  94. */
  95. static int
  96. qla2x00_mailbox_command(scsi_qla_host_t *vha, mbx_cmd_t *mcp)
  97. {
  98. int rval, i;
  99. unsigned long flags = 0;
  100. device_reg_t *reg;
  101. uint8_t abort_active, eeh_delay;
  102. uint8_t io_lock_on;
  103. uint16_t command = 0;
  104. uint16_t *iptr;
  105. __le16 __iomem *optr;
  106. uint32_t cnt;
  107. uint32_t mboxes;
  108. unsigned long wait_time;
  109. struct qla_hw_data *ha = vha->hw;
  110. scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
  111. u32 chip_reset;
  112. ql_dbg(ql_dbg_mbx, vha, 0x1000, "Entered %s.\n", __func__);
  113. if (ha->pdev->error_state == pci_channel_io_perm_failure) {
  114. ql_log(ql_log_warn, vha, 0x1001,
  115. "PCI channel failed permanently, exiting.\n");
  116. return QLA_FUNCTION_TIMEOUT;
  117. }
  118. if (vha->device_flags & DFLG_DEV_FAILED) {
  119. ql_log(ql_log_warn, vha, 0x1002,
  120. "Device in failed state, exiting.\n");
  121. return QLA_FUNCTION_TIMEOUT;
  122. }
  123. /* if PCI error, then avoid mbx processing.*/
  124. if (test_bit(PFLG_DISCONNECTED, &base_vha->dpc_flags) &&
  125. test_bit(UNLOADING, &base_vha->dpc_flags)) {
  126. ql_log(ql_log_warn, vha, 0xd04e,
  127. "PCI error, exiting.\n");
  128. return QLA_FUNCTION_TIMEOUT;
  129. }
  130. eeh_delay = 0;
  131. reg = ha->iobase;
  132. io_lock_on = base_vha->flags.init_done;
  133. rval = QLA_SUCCESS;
  134. abort_active = test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
  135. chip_reset = ha->chip_reset;
  136. if (ha->flags.pci_channel_io_perm_failure) {
  137. ql_log(ql_log_warn, vha, 0x1003,
  138. "Perm failure on EEH timeout MBX, exiting.\n");
  139. return QLA_FUNCTION_TIMEOUT;
  140. }
  141. if (IS_P3P_TYPE(ha) && ha->flags.isp82xx_fw_hung) {
  142. /* Setting Link-Down error */
  143. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  144. ql_log(ql_log_warn, vha, 0x1004,
  145. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  146. return QLA_FUNCTION_TIMEOUT;
  147. }
  148. /* check if ISP abort is active and return cmd with timeout */
  149. if (((test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags) ||
  150. test_bit(ISP_ABORT_RETRY, &base_vha->dpc_flags) ||
  151. test_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags)) &&
  152. !is_rom_cmd(mcp->mb[0])) || ha->flags.eeh_busy) {
  153. ql_log(ql_log_info, vha, 0x1005,
  154. "Cmd 0x%x aborted with timeout since ISP Abort is pending\n",
  155. mcp->mb[0]);
  156. return QLA_FUNCTION_TIMEOUT;
  157. }
  158. atomic_inc(&ha->num_pend_mbx_stage1);
  159. /*
  160. * Wait for active mailbox commands to finish by waiting at most tov
  161. * seconds. This is to serialize actual issuing of mailbox cmds during
  162. * non ISP abort time.
  163. */
  164. if (!wait_for_completion_timeout(&ha->mbx_cmd_comp, mcp->tov * HZ)) {
  165. /* Timeout occurred. Return error. */
  166. ql_log(ql_log_warn, vha, 0xd035,
  167. "Cmd access timeout, cmd=0x%x, Exiting.\n",
  168. mcp->mb[0]);
  169. vha->hw_err_cnt++;
  170. atomic_dec(&ha->num_pend_mbx_stage1);
  171. return QLA_FUNCTION_TIMEOUT;
  172. }
  173. atomic_dec(&ha->num_pend_mbx_stage1);
  174. if (ha->flags.purge_mbox || chip_reset != ha->chip_reset ||
  175. ha->flags.eeh_busy) {
  176. ql_log(ql_log_warn, vha, 0xd035,
  177. "Error detected: purge[%d] eeh[%d] cmd=0x%x, Exiting.\n",
  178. ha->flags.purge_mbox, ha->flags.eeh_busy, mcp->mb[0]);
  179. rval = QLA_ABORTED;
  180. goto premature_exit;
  181. }
  182. /* Save mailbox command for debug */
  183. ha->mcp = mcp;
  184. ql_dbg(ql_dbg_mbx, vha, 0x1006,
  185. "Prepare to issue mbox cmd=0x%x.\n", mcp->mb[0]);
  186. spin_lock_irqsave(&ha->hardware_lock, flags);
  187. if (ha->flags.purge_mbox || chip_reset != ha->chip_reset ||
  188. ha->flags.mbox_busy) {
  189. rval = QLA_ABORTED;
  190. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  191. goto premature_exit;
  192. }
  193. ha->flags.mbox_busy = 1;
  194. /* Load mailbox registers. */
  195. if (IS_P3P_TYPE(ha))
  196. optr = &reg->isp82.mailbox_in[0];
  197. else if (IS_FWI2_CAPABLE(ha) && !(IS_P3P_TYPE(ha)))
  198. optr = &reg->isp24.mailbox0;
  199. else
  200. optr = MAILBOX_REG(ha, &reg->isp, 0);
  201. iptr = mcp->mb;
  202. command = mcp->mb[0];
  203. mboxes = mcp->out_mb;
  204. ql_dbg(ql_dbg_mbx, vha, 0x1111,
  205. "Mailbox registers (OUT):\n");
  206. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  207. if (IS_QLA2200(ha) && cnt == 8)
  208. optr = MAILBOX_REG(ha, &reg->isp, 8);
  209. if (mboxes & BIT_0) {
  210. ql_dbg(ql_dbg_mbx, vha, 0x1112,
  211. "mbox[%d]<-0x%04x\n", cnt, *iptr);
  212. wrt_reg_word(optr, *iptr);
  213. } else {
  214. wrt_reg_word(optr, 0);
  215. }
  216. mboxes >>= 1;
  217. optr++;
  218. iptr++;
  219. }
  220. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1117,
  221. "I/O Address = %p.\n", optr);
  222. /* Issue set host interrupt command to send cmd out. */
  223. ha->flags.mbox_int = 0;
  224. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  225. /* Unlock mbx registers and wait for interrupt */
  226. ql_dbg(ql_dbg_mbx, vha, 0x100f,
  227. "Going to unlock irq & waiting for interrupts. "
  228. "jiffies=%lx.\n", jiffies);
  229. /* Wait for mbx cmd completion until timeout */
  230. atomic_inc(&ha->num_pend_mbx_stage2);
  231. if ((!abort_active && io_lock_on) || IS_NOPOLLING_TYPE(ha)) {
  232. set_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  233. if (IS_P3P_TYPE(ha))
  234. wrt_reg_dword(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  235. else if (IS_FWI2_CAPABLE(ha))
  236. wrt_reg_dword(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  237. else
  238. wrt_reg_word(&reg->isp.hccr, HCCR_SET_HOST_INT);
  239. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  240. wait_time = jiffies;
  241. if (!wait_for_completion_timeout(&ha->mbx_intr_comp,
  242. mcp->tov * HZ)) {
  243. ql_dbg(ql_dbg_mbx, vha, 0x117a,
  244. "cmd=%x Timeout.\n", command);
  245. spin_lock_irqsave(&ha->hardware_lock, flags);
  246. clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  247. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  248. if (chip_reset != ha->chip_reset) {
  249. eeh_delay = ha->flags.eeh_busy ? 1 : 0;
  250. spin_lock_irqsave(&ha->hardware_lock, flags);
  251. ha->flags.mbox_busy = 0;
  252. spin_unlock_irqrestore(&ha->hardware_lock,
  253. flags);
  254. atomic_dec(&ha->num_pend_mbx_stage2);
  255. rval = QLA_ABORTED;
  256. goto premature_exit;
  257. }
  258. } else if (ha->flags.purge_mbox ||
  259. chip_reset != ha->chip_reset) {
  260. eeh_delay = ha->flags.eeh_busy ? 1 : 0;
  261. spin_lock_irqsave(&ha->hardware_lock, flags);
  262. ha->flags.mbox_busy = 0;
  263. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  264. atomic_dec(&ha->num_pend_mbx_stage2);
  265. rval = QLA_ABORTED;
  266. goto premature_exit;
  267. }
  268. if (time_after(jiffies, wait_time + 5 * HZ))
  269. ql_log(ql_log_warn, vha, 0x1015, "cmd=0x%x, waited %d msecs\n",
  270. command, jiffies_to_msecs(jiffies - wait_time));
  271. } else {
  272. ql_dbg(ql_dbg_mbx, vha, 0x1011,
  273. "Cmd=%x Polling Mode.\n", command);
  274. if (IS_P3P_TYPE(ha)) {
  275. if (rd_reg_dword(&reg->isp82.hint) &
  276. HINT_MBX_INT_PENDING) {
  277. ha->flags.mbox_busy = 0;
  278. spin_unlock_irqrestore(&ha->hardware_lock,
  279. flags);
  280. atomic_dec(&ha->num_pend_mbx_stage2);
  281. ql_dbg(ql_dbg_mbx, vha, 0x1012,
  282. "Pending mailbox timeout, exiting.\n");
  283. vha->hw_err_cnt++;
  284. rval = QLA_FUNCTION_TIMEOUT;
  285. goto premature_exit;
  286. }
  287. wrt_reg_dword(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  288. } else if (IS_FWI2_CAPABLE(ha))
  289. wrt_reg_dword(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  290. else
  291. wrt_reg_word(&reg->isp.hccr, HCCR_SET_HOST_INT);
  292. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  293. wait_time = jiffies + mcp->tov * HZ; /* wait at most tov secs */
  294. while (!ha->flags.mbox_int) {
  295. if (ha->flags.purge_mbox ||
  296. chip_reset != ha->chip_reset) {
  297. eeh_delay = ha->flags.eeh_busy ? 1 : 0;
  298. spin_lock_irqsave(&ha->hardware_lock, flags);
  299. ha->flags.mbox_busy = 0;
  300. spin_unlock_irqrestore(&ha->hardware_lock,
  301. flags);
  302. atomic_dec(&ha->num_pend_mbx_stage2);
  303. rval = QLA_ABORTED;
  304. goto premature_exit;
  305. }
  306. if (time_after(jiffies, wait_time))
  307. break;
  308. /* Check for pending interrupts. */
  309. qla2x00_poll(ha->rsp_q_map[0]);
  310. if (!ha->flags.mbox_int &&
  311. !(IS_QLA2200(ha) &&
  312. command == MBC_LOAD_RISC_RAM_EXTENDED))
  313. msleep(10);
  314. } /* while */
  315. ql_dbg(ql_dbg_mbx, vha, 0x1013,
  316. "Waited %d sec.\n",
  317. (uint)((jiffies - (wait_time - (mcp->tov * HZ)))/HZ));
  318. }
  319. atomic_dec(&ha->num_pend_mbx_stage2);
  320. /* Check whether we timed out */
  321. if (ha->flags.mbox_int) {
  322. uint16_t *iptr2;
  323. ql_dbg(ql_dbg_mbx, vha, 0x1014,
  324. "Cmd=%x completed.\n", command);
  325. /* Got interrupt. Clear the flag. */
  326. ha->flags.mbox_int = 0;
  327. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  328. if (IS_P3P_TYPE(ha) && ha->flags.isp82xx_fw_hung) {
  329. spin_lock_irqsave(&ha->hardware_lock, flags);
  330. ha->flags.mbox_busy = 0;
  331. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  332. /* Setting Link-Down error */
  333. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  334. ha->mcp = NULL;
  335. rval = QLA_FUNCTION_FAILED;
  336. ql_log(ql_log_warn, vha, 0xd048,
  337. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  338. goto premature_exit;
  339. }
  340. if (ha->mailbox_out[0] != MBS_COMMAND_COMPLETE) {
  341. ql_dbg(ql_dbg_mbx, vha, 0x11ff,
  342. "mb_out[0] = %#x <> %#x\n", ha->mailbox_out[0],
  343. MBS_COMMAND_COMPLETE);
  344. rval = QLA_FUNCTION_FAILED;
  345. }
  346. /* Load return mailbox registers. */
  347. iptr2 = mcp->mb;
  348. iptr = (uint16_t *)&ha->mailbox_out[0];
  349. mboxes = mcp->in_mb;
  350. ql_dbg(ql_dbg_mbx, vha, 0x1113,
  351. "Mailbox registers (IN):\n");
  352. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  353. if (mboxes & BIT_0) {
  354. *iptr2 = *iptr;
  355. ql_dbg(ql_dbg_mbx, vha, 0x1114,
  356. "mbox[%d]->0x%04x\n", cnt, *iptr2);
  357. }
  358. mboxes >>= 1;
  359. iptr2++;
  360. iptr++;
  361. }
  362. } else {
  363. uint16_t mb[8];
  364. uint32_t ictrl, host_status, hccr;
  365. uint16_t w;
  366. if (IS_FWI2_CAPABLE(ha)) {
  367. mb[0] = rd_reg_word(&reg->isp24.mailbox0);
  368. mb[1] = rd_reg_word(&reg->isp24.mailbox1);
  369. mb[2] = rd_reg_word(&reg->isp24.mailbox2);
  370. mb[3] = rd_reg_word(&reg->isp24.mailbox3);
  371. mb[7] = rd_reg_word(&reg->isp24.mailbox7);
  372. ictrl = rd_reg_dword(&reg->isp24.ictrl);
  373. host_status = rd_reg_dword(&reg->isp24.host_status);
  374. hccr = rd_reg_dword(&reg->isp24.hccr);
  375. ql_log(ql_log_warn, vha, 0xd04c,
  376. "MBX Command timeout for cmd %x, iocontrol=%x jiffies=%lx "
  377. "mb[0-3]=[0x%x 0x%x 0x%x 0x%x] mb7 0x%x host_status 0x%x hccr 0x%x\n",
  378. command, ictrl, jiffies, mb[0], mb[1], mb[2], mb[3],
  379. mb[7], host_status, hccr);
  380. vha->hw_err_cnt++;
  381. } else {
  382. mb[0] = RD_MAILBOX_REG(ha, &reg->isp, 0);
  383. ictrl = rd_reg_word(&reg->isp.ictrl);
  384. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1119,
  385. "MBX Command timeout for cmd %x, iocontrol=%x jiffies=%lx "
  386. "mb[0]=0x%x\n", command, ictrl, jiffies, mb[0]);
  387. vha->hw_err_cnt++;
  388. }
  389. ql_dump_regs(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1019);
  390. /* Capture FW dump only, if PCI device active */
  391. if (!pci_channel_offline(vha->hw->pdev)) {
  392. pci_read_config_word(ha->pdev, PCI_VENDOR_ID, &w);
  393. if (w == 0xffff || ictrl == 0xffffffff ||
  394. (chip_reset != ha->chip_reset)) {
  395. /* This is special case if there is unload
  396. * of driver happening and if PCI device go
  397. * into bad state due to PCI error condition
  398. * then only PCI ERR flag would be set.
  399. * we will do premature exit for above case.
  400. */
  401. spin_lock_irqsave(&ha->hardware_lock, flags);
  402. ha->flags.mbox_busy = 0;
  403. spin_unlock_irqrestore(&ha->hardware_lock,
  404. flags);
  405. rval = QLA_FUNCTION_TIMEOUT;
  406. goto premature_exit;
  407. }
  408. /* Attempt to capture firmware dump for further
  409. * anallysis of the current formware state. we do not
  410. * need to do this if we are intentionally generating
  411. * a dump
  412. */
  413. if (mcp->mb[0] != MBC_GEN_SYSTEM_ERROR)
  414. qla2xxx_dump_fw(vha);
  415. rval = QLA_FUNCTION_TIMEOUT;
  416. }
  417. }
  418. spin_lock_irqsave(&ha->hardware_lock, flags);
  419. ha->flags.mbox_busy = 0;
  420. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  421. /* Clean up */
  422. ha->mcp = NULL;
  423. if ((abort_active || !io_lock_on) && !IS_NOPOLLING_TYPE(ha)) {
  424. ql_dbg(ql_dbg_mbx, vha, 0x101a,
  425. "Checking for additional resp interrupt.\n");
  426. /* polling mode for non isp_abort commands. */
  427. qla2x00_poll(ha->rsp_q_map[0]);
  428. }
  429. if (rval == QLA_FUNCTION_TIMEOUT &&
  430. mcp->mb[0] != MBC_GEN_SYSTEM_ERROR) {
  431. if (!io_lock_on || (mcp->flags & IOCTL_CMD) ||
  432. ha->flags.eeh_busy) {
  433. /* not in dpc. schedule it for dpc to take over. */
  434. ql_dbg(ql_dbg_mbx, vha, 0x101b,
  435. "Timeout, schedule isp_abort_needed.\n");
  436. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  437. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  438. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  439. if (IS_QLA82XX(ha)) {
  440. ql_dbg(ql_dbg_mbx, vha, 0x112a,
  441. "disabling pause transmit on port "
  442. "0 & 1.\n");
  443. qla82xx_wr_32(ha,
  444. QLA82XX_CRB_NIU + 0x98,
  445. CRB_NIU_XG_PAUSE_CTL_P0|
  446. CRB_NIU_XG_PAUSE_CTL_P1);
  447. }
  448. ql_log(ql_log_info, base_vha, 0x101c,
  449. "Mailbox cmd timeout occurred, cmd=0x%x, "
  450. "mb[0]=0x%x, eeh_busy=0x%x. Scheduling ISP "
  451. "abort.\n", command, mcp->mb[0],
  452. ha->flags.eeh_busy);
  453. vha->hw_err_cnt++;
  454. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  455. qla2xxx_wake_dpc(vha);
  456. }
  457. } else if (current == ha->dpc_thread) {
  458. /* call abort directly since we are in the DPC thread */
  459. ql_dbg(ql_dbg_mbx, vha, 0x101d,
  460. "Timeout, calling abort_isp.\n");
  461. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  462. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  463. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  464. if (IS_QLA82XX(ha)) {
  465. ql_dbg(ql_dbg_mbx, vha, 0x112b,
  466. "disabling pause transmit on port "
  467. "0 & 1.\n");
  468. qla82xx_wr_32(ha,
  469. QLA82XX_CRB_NIU + 0x98,
  470. CRB_NIU_XG_PAUSE_CTL_P0|
  471. CRB_NIU_XG_PAUSE_CTL_P1);
  472. }
  473. ql_log(ql_log_info, base_vha, 0x101e,
  474. "Mailbox cmd timeout occurred, cmd=0x%x, "
  475. "mb[0]=0x%x. Scheduling ISP abort ",
  476. command, mcp->mb[0]);
  477. vha->hw_err_cnt++;
  478. set_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  479. clear_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  480. /* Allow next mbx cmd to come in. */
  481. complete(&ha->mbx_cmd_comp);
  482. if (ha->isp_ops->abort_isp(vha) &&
  483. !ha->flags.eeh_busy) {
  484. /* Failed. retry later. */
  485. set_bit(ISP_ABORT_NEEDED,
  486. &vha->dpc_flags);
  487. }
  488. clear_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  489. ql_dbg(ql_dbg_mbx, vha, 0x101f,
  490. "Finished abort_isp.\n");
  491. goto mbx_done;
  492. }
  493. }
  494. }
  495. premature_exit:
  496. /* Allow next mbx cmd to come in. */
  497. complete(&ha->mbx_cmd_comp);
  498. mbx_done:
  499. if (rval == QLA_ABORTED) {
  500. ql_log(ql_log_info, vha, 0xd035,
  501. "Chip Reset in progress. Purging Mbox cmd=0x%x.\n",
  502. mcp->mb[0]);
  503. } else if (rval) {
  504. if (ql2xextended_error_logging & (ql_dbg_disc|ql_dbg_mbx)) {
  505. pr_warn("%s [%s]-%04x:%ld: **** Failed=%x", QL_MSGHDR,
  506. dev_name(&ha->pdev->dev), 0x1020+0x800,
  507. vha->host_no, rval);
  508. mboxes = mcp->in_mb;
  509. cnt = 4;
  510. for (i = 0; i < ha->mbx_count && cnt; i++, mboxes >>= 1)
  511. if (mboxes & BIT_0) {
  512. printk(" mb[%u]=%x", i, mcp->mb[i]);
  513. cnt--;
  514. }
  515. pr_warn(" cmd=%x ****\n", command);
  516. }
  517. if (IS_FWI2_CAPABLE(ha) && !(IS_P3P_TYPE(ha))) {
  518. ql_dbg(ql_dbg_mbx, vha, 0x1198,
  519. "host_status=%#x intr_ctrl=%#x intr_status=%#x\n",
  520. rd_reg_dword(&reg->isp24.host_status),
  521. rd_reg_dword(&reg->isp24.ictrl),
  522. rd_reg_dword(&reg->isp24.istatus));
  523. } else {
  524. ql_dbg(ql_dbg_mbx, vha, 0x1206,
  525. "ctrl_status=%#x ictrl=%#x istatus=%#x\n",
  526. rd_reg_word(&reg->isp.ctrl_status),
  527. rd_reg_word(&reg->isp.ictrl),
  528. rd_reg_word(&reg->isp.istatus));
  529. }
  530. } else {
  531. ql_dbg(ql_dbg_mbx, base_vha, 0x1021, "Done %s.\n", __func__);
  532. }
  533. i = 500;
  534. while (i && eeh_delay && (ha->pci_error_state < QLA_PCI_SLOT_RESET)) {
  535. /*
  536. * The caller of this mailbox encounter pci error.
  537. * Hold the thread until PCIE link reset complete to make
  538. * sure caller does not unmap dma while recovery is
  539. * in progress.
  540. */
  541. msleep(1);
  542. i--;
  543. }
  544. return rval;
  545. }
  546. int
  547. qla2x00_load_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t risc_addr,
  548. uint32_t risc_code_size)
  549. {
  550. int rval;
  551. struct qla_hw_data *ha = vha->hw;
  552. mbx_cmd_t mc;
  553. mbx_cmd_t *mcp = &mc;
  554. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1022,
  555. "Entered %s.\n", __func__);
  556. if (MSW(risc_addr) || IS_FWI2_CAPABLE(ha)) {
  557. mcp->mb[0] = MBC_LOAD_RISC_RAM_EXTENDED;
  558. mcp->mb[8] = MSW(risc_addr);
  559. mcp->out_mb = MBX_8|MBX_0;
  560. } else {
  561. mcp->mb[0] = MBC_LOAD_RISC_RAM;
  562. mcp->out_mb = MBX_0;
  563. }
  564. mcp->mb[1] = LSW(risc_addr);
  565. mcp->mb[2] = MSW(req_dma);
  566. mcp->mb[3] = LSW(req_dma);
  567. mcp->mb[6] = MSW(MSD(req_dma));
  568. mcp->mb[7] = LSW(MSD(req_dma));
  569. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  570. if (IS_FWI2_CAPABLE(ha)) {
  571. mcp->mb[4] = MSW(risc_code_size);
  572. mcp->mb[5] = LSW(risc_code_size);
  573. mcp->out_mb |= MBX_5|MBX_4;
  574. } else {
  575. mcp->mb[4] = LSW(risc_code_size);
  576. mcp->out_mb |= MBX_4;
  577. }
  578. mcp->in_mb = MBX_1|MBX_0;
  579. mcp->tov = MBX_TOV_SECONDS;
  580. mcp->flags = 0;
  581. rval = qla2x00_mailbox_command(vha, mcp);
  582. if (rval != QLA_SUCCESS) {
  583. ql_dbg(ql_dbg_mbx, vha, 0x1023,
  584. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  585. rval, mcp->mb[0], mcp->mb[1]);
  586. vha->hw_err_cnt++;
  587. } else {
  588. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1024,
  589. "Done %s.\n", __func__);
  590. }
  591. return rval;
  592. }
  593. #define NVME_ENABLE_FLAG BIT_3
  594. #define EDIF_HW_SUPPORT BIT_10
  595. /*
  596. * qla2x00_execute_fw
  597. * Start adapter firmware.
  598. *
  599. * Input:
  600. * ha = adapter block pointer.
  601. * TARGET_QUEUE_LOCK must be released.
  602. * ADAPTER_STATE_LOCK must be released.
  603. *
  604. * Returns:
  605. * qla2x00 local function return status code.
  606. *
  607. * Context:
  608. * Kernel context.
  609. */
  610. int
  611. qla2x00_execute_fw(scsi_qla_host_t *vha, uint32_t risc_addr)
  612. {
  613. int rval;
  614. struct qla_hw_data *ha = vha->hw;
  615. mbx_cmd_t mc;
  616. mbx_cmd_t *mcp = &mc;
  617. u8 semaphore = 0;
  618. #define EXE_FW_FORCE_SEMAPHORE BIT_7
  619. u8 retry = 5;
  620. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1025,
  621. "Entered %s.\n", __func__);
  622. again:
  623. mcp->mb[0] = MBC_EXECUTE_FIRMWARE;
  624. mcp->out_mb = MBX_0;
  625. mcp->in_mb = MBX_0;
  626. if (IS_FWI2_CAPABLE(ha)) {
  627. mcp->mb[1] = MSW(risc_addr);
  628. mcp->mb[2] = LSW(risc_addr);
  629. mcp->mb[3] = 0;
  630. mcp->mb[4] = 0;
  631. mcp->mb[11] = 0;
  632. /* Enable BPM? */
  633. if (ha->flags.lr_detected) {
  634. mcp->mb[4] = BIT_0;
  635. if (IS_BPM_RANGE_CAPABLE(ha))
  636. mcp->mb[4] |=
  637. ha->lr_distance << LR_DIST_FW_POS;
  638. }
  639. if (ql2xnvmeenable && (IS_QLA27XX(ha) || IS_QLA28XX(ha)))
  640. mcp->mb[4] |= NVME_ENABLE_FLAG;
  641. if (IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
  642. struct nvram_81xx *nv = ha->nvram;
  643. /* set minimum speed if specified in nvram */
  644. if (nv->min_supported_speed >= 2 &&
  645. nv->min_supported_speed <= 5) {
  646. mcp->mb[4] |= BIT_4;
  647. mcp->mb[11] |= nv->min_supported_speed & 0xF;
  648. mcp->out_mb |= MBX_11;
  649. mcp->in_mb |= BIT_5;
  650. vha->min_supported_speed =
  651. nv->min_supported_speed;
  652. }
  653. if (IS_PPCARCH)
  654. mcp->mb[11] |= BIT_4;
  655. }
  656. if (ha->flags.exlogins_enabled)
  657. mcp->mb[4] |= ENABLE_EXTENDED_LOGIN;
  658. if (ha->flags.exchoffld_enabled)
  659. mcp->mb[4] |= ENABLE_EXCHANGE_OFFLD;
  660. if (semaphore)
  661. mcp->mb[11] |= EXE_FW_FORCE_SEMAPHORE;
  662. mcp->out_mb |= MBX_4 | MBX_3 | MBX_2 | MBX_1 | MBX_11;
  663. mcp->in_mb |= MBX_5 | MBX_3 | MBX_2 | MBX_1;
  664. } else {
  665. mcp->mb[1] = LSW(risc_addr);
  666. mcp->out_mb |= MBX_1;
  667. if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
  668. mcp->mb[2] = 0;
  669. mcp->out_mb |= MBX_2;
  670. }
  671. }
  672. mcp->tov = MBX_TOV_SECONDS;
  673. mcp->flags = 0;
  674. rval = qla2x00_mailbox_command(vha, mcp);
  675. if (rval != QLA_SUCCESS) {
  676. if (IS_QLA28XX(ha) && rval == QLA_COMMAND_ERROR &&
  677. mcp->mb[1] == 0x27 && retry) {
  678. semaphore = 1;
  679. retry--;
  680. ql_dbg(ql_dbg_async, vha, 0x1026,
  681. "Exe FW: force semaphore.\n");
  682. goto again;
  683. }
  684. if (retry) {
  685. retry--;
  686. ql_dbg(ql_dbg_async, vha, 0x509d,
  687. "Exe FW retry: mb[0]=%x retry[%d]\n", mcp->mb[0], retry);
  688. goto again;
  689. }
  690. ql_dbg(ql_dbg_mbx, vha, 0x1026,
  691. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  692. vha->hw_err_cnt++;
  693. return rval;
  694. }
  695. if (!IS_FWI2_CAPABLE(ha))
  696. goto done;
  697. ha->fw_ability_mask = mcp->mb[3] << 16 | mcp->mb[2];
  698. ql_dbg(ql_dbg_mbx, vha, 0x119a,
  699. "fw_ability_mask=%x.\n", ha->fw_ability_mask);
  700. ql_dbg(ql_dbg_mbx, vha, 0x1027, "exchanges=%x.\n", mcp->mb[1]);
  701. if (IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
  702. ha->max_supported_speed = mcp->mb[2] & (BIT_0|BIT_1);
  703. ql_dbg(ql_dbg_mbx, vha, 0x119b, "max_supported_speed=%s.\n",
  704. ha->max_supported_speed == 0 ? "16Gps" :
  705. ha->max_supported_speed == 1 ? "32Gps" :
  706. ha->max_supported_speed == 2 ? "64Gps" : "unknown");
  707. if (vha->min_supported_speed) {
  708. ha->min_supported_speed = mcp->mb[5] &
  709. (BIT_0 | BIT_1 | BIT_2);
  710. ql_dbg(ql_dbg_mbx, vha, 0x119c,
  711. "min_supported_speed=%s.\n",
  712. ha->min_supported_speed == 6 ? "64Gps" :
  713. ha->min_supported_speed == 5 ? "32Gps" :
  714. ha->min_supported_speed == 4 ? "16Gps" :
  715. ha->min_supported_speed == 3 ? "8Gps" :
  716. ha->min_supported_speed == 2 ? "4Gps" : "unknown");
  717. }
  718. }
  719. if (IS_QLA28XX(ha) && (mcp->mb[5] & EDIF_HW_SUPPORT)) {
  720. ha->flags.edif_hw = 1;
  721. ql_log(ql_log_info, vha, 0xffff,
  722. "%s: edif HW\n", __func__);
  723. }
  724. done:
  725. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1028,
  726. "Done %s.\n", __func__);
  727. return rval;
  728. }
  729. /*
  730. * qla_get_exlogin_status
  731. * Get extended login status
  732. * uses the memory offload control/status Mailbox
  733. *
  734. * Input:
  735. * ha: adapter state pointer.
  736. * fwopt: firmware options
  737. *
  738. * Returns:
  739. * qla2x00 local function status
  740. *
  741. * Context:
  742. * Kernel context.
  743. */
  744. #define FETCH_XLOGINS_STAT 0x8
  745. int
  746. qla_get_exlogin_status(scsi_qla_host_t *vha, uint16_t *buf_sz,
  747. uint16_t *ex_logins_cnt)
  748. {
  749. int rval;
  750. mbx_cmd_t mc;
  751. mbx_cmd_t *mcp = &mc;
  752. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x118f,
  753. "Entered %s\n", __func__);
  754. memset(mcp->mb, 0 , sizeof(mcp->mb));
  755. mcp->mb[0] = MBC_GET_MEM_OFFLOAD_CNTRL_STAT;
  756. mcp->mb[1] = FETCH_XLOGINS_STAT;
  757. mcp->out_mb = MBX_1|MBX_0;
  758. mcp->in_mb = MBX_10|MBX_4|MBX_0;
  759. mcp->tov = MBX_TOV_SECONDS;
  760. mcp->flags = 0;
  761. rval = qla2x00_mailbox_command(vha, mcp);
  762. if (rval != QLA_SUCCESS) {
  763. ql_dbg(ql_dbg_mbx, vha, 0x1115, "Failed=%x.\n", rval);
  764. } else {
  765. *buf_sz = mcp->mb[4];
  766. *ex_logins_cnt = mcp->mb[10];
  767. ql_log(ql_log_info, vha, 0x1190,
  768. "buffer size 0x%x, exchange login count=%d\n",
  769. mcp->mb[4], mcp->mb[10]);
  770. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1116,
  771. "Done %s.\n", __func__);
  772. }
  773. return rval;
  774. }
  775. /*
  776. * qla_set_exlogin_mem_cfg
  777. * set extended login memory configuration
  778. * Mbx needs to be issues before init_cb is set
  779. *
  780. * Input:
  781. * ha: adapter state pointer.
  782. * buffer: buffer pointer
  783. * phys_addr: physical address of buffer
  784. * size: size of buffer
  785. * TARGET_QUEUE_LOCK must be released
  786. * ADAPTER_STATE_LOCK must be release
  787. *
  788. * Returns:
  789. * qla2x00 local funxtion status code.
  790. *
  791. * Context:
  792. * Kernel context.
  793. */
  794. #define CONFIG_XLOGINS_MEM 0x9
  795. int
  796. qla_set_exlogin_mem_cfg(scsi_qla_host_t *vha, dma_addr_t phys_addr)
  797. {
  798. int rval;
  799. mbx_cmd_t mc;
  800. mbx_cmd_t *mcp = &mc;
  801. struct qla_hw_data *ha = vha->hw;
  802. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x111a,
  803. "Entered %s.\n", __func__);
  804. memset(mcp->mb, 0 , sizeof(mcp->mb));
  805. mcp->mb[0] = MBC_GET_MEM_OFFLOAD_CNTRL_STAT;
  806. mcp->mb[1] = CONFIG_XLOGINS_MEM;
  807. mcp->mb[2] = MSW(phys_addr);
  808. mcp->mb[3] = LSW(phys_addr);
  809. mcp->mb[6] = MSW(MSD(phys_addr));
  810. mcp->mb[7] = LSW(MSD(phys_addr));
  811. mcp->mb[8] = MSW(ha->exlogin_size);
  812. mcp->mb[9] = LSW(ha->exlogin_size);
  813. mcp->out_mb = MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  814. mcp->in_mb = MBX_11|MBX_0;
  815. mcp->tov = MBX_TOV_SECONDS;
  816. mcp->flags = 0;
  817. rval = qla2x00_mailbox_command(vha, mcp);
  818. if (rval != QLA_SUCCESS) {
  819. ql_dbg(ql_dbg_mbx, vha, 0x111b,
  820. "EXlogin Failed=%x. MB0=%x MB11=%x\n",
  821. rval, mcp->mb[0], mcp->mb[11]);
  822. } else {
  823. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x118c,
  824. "Done %s.\n", __func__);
  825. }
  826. return rval;
  827. }
  828. /*
  829. * qla_get_exchoffld_status
  830. * Get exchange offload status
  831. * uses the memory offload control/status Mailbox
  832. *
  833. * Input:
  834. * ha: adapter state pointer.
  835. * fwopt: firmware options
  836. *
  837. * Returns:
  838. * qla2x00 local function status
  839. *
  840. * Context:
  841. * Kernel context.
  842. */
  843. #define FETCH_XCHOFFLD_STAT 0x2
  844. int
  845. qla_get_exchoffld_status(scsi_qla_host_t *vha, uint16_t *buf_sz,
  846. uint16_t *ex_logins_cnt)
  847. {
  848. int rval;
  849. mbx_cmd_t mc;
  850. mbx_cmd_t *mcp = &mc;
  851. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1019,
  852. "Entered %s\n", __func__);
  853. memset(mcp->mb, 0 , sizeof(mcp->mb));
  854. mcp->mb[0] = MBC_GET_MEM_OFFLOAD_CNTRL_STAT;
  855. mcp->mb[1] = FETCH_XCHOFFLD_STAT;
  856. mcp->out_mb = MBX_1|MBX_0;
  857. mcp->in_mb = MBX_10|MBX_4|MBX_0;
  858. mcp->tov = MBX_TOV_SECONDS;
  859. mcp->flags = 0;
  860. rval = qla2x00_mailbox_command(vha, mcp);
  861. if (rval != QLA_SUCCESS) {
  862. ql_dbg(ql_dbg_mbx, vha, 0x1155, "Failed=%x.\n", rval);
  863. } else {
  864. *buf_sz = mcp->mb[4];
  865. *ex_logins_cnt = mcp->mb[10];
  866. ql_log(ql_log_info, vha, 0x118e,
  867. "buffer size 0x%x, exchange offload count=%d\n",
  868. mcp->mb[4], mcp->mb[10]);
  869. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1156,
  870. "Done %s.\n", __func__);
  871. }
  872. return rval;
  873. }
  874. /*
  875. * qla_set_exchoffld_mem_cfg
  876. * Set exchange offload memory configuration
  877. * Mbx needs to be issues before init_cb is set
  878. *
  879. * Input:
  880. * ha: adapter state pointer.
  881. * buffer: buffer pointer
  882. * phys_addr: physical address of buffer
  883. * size: size of buffer
  884. * TARGET_QUEUE_LOCK must be released
  885. * ADAPTER_STATE_LOCK must be release
  886. *
  887. * Returns:
  888. * qla2x00 local funxtion status code.
  889. *
  890. * Context:
  891. * Kernel context.
  892. */
  893. #define CONFIG_XCHOFFLD_MEM 0x3
  894. int
  895. qla_set_exchoffld_mem_cfg(scsi_qla_host_t *vha)
  896. {
  897. int rval;
  898. mbx_cmd_t mc;
  899. mbx_cmd_t *mcp = &mc;
  900. struct qla_hw_data *ha = vha->hw;
  901. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1157,
  902. "Entered %s.\n", __func__);
  903. memset(mcp->mb, 0 , sizeof(mcp->mb));
  904. mcp->mb[0] = MBC_GET_MEM_OFFLOAD_CNTRL_STAT;
  905. mcp->mb[1] = CONFIG_XCHOFFLD_MEM;
  906. mcp->mb[2] = MSW(ha->exchoffld_buf_dma);
  907. mcp->mb[3] = LSW(ha->exchoffld_buf_dma);
  908. mcp->mb[6] = MSW(MSD(ha->exchoffld_buf_dma));
  909. mcp->mb[7] = LSW(MSD(ha->exchoffld_buf_dma));
  910. mcp->mb[8] = MSW(ha->exchoffld_size);
  911. mcp->mb[9] = LSW(ha->exchoffld_size);
  912. mcp->out_mb = MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  913. mcp->in_mb = MBX_11|MBX_0;
  914. mcp->tov = MBX_TOV_SECONDS;
  915. mcp->flags = 0;
  916. rval = qla2x00_mailbox_command(vha, mcp);
  917. if (rval != QLA_SUCCESS) {
  918. /*EMPTY*/
  919. ql_dbg(ql_dbg_mbx, vha, 0x1158, "Failed=%x.\n", rval);
  920. } else {
  921. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1192,
  922. "Done %s.\n", __func__);
  923. }
  924. return rval;
  925. }
  926. /*
  927. * qla2x00_get_fw_version
  928. * Get firmware version.
  929. *
  930. * Input:
  931. * ha: adapter state pointer.
  932. * major: pointer for major number.
  933. * minor: pointer for minor number.
  934. * subminor: pointer for subminor number.
  935. *
  936. * Returns:
  937. * qla2x00 local function return status code.
  938. *
  939. * Context:
  940. * Kernel context.
  941. */
  942. int
  943. qla2x00_get_fw_version(scsi_qla_host_t *vha)
  944. {
  945. int rval;
  946. mbx_cmd_t mc;
  947. mbx_cmd_t *mcp = &mc;
  948. struct qla_hw_data *ha = vha->hw;
  949. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1029,
  950. "Entered %s.\n", __func__);
  951. mcp->mb[0] = MBC_GET_FIRMWARE_VERSION;
  952. mcp->out_mb = MBX_0;
  953. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  954. if (IS_QLA81XX(vha->hw) || IS_QLA8031(ha) || IS_QLA8044(ha))
  955. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8;
  956. if (IS_FWI2_CAPABLE(ha))
  957. mcp->in_mb |= MBX_17|MBX_16|MBX_15;
  958. if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
  959. mcp->in_mb |=
  960. MBX_25|MBX_24|MBX_23|MBX_22|MBX_21|MBX_20|MBX_19|MBX_18|
  961. MBX_14|MBX_13|MBX_11|MBX_10|MBX_9|MBX_8|MBX_7;
  962. mcp->flags = 0;
  963. mcp->tov = MBX_TOV_SECONDS;
  964. rval = qla2x00_mailbox_command(vha, mcp);
  965. if (rval != QLA_SUCCESS)
  966. goto failed;
  967. /* Return mailbox data. */
  968. ha->fw_major_version = mcp->mb[1];
  969. ha->fw_minor_version = mcp->mb[2];
  970. ha->fw_subminor_version = mcp->mb[3];
  971. ha->fw_attributes = mcp->mb[6];
  972. if (IS_QLA2100(vha->hw) || IS_QLA2200(vha->hw))
  973. ha->fw_memory_size = 0x1FFFF; /* Defaults to 128KB. */
  974. else
  975. ha->fw_memory_size = (mcp->mb[5] << 16) | mcp->mb[4];
  976. if (IS_QLA81XX(vha->hw) || IS_QLA8031(vha->hw) || IS_QLA8044(ha)) {
  977. ha->mpi_version[0] = mcp->mb[10] & 0xff;
  978. ha->mpi_version[1] = mcp->mb[11] >> 8;
  979. ha->mpi_version[2] = mcp->mb[11] & 0xff;
  980. ha->mpi_capabilities = (mcp->mb[12] << 16) | mcp->mb[13];
  981. ha->phy_version[0] = mcp->mb[8] & 0xff;
  982. ha->phy_version[1] = mcp->mb[9] >> 8;
  983. ha->phy_version[2] = mcp->mb[9] & 0xff;
  984. }
  985. if (IS_FWI2_CAPABLE(ha)) {
  986. ha->fw_attributes_h = mcp->mb[15];
  987. ha->fw_attributes_ext[0] = mcp->mb[16];
  988. ha->fw_attributes_ext[1] = mcp->mb[17];
  989. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1139,
  990. "%s: FW_attributes Upper: 0x%x, Lower: 0x%x.\n",
  991. __func__, mcp->mb[15], mcp->mb[6]);
  992. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x112f,
  993. "%s: Ext_FwAttributes Upper: 0x%x, Lower: 0x%x.\n",
  994. __func__, mcp->mb[17], mcp->mb[16]);
  995. if (ha->fw_attributes_h & 0x4)
  996. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x118d,
  997. "%s: Firmware supports Extended Login 0x%x\n",
  998. __func__, ha->fw_attributes_h);
  999. if (ha->fw_attributes_h & 0x8)
  1000. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1191,
  1001. "%s: Firmware supports Exchange Offload 0x%x\n",
  1002. __func__, ha->fw_attributes_h);
  1003. /*
  1004. * FW supports nvme and driver load parameter requested nvme.
  1005. * BIT 26 of fw_attributes indicates NVMe support.
  1006. */
  1007. if ((ha->fw_attributes_h &
  1008. (FW_ATTR_H_NVME | FW_ATTR_H_NVME_UPDATED)) &&
  1009. ql2xnvmeenable) {
  1010. if (ha->fw_attributes_h & FW_ATTR_H_NVME_FBURST)
  1011. vha->flags.nvme_first_burst = 1;
  1012. vha->flags.nvme_enabled = 1;
  1013. ql_log(ql_log_info, vha, 0xd302,
  1014. "%s: FC-NVMe is Enabled (0x%x)\n",
  1015. __func__, ha->fw_attributes_h);
  1016. }
  1017. /* BIT_13 of Extended FW Attributes informs about NVMe2 support */
  1018. if (ha->fw_attributes_ext[0] & FW_ATTR_EXT0_NVME2) {
  1019. ql_log(ql_log_info, vha, 0xd302,
  1020. "Firmware supports NVMe2 0x%x\n",
  1021. ha->fw_attributes_ext[0]);
  1022. vha->flags.nvme2_enabled = 1;
  1023. }
  1024. if (IS_QLA28XX(ha) && ha->flags.edif_hw && ql2xsecenable &&
  1025. (ha->fw_attributes_ext[0] & FW_ATTR_EXT0_EDIF)) {
  1026. ha->flags.edif_enabled = 1;
  1027. ql_log(ql_log_info, vha, 0xffff,
  1028. "%s: edif is enabled\n", __func__);
  1029. }
  1030. }
  1031. if (IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
  1032. ha->serdes_version[0] = mcp->mb[7] & 0xff;
  1033. ha->serdes_version[1] = mcp->mb[8] >> 8;
  1034. ha->serdes_version[2] = mcp->mb[8] & 0xff;
  1035. ha->mpi_version[0] = mcp->mb[10] & 0xff;
  1036. ha->mpi_version[1] = mcp->mb[11] >> 8;
  1037. ha->mpi_version[2] = mcp->mb[11] & 0xff;
  1038. ha->pep_version[0] = mcp->mb[13] & 0xff;
  1039. ha->pep_version[1] = mcp->mb[14] >> 8;
  1040. ha->pep_version[2] = mcp->mb[14] & 0xff;
  1041. ha->fw_shared_ram_start = (mcp->mb[19] << 16) | mcp->mb[18];
  1042. ha->fw_shared_ram_end = (mcp->mb[21] << 16) | mcp->mb[20];
  1043. ha->fw_ddr_ram_start = (mcp->mb[23] << 16) | mcp->mb[22];
  1044. ha->fw_ddr_ram_end = (mcp->mb[25] << 16) | mcp->mb[24];
  1045. if (IS_QLA28XX(ha)) {
  1046. if (mcp->mb[16] & BIT_10)
  1047. ha->flags.secure_fw = 1;
  1048. ql_log(ql_log_info, vha, 0xffff,
  1049. "Secure Flash Update in FW: %s\n",
  1050. (ha->flags.secure_fw) ? "Supported" :
  1051. "Not Supported");
  1052. }
  1053. if (ha->flags.scm_supported_a &&
  1054. (ha->fw_attributes_ext[0] & FW_ATTR_EXT0_SCM_SUPPORTED)) {
  1055. ha->flags.scm_supported_f = 1;
  1056. ha->sf_init_cb->flags |= cpu_to_le16(BIT_13);
  1057. }
  1058. ql_log(ql_log_info, vha, 0x11a3, "SCM in FW: %s\n",
  1059. (ha->flags.scm_supported_f) ? "Supported" :
  1060. "Not Supported");
  1061. if (vha->flags.nvme2_enabled) {
  1062. /* set BIT_15 of special feature control block for SLER */
  1063. ha->sf_init_cb->flags |= cpu_to_le16(BIT_15);
  1064. /* set BIT_14 of special feature control block for PI CTRL*/
  1065. ha->sf_init_cb->flags |= cpu_to_le16(BIT_14);
  1066. }
  1067. }
  1068. failed:
  1069. if (rval != QLA_SUCCESS) {
  1070. /*EMPTY*/
  1071. ql_dbg(ql_dbg_mbx, vha, 0x102a, "Failed=%x.\n", rval);
  1072. } else {
  1073. /*EMPTY*/
  1074. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102b,
  1075. "Done %s.\n", __func__);
  1076. }
  1077. return rval;
  1078. }
  1079. /*
  1080. * qla2x00_get_fw_options
  1081. * Set firmware options.
  1082. *
  1083. * Input:
  1084. * ha = adapter block pointer.
  1085. * fwopt = pointer for firmware options.
  1086. *
  1087. * Returns:
  1088. * qla2x00 local function return status code.
  1089. *
  1090. * Context:
  1091. * Kernel context.
  1092. */
  1093. int
  1094. qla2x00_get_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  1095. {
  1096. int rval;
  1097. mbx_cmd_t mc;
  1098. mbx_cmd_t *mcp = &mc;
  1099. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102c,
  1100. "Entered %s.\n", __func__);
  1101. mcp->mb[0] = MBC_GET_FIRMWARE_OPTION;
  1102. mcp->out_mb = MBX_0;
  1103. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1104. mcp->tov = MBX_TOV_SECONDS;
  1105. mcp->flags = 0;
  1106. rval = qla2x00_mailbox_command(vha, mcp);
  1107. if (rval != QLA_SUCCESS) {
  1108. /*EMPTY*/
  1109. ql_dbg(ql_dbg_mbx, vha, 0x102d, "Failed=%x.\n", rval);
  1110. } else {
  1111. fwopts[0] = mcp->mb[0];
  1112. fwopts[1] = mcp->mb[1];
  1113. fwopts[2] = mcp->mb[2];
  1114. fwopts[3] = mcp->mb[3];
  1115. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102e,
  1116. "Done %s.\n", __func__);
  1117. }
  1118. return rval;
  1119. }
  1120. /*
  1121. * qla2x00_set_fw_options
  1122. * Set firmware options.
  1123. *
  1124. * Input:
  1125. * ha = adapter block pointer.
  1126. * fwopt = pointer for firmware options.
  1127. *
  1128. * Returns:
  1129. * qla2x00 local function return status code.
  1130. *
  1131. * Context:
  1132. * Kernel context.
  1133. */
  1134. int
  1135. qla2x00_set_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  1136. {
  1137. int rval;
  1138. mbx_cmd_t mc;
  1139. mbx_cmd_t *mcp = &mc;
  1140. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102f,
  1141. "Entered %s.\n", __func__);
  1142. mcp->mb[0] = MBC_SET_FIRMWARE_OPTION;
  1143. mcp->mb[1] = fwopts[1];
  1144. mcp->mb[2] = fwopts[2];
  1145. mcp->mb[3] = fwopts[3];
  1146. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1147. mcp->in_mb = MBX_0;
  1148. if (IS_FWI2_CAPABLE(vha->hw)) {
  1149. mcp->in_mb |= MBX_1;
  1150. mcp->mb[10] = fwopts[10];
  1151. mcp->out_mb |= MBX_10;
  1152. } else {
  1153. mcp->mb[10] = fwopts[10];
  1154. mcp->mb[11] = fwopts[11];
  1155. mcp->mb[12] = 0; /* Undocumented, but used */
  1156. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  1157. }
  1158. mcp->tov = MBX_TOV_SECONDS;
  1159. mcp->flags = 0;
  1160. rval = qla2x00_mailbox_command(vha, mcp);
  1161. fwopts[0] = mcp->mb[0];
  1162. if (rval != QLA_SUCCESS) {
  1163. /*EMPTY*/
  1164. ql_dbg(ql_dbg_mbx, vha, 0x1030,
  1165. "Failed=%x (%x/%x).\n", rval, mcp->mb[0], mcp->mb[1]);
  1166. } else {
  1167. /*EMPTY*/
  1168. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1031,
  1169. "Done %s.\n", __func__);
  1170. }
  1171. return rval;
  1172. }
  1173. /*
  1174. * qla2x00_mbx_reg_test
  1175. * Mailbox register wrap test.
  1176. *
  1177. * Input:
  1178. * ha = adapter block pointer.
  1179. * TARGET_QUEUE_LOCK must be released.
  1180. * ADAPTER_STATE_LOCK must be released.
  1181. *
  1182. * Returns:
  1183. * qla2x00 local function return status code.
  1184. *
  1185. * Context:
  1186. * Kernel context.
  1187. */
  1188. int
  1189. qla2x00_mbx_reg_test(scsi_qla_host_t *vha)
  1190. {
  1191. int rval;
  1192. mbx_cmd_t mc;
  1193. mbx_cmd_t *mcp = &mc;
  1194. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1032,
  1195. "Entered %s.\n", __func__);
  1196. mcp->mb[0] = MBC_MAILBOX_REGISTER_TEST;
  1197. mcp->mb[1] = 0xAAAA;
  1198. mcp->mb[2] = 0x5555;
  1199. mcp->mb[3] = 0xAA55;
  1200. mcp->mb[4] = 0x55AA;
  1201. mcp->mb[5] = 0xA5A5;
  1202. mcp->mb[6] = 0x5A5A;
  1203. mcp->mb[7] = 0x2525;
  1204. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  1205. mcp->in_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  1206. mcp->tov = MBX_TOV_SECONDS;
  1207. mcp->flags = 0;
  1208. rval = qla2x00_mailbox_command(vha, mcp);
  1209. if (rval == QLA_SUCCESS) {
  1210. if (mcp->mb[1] != 0xAAAA || mcp->mb[2] != 0x5555 ||
  1211. mcp->mb[3] != 0xAA55 || mcp->mb[4] != 0x55AA)
  1212. rval = QLA_FUNCTION_FAILED;
  1213. if (mcp->mb[5] != 0xA5A5 || mcp->mb[6] != 0x5A5A ||
  1214. mcp->mb[7] != 0x2525)
  1215. rval = QLA_FUNCTION_FAILED;
  1216. }
  1217. if (rval != QLA_SUCCESS) {
  1218. /*EMPTY*/
  1219. ql_dbg(ql_dbg_mbx, vha, 0x1033, "Failed=%x.\n", rval);
  1220. vha->hw_err_cnt++;
  1221. } else {
  1222. /*EMPTY*/
  1223. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1034,
  1224. "Done %s.\n", __func__);
  1225. }
  1226. return rval;
  1227. }
  1228. /*
  1229. * qla2x00_verify_checksum
  1230. * Verify firmware checksum.
  1231. *
  1232. * Input:
  1233. * ha = adapter block pointer.
  1234. * TARGET_QUEUE_LOCK must be released.
  1235. * ADAPTER_STATE_LOCK must be released.
  1236. *
  1237. * Returns:
  1238. * qla2x00 local function return status code.
  1239. *
  1240. * Context:
  1241. * Kernel context.
  1242. */
  1243. int
  1244. qla2x00_verify_checksum(scsi_qla_host_t *vha, uint32_t risc_addr)
  1245. {
  1246. int rval;
  1247. mbx_cmd_t mc;
  1248. mbx_cmd_t *mcp = &mc;
  1249. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1035,
  1250. "Entered %s.\n", __func__);
  1251. mcp->mb[0] = MBC_VERIFY_CHECKSUM;
  1252. mcp->out_mb = MBX_0;
  1253. mcp->in_mb = MBX_0;
  1254. if (IS_FWI2_CAPABLE(vha->hw)) {
  1255. mcp->mb[1] = MSW(risc_addr);
  1256. mcp->mb[2] = LSW(risc_addr);
  1257. mcp->out_mb |= MBX_2|MBX_1;
  1258. mcp->in_mb |= MBX_2|MBX_1;
  1259. } else {
  1260. mcp->mb[1] = LSW(risc_addr);
  1261. mcp->out_mb |= MBX_1;
  1262. mcp->in_mb |= MBX_1;
  1263. }
  1264. mcp->tov = MBX_TOV_SECONDS;
  1265. mcp->flags = 0;
  1266. rval = qla2x00_mailbox_command(vha, mcp);
  1267. if (rval != QLA_SUCCESS) {
  1268. ql_dbg(ql_dbg_mbx, vha, 0x1036,
  1269. "Failed=%x chm sum=%x.\n", rval, IS_FWI2_CAPABLE(vha->hw) ?
  1270. (mcp->mb[2] << 16) | mcp->mb[1] : mcp->mb[1]);
  1271. } else {
  1272. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1037,
  1273. "Done %s.\n", __func__);
  1274. }
  1275. return rval;
  1276. }
  1277. /*
  1278. * qla2x00_issue_iocb
  1279. * Issue IOCB using mailbox command
  1280. *
  1281. * Input:
  1282. * ha = adapter state pointer.
  1283. * buffer = buffer pointer.
  1284. * phys_addr = physical address of buffer.
  1285. * size = size of buffer.
  1286. * TARGET_QUEUE_LOCK must be released.
  1287. * ADAPTER_STATE_LOCK must be released.
  1288. *
  1289. * Returns:
  1290. * qla2x00 local function return status code.
  1291. *
  1292. * Context:
  1293. * Kernel context.
  1294. */
  1295. int
  1296. qla2x00_issue_iocb_timeout(scsi_qla_host_t *vha, void *buffer,
  1297. dma_addr_t phys_addr, size_t size, uint32_t tov)
  1298. {
  1299. int rval;
  1300. mbx_cmd_t mc;
  1301. mbx_cmd_t *mcp = &mc;
  1302. if (!vha->hw->flags.fw_started)
  1303. return QLA_INVALID_COMMAND;
  1304. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1038,
  1305. "Entered %s.\n", __func__);
  1306. mcp->mb[0] = MBC_IOCB_COMMAND_A64;
  1307. mcp->mb[1] = 0;
  1308. mcp->mb[2] = MSW(LSD(phys_addr));
  1309. mcp->mb[3] = LSW(LSD(phys_addr));
  1310. mcp->mb[6] = MSW(MSD(phys_addr));
  1311. mcp->mb[7] = LSW(MSD(phys_addr));
  1312. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1313. mcp->in_mb = MBX_1|MBX_0;
  1314. mcp->tov = tov;
  1315. mcp->flags = 0;
  1316. rval = qla2x00_mailbox_command(vha, mcp);
  1317. if (rval != QLA_SUCCESS) {
  1318. /*EMPTY*/
  1319. ql_dbg(ql_dbg_mbx, vha, 0x1039, "Failed=%x.\n", rval);
  1320. } else {
  1321. sts_entry_t *sts_entry = buffer;
  1322. /* Mask reserved bits. */
  1323. sts_entry->entry_status &=
  1324. IS_FWI2_CAPABLE(vha->hw) ? RF_MASK_24XX : RF_MASK;
  1325. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103a,
  1326. "Done %s (status=%x).\n", __func__,
  1327. sts_entry->entry_status);
  1328. }
  1329. return rval;
  1330. }
  1331. int
  1332. qla2x00_issue_iocb(scsi_qla_host_t *vha, void *buffer, dma_addr_t phys_addr,
  1333. size_t size)
  1334. {
  1335. return qla2x00_issue_iocb_timeout(vha, buffer, phys_addr, size,
  1336. MBX_TOV_SECONDS);
  1337. }
  1338. /*
  1339. * qla2x00_abort_command
  1340. * Abort command aborts a specified IOCB.
  1341. *
  1342. * Input:
  1343. * ha = adapter block pointer.
  1344. * sp = SB structure pointer.
  1345. *
  1346. * Returns:
  1347. * qla2x00 local function return status code.
  1348. *
  1349. * Context:
  1350. * Kernel context.
  1351. */
  1352. int
  1353. qla2x00_abort_command(srb_t *sp)
  1354. {
  1355. unsigned long flags = 0;
  1356. int rval;
  1357. uint32_t handle = 0;
  1358. mbx_cmd_t mc;
  1359. mbx_cmd_t *mcp = &mc;
  1360. fc_port_t *fcport = sp->fcport;
  1361. scsi_qla_host_t *vha = fcport->vha;
  1362. struct qla_hw_data *ha = vha->hw;
  1363. struct req_que *req;
  1364. struct scsi_cmnd *cmd = GET_CMD_SP(sp);
  1365. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103b,
  1366. "Entered %s.\n", __func__);
  1367. if (sp->qpair)
  1368. req = sp->qpair->req;
  1369. else
  1370. req = vha->req;
  1371. spin_lock_irqsave(&ha->hardware_lock, flags);
  1372. for (handle = 1; handle < req->num_outstanding_cmds; handle++) {
  1373. if (req->outstanding_cmds[handle] == sp)
  1374. break;
  1375. }
  1376. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1377. if (handle == req->num_outstanding_cmds) {
  1378. /* command not found */
  1379. return QLA_FUNCTION_FAILED;
  1380. }
  1381. mcp->mb[0] = MBC_ABORT_COMMAND;
  1382. if (HAS_EXTENDED_IDS(ha))
  1383. mcp->mb[1] = fcport->loop_id;
  1384. else
  1385. mcp->mb[1] = fcport->loop_id << 8;
  1386. mcp->mb[2] = (uint16_t)handle;
  1387. mcp->mb[3] = (uint16_t)(handle >> 16);
  1388. mcp->mb[6] = (uint16_t)cmd->device->lun;
  1389. mcp->out_mb = MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1390. mcp->in_mb = MBX_0;
  1391. mcp->tov = MBX_TOV_SECONDS;
  1392. mcp->flags = 0;
  1393. rval = qla2x00_mailbox_command(vha, mcp);
  1394. if (rval != QLA_SUCCESS) {
  1395. ql_dbg(ql_dbg_mbx, vha, 0x103c, "Failed=%x.\n", rval);
  1396. } else {
  1397. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103d,
  1398. "Done %s.\n", __func__);
  1399. }
  1400. return rval;
  1401. }
  1402. int
  1403. qla2x00_abort_target(struct fc_port *fcport, uint64_t l, int tag)
  1404. {
  1405. int rval, rval2;
  1406. mbx_cmd_t mc;
  1407. mbx_cmd_t *mcp = &mc;
  1408. scsi_qla_host_t *vha;
  1409. vha = fcport->vha;
  1410. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103e,
  1411. "Entered %s.\n", __func__);
  1412. mcp->mb[0] = MBC_ABORT_TARGET;
  1413. mcp->out_mb = MBX_9|MBX_2|MBX_1|MBX_0;
  1414. if (HAS_EXTENDED_IDS(vha->hw)) {
  1415. mcp->mb[1] = fcport->loop_id;
  1416. mcp->mb[10] = 0;
  1417. mcp->out_mb |= MBX_10;
  1418. } else {
  1419. mcp->mb[1] = fcport->loop_id << 8;
  1420. }
  1421. mcp->mb[2] = vha->hw->loop_reset_delay;
  1422. mcp->mb[9] = vha->vp_idx;
  1423. mcp->in_mb = MBX_0;
  1424. mcp->tov = MBX_TOV_SECONDS;
  1425. mcp->flags = 0;
  1426. rval = qla2x00_mailbox_command(vha, mcp);
  1427. if (rval != QLA_SUCCESS) {
  1428. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103f,
  1429. "Failed=%x.\n", rval);
  1430. }
  1431. /* Issue marker IOCB. */
  1432. rval2 = qla2x00_marker(vha, vha->hw->base_qpair, fcport->loop_id, 0,
  1433. MK_SYNC_ID);
  1434. if (rval2 != QLA_SUCCESS) {
  1435. ql_dbg(ql_dbg_mbx, vha, 0x1040,
  1436. "Failed to issue marker IOCB (%x).\n", rval2);
  1437. } else {
  1438. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1041,
  1439. "Done %s.\n", __func__);
  1440. }
  1441. return rval;
  1442. }
  1443. int
  1444. qla2x00_lun_reset(struct fc_port *fcport, uint64_t l, int tag)
  1445. {
  1446. int rval, rval2;
  1447. mbx_cmd_t mc;
  1448. mbx_cmd_t *mcp = &mc;
  1449. scsi_qla_host_t *vha;
  1450. vha = fcport->vha;
  1451. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1042,
  1452. "Entered %s.\n", __func__);
  1453. mcp->mb[0] = MBC_LUN_RESET;
  1454. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  1455. if (HAS_EXTENDED_IDS(vha->hw))
  1456. mcp->mb[1] = fcport->loop_id;
  1457. else
  1458. mcp->mb[1] = fcport->loop_id << 8;
  1459. mcp->mb[2] = (u32)l;
  1460. mcp->mb[3] = 0;
  1461. mcp->mb[9] = vha->vp_idx;
  1462. mcp->in_mb = MBX_0;
  1463. mcp->tov = MBX_TOV_SECONDS;
  1464. mcp->flags = 0;
  1465. rval = qla2x00_mailbox_command(vha, mcp);
  1466. if (rval != QLA_SUCCESS) {
  1467. ql_dbg(ql_dbg_mbx, vha, 0x1043, "Failed=%x.\n", rval);
  1468. }
  1469. /* Issue marker IOCB. */
  1470. rval2 = qla2x00_marker(vha, vha->hw->base_qpair, fcport->loop_id, l,
  1471. MK_SYNC_ID_LUN);
  1472. if (rval2 != QLA_SUCCESS) {
  1473. ql_dbg(ql_dbg_mbx, vha, 0x1044,
  1474. "Failed to issue marker IOCB (%x).\n", rval2);
  1475. } else {
  1476. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1045,
  1477. "Done %s.\n", __func__);
  1478. }
  1479. return rval;
  1480. }
  1481. /*
  1482. * qla2x00_get_adapter_id
  1483. * Get adapter ID and topology.
  1484. *
  1485. * Input:
  1486. * ha = adapter block pointer.
  1487. * id = pointer for loop ID.
  1488. * al_pa = pointer for AL_PA.
  1489. * area = pointer for area.
  1490. * domain = pointer for domain.
  1491. * top = pointer for topology.
  1492. * TARGET_QUEUE_LOCK must be released.
  1493. * ADAPTER_STATE_LOCK must be released.
  1494. *
  1495. * Returns:
  1496. * qla2x00 local function return status code.
  1497. *
  1498. * Context:
  1499. * Kernel context.
  1500. */
  1501. int
  1502. qla2x00_get_adapter_id(scsi_qla_host_t *vha, uint16_t *id, uint8_t *al_pa,
  1503. uint8_t *area, uint8_t *domain, uint16_t *top, uint16_t *sw_cap)
  1504. {
  1505. int rval;
  1506. mbx_cmd_t mc;
  1507. mbx_cmd_t *mcp = &mc;
  1508. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1046,
  1509. "Entered %s.\n", __func__);
  1510. mcp->mb[0] = MBC_GET_ADAPTER_LOOP_ID;
  1511. mcp->mb[9] = vha->vp_idx;
  1512. mcp->out_mb = MBX_9|MBX_0;
  1513. mcp->in_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1514. if (IS_CNA_CAPABLE(vha->hw))
  1515. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10;
  1516. if (IS_FWI2_CAPABLE(vha->hw))
  1517. mcp->in_mb |= MBX_19|MBX_18|MBX_17|MBX_16;
  1518. if (IS_QLA27XX(vha->hw) || IS_QLA28XX(vha->hw))
  1519. mcp->in_mb |= MBX_15|MBX_21|MBX_22|MBX_23;
  1520. mcp->tov = MBX_TOV_SECONDS;
  1521. mcp->flags = 0;
  1522. rval = qla2x00_mailbox_command(vha, mcp);
  1523. if (mcp->mb[0] == MBS_COMMAND_ERROR)
  1524. rval = QLA_COMMAND_ERROR;
  1525. else if (mcp->mb[0] == MBS_INVALID_COMMAND)
  1526. rval = QLA_INVALID_COMMAND;
  1527. /* Return data. */
  1528. *id = mcp->mb[1];
  1529. *al_pa = LSB(mcp->mb[2]);
  1530. *area = MSB(mcp->mb[2]);
  1531. *domain = LSB(mcp->mb[3]);
  1532. *top = mcp->mb[6];
  1533. *sw_cap = mcp->mb[7];
  1534. if (rval != QLA_SUCCESS) {
  1535. /*EMPTY*/
  1536. ql_dbg(ql_dbg_mbx, vha, 0x1047, "Failed=%x.\n", rval);
  1537. } else {
  1538. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1048,
  1539. "Done %s.\n", __func__);
  1540. if (IS_CNA_CAPABLE(vha->hw)) {
  1541. vha->fcoe_vlan_id = mcp->mb[9] & 0xfff;
  1542. vha->fcoe_fcf_idx = mcp->mb[10];
  1543. vha->fcoe_vn_port_mac[5] = mcp->mb[11] >> 8;
  1544. vha->fcoe_vn_port_mac[4] = mcp->mb[11] & 0xff;
  1545. vha->fcoe_vn_port_mac[3] = mcp->mb[12] >> 8;
  1546. vha->fcoe_vn_port_mac[2] = mcp->mb[12] & 0xff;
  1547. vha->fcoe_vn_port_mac[1] = mcp->mb[13] >> 8;
  1548. vha->fcoe_vn_port_mac[0] = mcp->mb[13] & 0xff;
  1549. }
  1550. /* If FA-WWN supported */
  1551. if (IS_FAWWN_CAPABLE(vha->hw)) {
  1552. if (mcp->mb[7] & BIT_14) {
  1553. vha->port_name[0] = MSB(mcp->mb[16]);
  1554. vha->port_name[1] = LSB(mcp->mb[16]);
  1555. vha->port_name[2] = MSB(mcp->mb[17]);
  1556. vha->port_name[3] = LSB(mcp->mb[17]);
  1557. vha->port_name[4] = MSB(mcp->mb[18]);
  1558. vha->port_name[5] = LSB(mcp->mb[18]);
  1559. vha->port_name[6] = MSB(mcp->mb[19]);
  1560. vha->port_name[7] = LSB(mcp->mb[19]);
  1561. fc_host_port_name(vha->host) =
  1562. wwn_to_u64(vha->port_name);
  1563. ql_dbg(ql_dbg_mbx, vha, 0x10ca,
  1564. "FA-WWN acquired %016llx\n",
  1565. wwn_to_u64(vha->port_name));
  1566. }
  1567. }
  1568. if (IS_QLA27XX(vha->hw) || IS_QLA28XX(vha->hw)) {
  1569. vha->bbcr = mcp->mb[15];
  1570. if (mcp->mb[7] & SCM_EDC_ACC_RECEIVED) {
  1571. ql_log(ql_log_info, vha, 0x11a4,
  1572. "SCM: EDC ELS completed, flags 0x%x\n",
  1573. mcp->mb[21]);
  1574. }
  1575. if (mcp->mb[7] & SCM_RDF_ACC_RECEIVED) {
  1576. vha->hw->flags.scm_enabled = 1;
  1577. vha->scm_fabric_connection_flags |=
  1578. SCM_FLAG_RDF_COMPLETED;
  1579. ql_log(ql_log_info, vha, 0x11a5,
  1580. "SCM: RDF ELS completed, flags 0x%x\n",
  1581. mcp->mb[23]);
  1582. }
  1583. }
  1584. }
  1585. return rval;
  1586. }
  1587. /*
  1588. * qla2x00_get_retry_cnt
  1589. * Get current firmware login retry count and delay.
  1590. *
  1591. * Input:
  1592. * ha = adapter block pointer.
  1593. * retry_cnt = pointer to login retry count.
  1594. * tov = pointer to login timeout value.
  1595. *
  1596. * Returns:
  1597. * qla2x00 local function return status code.
  1598. *
  1599. * Context:
  1600. * Kernel context.
  1601. */
  1602. int
  1603. qla2x00_get_retry_cnt(scsi_qla_host_t *vha, uint8_t *retry_cnt, uint8_t *tov,
  1604. uint16_t *r_a_tov)
  1605. {
  1606. int rval;
  1607. uint16_t ratov;
  1608. mbx_cmd_t mc;
  1609. mbx_cmd_t *mcp = &mc;
  1610. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1049,
  1611. "Entered %s.\n", __func__);
  1612. mcp->mb[0] = MBC_GET_RETRY_COUNT;
  1613. mcp->out_mb = MBX_0;
  1614. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1615. mcp->tov = MBX_TOV_SECONDS;
  1616. mcp->flags = 0;
  1617. rval = qla2x00_mailbox_command(vha, mcp);
  1618. if (rval != QLA_SUCCESS) {
  1619. /*EMPTY*/
  1620. ql_dbg(ql_dbg_mbx, vha, 0x104a,
  1621. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  1622. } else {
  1623. /* Convert returned data and check our values. */
  1624. *r_a_tov = mcp->mb[3] / 2;
  1625. ratov = (mcp->mb[3]/2) / 10; /* mb[3] value is in 100ms */
  1626. if (mcp->mb[1] * ratov > (*retry_cnt) * (*tov)) {
  1627. /* Update to the larger values */
  1628. *retry_cnt = (uint8_t)mcp->mb[1];
  1629. *tov = ratov;
  1630. }
  1631. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104b,
  1632. "Done %s mb3=%d ratov=%d.\n", __func__, mcp->mb[3], ratov);
  1633. }
  1634. return rval;
  1635. }
  1636. /*
  1637. * qla2x00_init_firmware
  1638. * Initialize adapter firmware.
  1639. *
  1640. * Input:
  1641. * ha = adapter block pointer.
  1642. * dptr = Initialization control block pointer.
  1643. * size = size of initialization control block.
  1644. * TARGET_QUEUE_LOCK must be released.
  1645. * ADAPTER_STATE_LOCK must be released.
  1646. *
  1647. * Returns:
  1648. * qla2x00 local function return status code.
  1649. *
  1650. * Context:
  1651. * Kernel context.
  1652. */
  1653. int
  1654. qla2x00_init_firmware(scsi_qla_host_t *vha, uint16_t size)
  1655. {
  1656. int rval;
  1657. mbx_cmd_t mc;
  1658. mbx_cmd_t *mcp = &mc;
  1659. struct qla_hw_data *ha = vha->hw;
  1660. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104c,
  1661. "Entered %s.\n", __func__);
  1662. if (IS_P3P_TYPE(ha) && ql2xdbwr)
  1663. qla82xx_wr_32(ha, (uintptr_t __force)ha->nxdb_wr_ptr,
  1664. (0x04 | (ha->portnum << 5) | (0 << 8) | (0 << 16)));
  1665. if (ha->flags.npiv_supported)
  1666. mcp->mb[0] = MBC_MID_INITIALIZE_FIRMWARE;
  1667. else
  1668. mcp->mb[0] = MBC_INITIALIZE_FIRMWARE;
  1669. mcp->mb[1] = 0;
  1670. mcp->mb[2] = MSW(ha->init_cb_dma);
  1671. mcp->mb[3] = LSW(ha->init_cb_dma);
  1672. mcp->mb[6] = MSW(MSD(ha->init_cb_dma));
  1673. mcp->mb[7] = LSW(MSD(ha->init_cb_dma));
  1674. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1675. if (ha->ex_init_cb && ha->ex_init_cb->ex_version) {
  1676. mcp->mb[1] = BIT_0;
  1677. mcp->mb[10] = MSW(ha->ex_init_cb_dma);
  1678. mcp->mb[11] = LSW(ha->ex_init_cb_dma);
  1679. mcp->mb[12] = MSW(MSD(ha->ex_init_cb_dma));
  1680. mcp->mb[13] = LSW(MSD(ha->ex_init_cb_dma));
  1681. mcp->mb[14] = sizeof(*ha->ex_init_cb);
  1682. mcp->out_mb |= MBX_14|MBX_13|MBX_12|MBX_11|MBX_10;
  1683. }
  1684. if (ha->flags.scm_supported_f || vha->flags.nvme2_enabled) {
  1685. mcp->mb[1] |= BIT_1;
  1686. mcp->mb[16] = MSW(ha->sf_init_cb_dma);
  1687. mcp->mb[17] = LSW(ha->sf_init_cb_dma);
  1688. mcp->mb[18] = MSW(MSD(ha->sf_init_cb_dma));
  1689. mcp->mb[19] = LSW(MSD(ha->sf_init_cb_dma));
  1690. mcp->mb[15] = sizeof(*ha->sf_init_cb);
  1691. mcp->out_mb |= MBX_19|MBX_18|MBX_17|MBX_16|MBX_15;
  1692. }
  1693. /* 1 and 2 should normally be captured. */
  1694. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  1695. if (IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
  1696. /* mb3 is additional info about the installed SFP. */
  1697. mcp->in_mb |= MBX_3;
  1698. mcp->buf_size = size;
  1699. mcp->flags = MBX_DMA_OUT;
  1700. mcp->tov = MBX_TOV_SECONDS;
  1701. rval = qla2x00_mailbox_command(vha, mcp);
  1702. if (rval != QLA_SUCCESS) {
  1703. /*EMPTY*/
  1704. ql_dbg(ql_dbg_mbx, vha, 0x104d,
  1705. "Failed=%x mb[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x.\n",
  1706. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3]);
  1707. if (ha->init_cb) {
  1708. ql_dbg(ql_dbg_mbx, vha, 0x104d, "init_cb:\n");
  1709. ql_dump_buffer(ql_dbg_init + ql_dbg_verbose, vha,
  1710. 0x0104d, ha->init_cb, sizeof(*ha->init_cb));
  1711. }
  1712. if (ha->ex_init_cb && ha->ex_init_cb->ex_version) {
  1713. ql_dbg(ql_dbg_mbx, vha, 0x104d, "ex_init_cb:\n");
  1714. ql_dump_buffer(ql_dbg_init + ql_dbg_verbose, vha,
  1715. 0x0104d, ha->ex_init_cb, sizeof(*ha->ex_init_cb));
  1716. }
  1717. } else {
  1718. if (IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
  1719. if (mcp->mb[2] == 6 || mcp->mb[3] == 2)
  1720. ql_dbg(ql_dbg_mbx, vha, 0x119d,
  1721. "Invalid SFP/Validation Failed\n");
  1722. }
  1723. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104e,
  1724. "Done %s.\n", __func__);
  1725. }
  1726. return rval;
  1727. }
  1728. /*
  1729. * qla2x00_get_port_database
  1730. * Issue normal/enhanced get port database mailbox command
  1731. * and copy device name as necessary.
  1732. *
  1733. * Input:
  1734. * ha = adapter state pointer.
  1735. * dev = structure pointer.
  1736. * opt = enhanced cmd option byte.
  1737. *
  1738. * Returns:
  1739. * qla2x00 local function return status code.
  1740. *
  1741. * Context:
  1742. * Kernel context.
  1743. */
  1744. int
  1745. qla2x00_get_port_database(scsi_qla_host_t *vha, fc_port_t *fcport, uint8_t opt)
  1746. {
  1747. int rval;
  1748. mbx_cmd_t mc;
  1749. mbx_cmd_t *mcp = &mc;
  1750. port_database_t *pd;
  1751. struct port_database_24xx *pd24;
  1752. dma_addr_t pd_dma;
  1753. struct qla_hw_data *ha = vha->hw;
  1754. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104f,
  1755. "Entered %s.\n", __func__);
  1756. pd24 = NULL;
  1757. pd = dma_pool_zalloc(ha->s_dma_pool, GFP_KERNEL, &pd_dma);
  1758. if (pd == NULL) {
  1759. ql_log(ql_log_warn, vha, 0x1050,
  1760. "Failed to allocate port database structure.\n");
  1761. fcport->query = 0;
  1762. return QLA_MEMORY_ALLOC_FAILED;
  1763. }
  1764. mcp->mb[0] = MBC_GET_PORT_DATABASE;
  1765. if (opt != 0 && !IS_FWI2_CAPABLE(ha))
  1766. mcp->mb[0] = MBC_ENHANCED_GET_PORT_DATABASE;
  1767. mcp->mb[2] = MSW(pd_dma);
  1768. mcp->mb[3] = LSW(pd_dma);
  1769. mcp->mb[6] = MSW(MSD(pd_dma));
  1770. mcp->mb[7] = LSW(MSD(pd_dma));
  1771. mcp->mb[9] = vha->vp_idx;
  1772. mcp->out_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  1773. mcp->in_mb = MBX_0;
  1774. if (IS_FWI2_CAPABLE(ha)) {
  1775. mcp->mb[1] = fcport->loop_id;
  1776. mcp->mb[10] = opt;
  1777. mcp->out_mb |= MBX_10|MBX_1;
  1778. mcp->in_mb |= MBX_1;
  1779. } else if (HAS_EXTENDED_IDS(ha)) {
  1780. mcp->mb[1] = fcport->loop_id;
  1781. mcp->mb[10] = opt;
  1782. mcp->out_mb |= MBX_10|MBX_1;
  1783. } else {
  1784. mcp->mb[1] = fcport->loop_id << 8 | opt;
  1785. mcp->out_mb |= MBX_1;
  1786. }
  1787. mcp->buf_size = IS_FWI2_CAPABLE(ha) ?
  1788. PORT_DATABASE_24XX_SIZE : PORT_DATABASE_SIZE;
  1789. mcp->flags = MBX_DMA_IN;
  1790. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1791. rval = qla2x00_mailbox_command(vha, mcp);
  1792. if (rval != QLA_SUCCESS)
  1793. goto gpd_error_out;
  1794. if (IS_FWI2_CAPABLE(ha)) {
  1795. uint64_t zero = 0;
  1796. u8 current_login_state, last_login_state;
  1797. pd24 = (struct port_database_24xx *) pd;
  1798. /* Check for logged in state. */
  1799. if (NVME_TARGET(ha, fcport)) {
  1800. current_login_state = pd24->current_login_state >> 4;
  1801. last_login_state = pd24->last_login_state >> 4;
  1802. } else {
  1803. current_login_state = pd24->current_login_state & 0xf;
  1804. last_login_state = pd24->last_login_state & 0xf;
  1805. }
  1806. fcport->current_login_state = pd24->current_login_state;
  1807. fcport->last_login_state = pd24->last_login_state;
  1808. /* Check for logged in state. */
  1809. if (current_login_state != PDS_PRLI_COMPLETE &&
  1810. last_login_state != PDS_PRLI_COMPLETE) {
  1811. ql_dbg(ql_dbg_mbx, vha, 0x119a,
  1812. "Unable to verify login-state (%x/%x) for loop_id %x.\n",
  1813. current_login_state, last_login_state,
  1814. fcport->loop_id);
  1815. rval = QLA_FUNCTION_FAILED;
  1816. if (!fcport->query)
  1817. goto gpd_error_out;
  1818. }
  1819. if (fcport->loop_id == FC_NO_LOOP_ID ||
  1820. (memcmp(fcport->port_name, (uint8_t *)&zero, 8) &&
  1821. memcmp(fcport->port_name, pd24->port_name, 8))) {
  1822. /* We lost the device mid way. */
  1823. rval = QLA_NOT_LOGGED_IN;
  1824. goto gpd_error_out;
  1825. }
  1826. /* Names are little-endian. */
  1827. memcpy(fcport->node_name, pd24->node_name, WWN_SIZE);
  1828. memcpy(fcport->port_name, pd24->port_name, WWN_SIZE);
  1829. /* Get port_id of device. */
  1830. fcport->d_id.b.domain = pd24->port_id[0];
  1831. fcport->d_id.b.area = pd24->port_id[1];
  1832. fcport->d_id.b.al_pa = pd24->port_id[2];
  1833. fcport->d_id.b.rsvd_1 = 0;
  1834. /* If not target must be initiator or unknown type. */
  1835. if ((pd24->prli_svc_param_word_3[0] & BIT_4) == 0)
  1836. fcport->port_type = FCT_INITIATOR;
  1837. else
  1838. fcport->port_type = FCT_TARGET;
  1839. /* Passback COS information. */
  1840. fcport->supported_classes = (pd24->flags & PDF_CLASS_2) ?
  1841. FC_COS_CLASS2 : FC_COS_CLASS3;
  1842. if (pd24->prli_svc_param_word_3[0] & BIT_7)
  1843. fcport->flags |= FCF_CONF_COMP_SUPPORTED;
  1844. } else {
  1845. uint64_t zero = 0;
  1846. /* Check for logged in state. */
  1847. if (pd->master_state != PD_STATE_PORT_LOGGED_IN &&
  1848. pd->slave_state != PD_STATE_PORT_LOGGED_IN) {
  1849. ql_dbg(ql_dbg_mbx, vha, 0x100a,
  1850. "Unable to verify login-state (%x/%x) - "
  1851. "portid=%02x%02x%02x.\n", pd->master_state,
  1852. pd->slave_state, fcport->d_id.b.domain,
  1853. fcport->d_id.b.area, fcport->d_id.b.al_pa);
  1854. rval = QLA_FUNCTION_FAILED;
  1855. goto gpd_error_out;
  1856. }
  1857. if (fcport->loop_id == FC_NO_LOOP_ID ||
  1858. (memcmp(fcport->port_name, (uint8_t *)&zero, 8) &&
  1859. memcmp(fcport->port_name, pd->port_name, 8))) {
  1860. /* We lost the device mid way. */
  1861. rval = QLA_NOT_LOGGED_IN;
  1862. goto gpd_error_out;
  1863. }
  1864. /* Names are little-endian. */
  1865. memcpy(fcport->node_name, pd->node_name, WWN_SIZE);
  1866. memcpy(fcport->port_name, pd->port_name, WWN_SIZE);
  1867. /* Get port_id of device. */
  1868. fcport->d_id.b.domain = pd->port_id[0];
  1869. fcport->d_id.b.area = pd->port_id[3];
  1870. fcport->d_id.b.al_pa = pd->port_id[2];
  1871. fcport->d_id.b.rsvd_1 = 0;
  1872. /* If not target must be initiator or unknown type. */
  1873. if ((pd->prli_svc_param_word_3[0] & BIT_4) == 0)
  1874. fcport->port_type = FCT_INITIATOR;
  1875. else
  1876. fcport->port_type = FCT_TARGET;
  1877. /* Passback COS information. */
  1878. fcport->supported_classes = (pd->options & BIT_4) ?
  1879. FC_COS_CLASS2 : FC_COS_CLASS3;
  1880. }
  1881. gpd_error_out:
  1882. dma_pool_free(ha->s_dma_pool, pd, pd_dma);
  1883. fcport->query = 0;
  1884. if (rval != QLA_SUCCESS) {
  1885. ql_dbg(ql_dbg_mbx, vha, 0x1052,
  1886. "Failed=%x mb[0]=%x mb[1]=%x.\n", rval,
  1887. mcp->mb[0], mcp->mb[1]);
  1888. } else {
  1889. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1053,
  1890. "Done %s.\n", __func__);
  1891. }
  1892. return rval;
  1893. }
  1894. int
  1895. qla24xx_get_port_database(scsi_qla_host_t *vha, u16 nport_handle,
  1896. struct port_database_24xx *pdb)
  1897. {
  1898. mbx_cmd_t mc;
  1899. mbx_cmd_t *mcp = &mc;
  1900. dma_addr_t pdb_dma;
  1901. int rval;
  1902. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1115,
  1903. "Entered %s.\n", __func__);
  1904. memset(pdb, 0, sizeof(*pdb));
  1905. pdb_dma = dma_map_single(&vha->hw->pdev->dev, pdb,
  1906. sizeof(*pdb), DMA_FROM_DEVICE);
  1907. if (!pdb_dma) {
  1908. ql_log(ql_log_warn, vha, 0x1116, "Failed to map dma buffer.\n");
  1909. return QLA_MEMORY_ALLOC_FAILED;
  1910. }
  1911. mcp->mb[0] = MBC_GET_PORT_DATABASE;
  1912. mcp->mb[1] = nport_handle;
  1913. mcp->mb[2] = MSW(LSD(pdb_dma));
  1914. mcp->mb[3] = LSW(LSD(pdb_dma));
  1915. mcp->mb[6] = MSW(MSD(pdb_dma));
  1916. mcp->mb[7] = LSW(MSD(pdb_dma));
  1917. mcp->mb[9] = 0;
  1918. mcp->mb[10] = 0;
  1919. mcp->out_mb = MBX_10|MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1920. mcp->in_mb = MBX_1|MBX_0;
  1921. mcp->buf_size = sizeof(*pdb);
  1922. mcp->flags = MBX_DMA_IN;
  1923. mcp->tov = vha->hw->login_timeout * 2;
  1924. rval = qla2x00_mailbox_command(vha, mcp);
  1925. if (rval != QLA_SUCCESS) {
  1926. ql_dbg(ql_dbg_mbx, vha, 0x111a,
  1927. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  1928. rval, mcp->mb[0], mcp->mb[1]);
  1929. } else {
  1930. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x111b,
  1931. "Done %s.\n", __func__);
  1932. }
  1933. dma_unmap_single(&vha->hw->pdev->dev, pdb_dma,
  1934. sizeof(*pdb), DMA_FROM_DEVICE);
  1935. return rval;
  1936. }
  1937. /*
  1938. * qla2x00_get_firmware_state
  1939. * Get adapter firmware state.
  1940. *
  1941. * Input:
  1942. * ha = adapter block pointer.
  1943. * dptr = pointer for firmware state.
  1944. * TARGET_QUEUE_LOCK must be released.
  1945. * ADAPTER_STATE_LOCK must be released.
  1946. *
  1947. * Returns:
  1948. * qla2x00 local function return status code.
  1949. *
  1950. * Context:
  1951. * Kernel context.
  1952. */
  1953. int
  1954. qla2x00_get_firmware_state(scsi_qla_host_t *vha, uint16_t *states)
  1955. {
  1956. int rval;
  1957. mbx_cmd_t mc;
  1958. mbx_cmd_t *mcp = &mc;
  1959. struct qla_hw_data *ha = vha->hw;
  1960. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1054,
  1961. "Entered %s.\n", __func__);
  1962. if (!ha->flags.fw_started)
  1963. return QLA_FUNCTION_FAILED;
  1964. mcp->mb[0] = MBC_GET_FIRMWARE_STATE;
  1965. mcp->out_mb = MBX_0;
  1966. if (IS_FWI2_CAPABLE(vha->hw))
  1967. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  1968. else
  1969. mcp->in_mb = MBX_1|MBX_0;
  1970. mcp->tov = MBX_TOV_SECONDS;
  1971. mcp->flags = 0;
  1972. rval = qla2x00_mailbox_command(vha, mcp);
  1973. /* Return firmware states. */
  1974. states[0] = mcp->mb[1];
  1975. if (IS_FWI2_CAPABLE(vha->hw)) {
  1976. states[1] = mcp->mb[2];
  1977. states[2] = mcp->mb[3]; /* SFP info */
  1978. states[3] = mcp->mb[4];
  1979. states[4] = mcp->mb[5];
  1980. states[5] = mcp->mb[6]; /* DPORT status */
  1981. }
  1982. if (rval != QLA_SUCCESS) {
  1983. /*EMPTY*/
  1984. ql_dbg(ql_dbg_mbx, vha, 0x1055, "Failed=%x.\n", rval);
  1985. } else {
  1986. if (IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
  1987. if (mcp->mb[2] == 6 || mcp->mb[3] == 2)
  1988. ql_dbg(ql_dbg_mbx, vha, 0x119e,
  1989. "Invalid SFP/Validation Failed\n");
  1990. }
  1991. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1056,
  1992. "Done %s.\n", __func__);
  1993. }
  1994. return rval;
  1995. }
  1996. /*
  1997. * qla2x00_get_port_name
  1998. * Issue get port name mailbox command.
  1999. * Returned name is in big endian format.
  2000. *
  2001. * Input:
  2002. * ha = adapter block pointer.
  2003. * loop_id = loop ID of device.
  2004. * name = pointer for name.
  2005. * TARGET_QUEUE_LOCK must be released.
  2006. * ADAPTER_STATE_LOCK must be released.
  2007. *
  2008. * Returns:
  2009. * qla2x00 local function return status code.
  2010. *
  2011. * Context:
  2012. * Kernel context.
  2013. */
  2014. int
  2015. qla2x00_get_port_name(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t *name,
  2016. uint8_t opt)
  2017. {
  2018. int rval;
  2019. mbx_cmd_t mc;
  2020. mbx_cmd_t *mcp = &mc;
  2021. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1057,
  2022. "Entered %s.\n", __func__);
  2023. mcp->mb[0] = MBC_GET_PORT_NAME;
  2024. mcp->mb[9] = vha->vp_idx;
  2025. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  2026. if (HAS_EXTENDED_IDS(vha->hw)) {
  2027. mcp->mb[1] = loop_id;
  2028. mcp->mb[10] = opt;
  2029. mcp->out_mb |= MBX_10;
  2030. } else {
  2031. mcp->mb[1] = loop_id << 8 | opt;
  2032. }
  2033. mcp->in_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  2034. mcp->tov = MBX_TOV_SECONDS;
  2035. mcp->flags = 0;
  2036. rval = qla2x00_mailbox_command(vha, mcp);
  2037. if (rval != QLA_SUCCESS) {
  2038. /*EMPTY*/
  2039. ql_dbg(ql_dbg_mbx, vha, 0x1058, "Failed=%x.\n", rval);
  2040. } else {
  2041. if (name != NULL) {
  2042. /* This function returns name in big endian. */
  2043. name[0] = MSB(mcp->mb[2]);
  2044. name[1] = LSB(mcp->mb[2]);
  2045. name[2] = MSB(mcp->mb[3]);
  2046. name[3] = LSB(mcp->mb[3]);
  2047. name[4] = MSB(mcp->mb[6]);
  2048. name[5] = LSB(mcp->mb[6]);
  2049. name[6] = MSB(mcp->mb[7]);
  2050. name[7] = LSB(mcp->mb[7]);
  2051. }
  2052. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1059,
  2053. "Done %s.\n", __func__);
  2054. }
  2055. return rval;
  2056. }
  2057. /*
  2058. * qla24xx_link_initialization
  2059. * Issue link initialization mailbox command.
  2060. *
  2061. * Input:
  2062. * ha = adapter block pointer.
  2063. * TARGET_QUEUE_LOCK must be released.
  2064. * ADAPTER_STATE_LOCK must be released.
  2065. *
  2066. * Returns:
  2067. * qla2x00 local function return status code.
  2068. *
  2069. * Context:
  2070. * Kernel context.
  2071. */
  2072. int
  2073. qla24xx_link_initialize(scsi_qla_host_t *vha)
  2074. {
  2075. int rval;
  2076. mbx_cmd_t mc;
  2077. mbx_cmd_t *mcp = &mc;
  2078. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1152,
  2079. "Entered %s.\n", __func__);
  2080. if (!IS_FWI2_CAPABLE(vha->hw) || IS_CNA_CAPABLE(vha->hw))
  2081. return QLA_FUNCTION_FAILED;
  2082. mcp->mb[0] = MBC_LINK_INITIALIZATION;
  2083. mcp->mb[1] = BIT_4;
  2084. if (vha->hw->operating_mode == LOOP)
  2085. mcp->mb[1] |= BIT_6;
  2086. else
  2087. mcp->mb[1] |= BIT_5;
  2088. mcp->mb[2] = 0;
  2089. mcp->mb[3] = 0;
  2090. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  2091. mcp->in_mb = MBX_0;
  2092. mcp->tov = MBX_TOV_SECONDS;
  2093. mcp->flags = 0;
  2094. rval = qla2x00_mailbox_command(vha, mcp);
  2095. if (rval != QLA_SUCCESS) {
  2096. ql_dbg(ql_dbg_mbx, vha, 0x1153, "Failed=%x.\n", rval);
  2097. } else {
  2098. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1154,
  2099. "Done %s.\n", __func__);
  2100. }
  2101. return rval;
  2102. }
  2103. /*
  2104. * qla2x00_lip_reset
  2105. * Issue LIP reset mailbox command.
  2106. *
  2107. * Input:
  2108. * ha = adapter block pointer.
  2109. * TARGET_QUEUE_LOCK must be released.
  2110. * ADAPTER_STATE_LOCK must be released.
  2111. *
  2112. * Returns:
  2113. * qla2x00 local function return status code.
  2114. *
  2115. * Context:
  2116. * Kernel context.
  2117. */
  2118. int
  2119. qla2x00_lip_reset(scsi_qla_host_t *vha)
  2120. {
  2121. int rval;
  2122. mbx_cmd_t mc;
  2123. mbx_cmd_t *mcp = &mc;
  2124. ql_dbg(ql_dbg_disc, vha, 0x105a,
  2125. "Entered %s.\n", __func__);
  2126. if (IS_CNA_CAPABLE(vha->hw)) {
  2127. /* Logout across all FCFs. */
  2128. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  2129. mcp->mb[1] = BIT_1;
  2130. mcp->mb[2] = 0;
  2131. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  2132. } else if (IS_FWI2_CAPABLE(vha->hw)) {
  2133. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  2134. mcp->mb[1] = BIT_4;
  2135. mcp->mb[2] = 0;
  2136. mcp->mb[3] = vha->hw->loop_reset_delay;
  2137. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  2138. } else {
  2139. mcp->mb[0] = MBC_LIP_RESET;
  2140. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  2141. if (HAS_EXTENDED_IDS(vha->hw)) {
  2142. mcp->mb[1] = 0x00ff;
  2143. mcp->mb[10] = 0;
  2144. mcp->out_mb |= MBX_10;
  2145. } else {
  2146. mcp->mb[1] = 0xff00;
  2147. }
  2148. mcp->mb[2] = vha->hw->loop_reset_delay;
  2149. mcp->mb[3] = 0;
  2150. }
  2151. mcp->in_mb = MBX_0;
  2152. mcp->tov = MBX_TOV_SECONDS;
  2153. mcp->flags = 0;
  2154. rval = qla2x00_mailbox_command(vha, mcp);
  2155. if (rval != QLA_SUCCESS) {
  2156. /*EMPTY*/
  2157. ql_dbg(ql_dbg_mbx, vha, 0x105b, "Failed=%x.\n", rval);
  2158. } else {
  2159. /*EMPTY*/
  2160. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105c,
  2161. "Done %s.\n", __func__);
  2162. }
  2163. return rval;
  2164. }
  2165. /*
  2166. * qla2x00_send_sns
  2167. * Send SNS command.
  2168. *
  2169. * Input:
  2170. * ha = adapter block pointer.
  2171. * sns = pointer for command.
  2172. * cmd_size = command size.
  2173. * buf_size = response/command size.
  2174. * TARGET_QUEUE_LOCK must be released.
  2175. * ADAPTER_STATE_LOCK must be released.
  2176. *
  2177. * Returns:
  2178. * qla2x00 local function return status code.
  2179. *
  2180. * Context:
  2181. * Kernel context.
  2182. */
  2183. int
  2184. qla2x00_send_sns(scsi_qla_host_t *vha, dma_addr_t sns_phys_address,
  2185. uint16_t cmd_size, size_t buf_size)
  2186. {
  2187. int rval;
  2188. mbx_cmd_t mc;
  2189. mbx_cmd_t *mcp = &mc;
  2190. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105d,
  2191. "Entered %s.\n", __func__);
  2192. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105e,
  2193. "Retry cnt=%d ratov=%d total tov=%d.\n",
  2194. vha->hw->retry_count, vha->hw->login_timeout, mcp->tov);
  2195. mcp->mb[0] = MBC_SEND_SNS_COMMAND;
  2196. mcp->mb[1] = cmd_size;
  2197. mcp->mb[2] = MSW(sns_phys_address);
  2198. mcp->mb[3] = LSW(sns_phys_address);
  2199. mcp->mb[6] = MSW(MSD(sns_phys_address));
  2200. mcp->mb[7] = LSW(MSD(sns_phys_address));
  2201. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  2202. mcp->in_mb = MBX_0|MBX_1;
  2203. mcp->buf_size = buf_size;
  2204. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN;
  2205. mcp->tov = (vha->hw->login_timeout * 2) + (vha->hw->login_timeout / 2);
  2206. rval = qla2x00_mailbox_command(vha, mcp);
  2207. if (rval != QLA_SUCCESS) {
  2208. /*EMPTY*/
  2209. ql_dbg(ql_dbg_mbx, vha, 0x105f,
  2210. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2211. rval, mcp->mb[0], mcp->mb[1]);
  2212. } else {
  2213. /*EMPTY*/
  2214. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1060,
  2215. "Done %s.\n", __func__);
  2216. }
  2217. return rval;
  2218. }
  2219. int
  2220. qla24xx_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  2221. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  2222. {
  2223. int rval;
  2224. struct logio_entry_24xx *lg;
  2225. dma_addr_t lg_dma;
  2226. uint32_t iop[2];
  2227. struct qla_hw_data *ha = vha->hw;
  2228. struct req_que *req;
  2229. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1061,
  2230. "Entered %s.\n", __func__);
  2231. if (vha->vp_idx && vha->qpair)
  2232. req = vha->qpair->req;
  2233. else
  2234. req = ha->req_q_map[0];
  2235. lg = dma_pool_zalloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  2236. if (lg == NULL) {
  2237. ql_log(ql_log_warn, vha, 0x1062,
  2238. "Failed to allocate login IOCB.\n");
  2239. return QLA_MEMORY_ALLOC_FAILED;
  2240. }
  2241. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  2242. lg->entry_count = 1;
  2243. lg->handle = make_handle(req->id, lg->handle);
  2244. lg->nport_handle = cpu_to_le16(loop_id);
  2245. lg->control_flags = cpu_to_le16(LCF_COMMAND_PLOGI);
  2246. if (opt & BIT_0)
  2247. lg->control_flags |= cpu_to_le16(LCF_COND_PLOGI);
  2248. if (opt & BIT_1)
  2249. lg->control_flags |= cpu_to_le16(LCF_SKIP_PRLI);
  2250. lg->port_id[0] = al_pa;
  2251. lg->port_id[1] = area;
  2252. lg->port_id[2] = domain;
  2253. lg->vp_index = vha->vp_idx;
  2254. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  2255. (ha->r_a_tov / 10 * 2) + 2);
  2256. if (rval != QLA_SUCCESS) {
  2257. ql_dbg(ql_dbg_mbx, vha, 0x1063,
  2258. "Failed to issue login IOCB (%x).\n", rval);
  2259. } else if (lg->entry_status != 0) {
  2260. ql_dbg(ql_dbg_mbx, vha, 0x1064,
  2261. "Failed to complete IOCB -- error status (%x).\n",
  2262. lg->entry_status);
  2263. rval = QLA_FUNCTION_FAILED;
  2264. } else if (lg->comp_status != cpu_to_le16(CS_COMPLETE)) {
  2265. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  2266. iop[1] = le32_to_cpu(lg->io_parameter[1]);
  2267. ql_dbg(ql_dbg_mbx, vha, 0x1065,
  2268. "Failed to complete IOCB -- completion status (%x) "
  2269. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  2270. iop[0], iop[1]);
  2271. switch (iop[0]) {
  2272. case LSC_SCODE_PORTID_USED:
  2273. mb[0] = MBS_PORT_ID_USED;
  2274. mb[1] = LSW(iop[1]);
  2275. break;
  2276. case LSC_SCODE_NPORT_USED:
  2277. mb[0] = MBS_LOOP_ID_USED;
  2278. break;
  2279. case LSC_SCODE_NOLINK:
  2280. case LSC_SCODE_NOIOCB:
  2281. case LSC_SCODE_NOXCB:
  2282. case LSC_SCODE_CMD_FAILED:
  2283. case LSC_SCODE_NOFABRIC:
  2284. case LSC_SCODE_FW_NOT_READY:
  2285. case LSC_SCODE_NOT_LOGGED_IN:
  2286. case LSC_SCODE_NOPCB:
  2287. case LSC_SCODE_ELS_REJECT:
  2288. case LSC_SCODE_CMD_PARAM_ERR:
  2289. case LSC_SCODE_NONPORT:
  2290. case LSC_SCODE_LOGGED_IN:
  2291. case LSC_SCODE_NOFLOGI_ACC:
  2292. default:
  2293. mb[0] = MBS_COMMAND_ERROR;
  2294. break;
  2295. }
  2296. } else {
  2297. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1066,
  2298. "Done %s.\n", __func__);
  2299. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  2300. mb[0] = MBS_COMMAND_COMPLETE;
  2301. mb[1] = 0;
  2302. if (iop[0] & BIT_4) {
  2303. if (iop[0] & BIT_8)
  2304. mb[1] |= BIT_1;
  2305. } else
  2306. mb[1] = BIT_0;
  2307. /* Passback COS information. */
  2308. mb[10] = 0;
  2309. if (lg->io_parameter[7] || lg->io_parameter[8])
  2310. mb[10] |= BIT_0; /* Class 2. */
  2311. if (lg->io_parameter[9] || lg->io_parameter[10])
  2312. mb[10] |= BIT_1; /* Class 3. */
  2313. if (lg->io_parameter[0] & cpu_to_le32(BIT_7))
  2314. mb[10] |= BIT_7; /* Confirmed Completion
  2315. * Allowed
  2316. */
  2317. }
  2318. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  2319. return rval;
  2320. }
  2321. /*
  2322. * qla2x00_login_fabric
  2323. * Issue login fabric port mailbox command.
  2324. *
  2325. * Input:
  2326. * ha = adapter block pointer.
  2327. * loop_id = device loop ID.
  2328. * domain = device domain.
  2329. * area = device area.
  2330. * al_pa = device AL_PA.
  2331. * status = pointer for return status.
  2332. * opt = command options.
  2333. * TARGET_QUEUE_LOCK must be released.
  2334. * ADAPTER_STATE_LOCK must be released.
  2335. *
  2336. * Returns:
  2337. * qla2x00 local function return status code.
  2338. *
  2339. * Context:
  2340. * Kernel context.
  2341. */
  2342. int
  2343. qla2x00_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  2344. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  2345. {
  2346. int rval;
  2347. mbx_cmd_t mc;
  2348. mbx_cmd_t *mcp = &mc;
  2349. struct qla_hw_data *ha = vha->hw;
  2350. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1067,
  2351. "Entered %s.\n", __func__);
  2352. mcp->mb[0] = MBC_LOGIN_FABRIC_PORT;
  2353. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  2354. if (HAS_EXTENDED_IDS(ha)) {
  2355. mcp->mb[1] = loop_id;
  2356. mcp->mb[10] = opt;
  2357. mcp->out_mb |= MBX_10;
  2358. } else {
  2359. mcp->mb[1] = (loop_id << 8) | opt;
  2360. }
  2361. mcp->mb[2] = domain;
  2362. mcp->mb[3] = area << 8 | al_pa;
  2363. mcp->in_mb = MBX_7|MBX_6|MBX_2|MBX_1|MBX_0;
  2364. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  2365. mcp->flags = 0;
  2366. rval = qla2x00_mailbox_command(vha, mcp);
  2367. /* Return mailbox statuses. */
  2368. if (mb != NULL) {
  2369. mb[0] = mcp->mb[0];
  2370. mb[1] = mcp->mb[1];
  2371. mb[2] = mcp->mb[2];
  2372. mb[6] = mcp->mb[6];
  2373. mb[7] = mcp->mb[7];
  2374. /* COS retrieved from Get-Port-Database mailbox command. */
  2375. mb[10] = 0;
  2376. }
  2377. if (rval != QLA_SUCCESS) {
  2378. /* RLU tmp code: need to change main mailbox_command function to
  2379. * return ok even when the mailbox completion value is not
  2380. * SUCCESS. The caller needs to be responsible to interpret
  2381. * the return values of this mailbox command if we're not
  2382. * to change too much of the existing code.
  2383. */
  2384. if (mcp->mb[0] == 0x4001 || mcp->mb[0] == 0x4002 ||
  2385. mcp->mb[0] == 0x4003 || mcp->mb[0] == 0x4005 ||
  2386. mcp->mb[0] == 0x4006)
  2387. rval = QLA_SUCCESS;
  2388. /*EMPTY*/
  2389. ql_dbg(ql_dbg_mbx, vha, 0x1068,
  2390. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  2391. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  2392. } else {
  2393. /*EMPTY*/
  2394. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1069,
  2395. "Done %s.\n", __func__);
  2396. }
  2397. return rval;
  2398. }
  2399. /*
  2400. * qla2x00_login_local_device
  2401. * Issue login loop port mailbox command.
  2402. *
  2403. * Input:
  2404. * ha = adapter block pointer.
  2405. * loop_id = device loop ID.
  2406. * opt = command options.
  2407. *
  2408. * Returns:
  2409. * Return status code.
  2410. *
  2411. * Context:
  2412. * Kernel context.
  2413. *
  2414. */
  2415. int
  2416. qla2x00_login_local_device(scsi_qla_host_t *vha, fc_port_t *fcport,
  2417. uint16_t *mb_ret, uint8_t opt)
  2418. {
  2419. int rval;
  2420. mbx_cmd_t mc;
  2421. mbx_cmd_t *mcp = &mc;
  2422. struct qla_hw_data *ha = vha->hw;
  2423. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106a,
  2424. "Entered %s.\n", __func__);
  2425. if (IS_FWI2_CAPABLE(ha))
  2426. return qla24xx_login_fabric(vha, fcport->loop_id,
  2427. fcport->d_id.b.domain, fcport->d_id.b.area,
  2428. fcport->d_id.b.al_pa, mb_ret, opt);
  2429. mcp->mb[0] = MBC_LOGIN_LOOP_PORT;
  2430. if (HAS_EXTENDED_IDS(ha))
  2431. mcp->mb[1] = fcport->loop_id;
  2432. else
  2433. mcp->mb[1] = fcport->loop_id << 8;
  2434. mcp->mb[2] = opt;
  2435. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  2436. mcp->in_mb = MBX_7|MBX_6|MBX_1|MBX_0;
  2437. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  2438. mcp->flags = 0;
  2439. rval = qla2x00_mailbox_command(vha, mcp);
  2440. /* Return mailbox statuses. */
  2441. if (mb_ret != NULL) {
  2442. mb_ret[0] = mcp->mb[0];
  2443. mb_ret[1] = mcp->mb[1];
  2444. mb_ret[6] = mcp->mb[6];
  2445. mb_ret[7] = mcp->mb[7];
  2446. }
  2447. if (rval != QLA_SUCCESS) {
  2448. /* AV tmp code: need to change main mailbox_command function to
  2449. * return ok even when the mailbox completion value is not
  2450. * SUCCESS. The caller needs to be responsible to interpret
  2451. * the return values of this mailbox command if we're not
  2452. * to change too much of the existing code.
  2453. */
  2454. if (mcp->mb[0] == 0x4005 || mcp->mb[0] == 0x4006)
  2455. rval = QLA_SUCCESS;
  2456. ql_dbg(ql_dbg_mbx, vha, 0x106b,
  2457. "Failed=%x mb[0]=%x mb[1]=%x mb[6]=%x mb[7]=%x.\n",
  2458. rval, mcp->mb[0], mcp->mb[1], mcp->mb[6], mcp->mb[7]);
  2459. } else {
  2460. /*EMPTY*/
  2461. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106c,
  2462. "Done %s.\n", __func__);
  2463. }
  2464. return (rval);
  2465. }
  2466. int
  2467. qla24xx_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  2468. uint8_t area, uint8_t al_pa)
  2469. {
  2470. int rval;
  2471. struct logio_entry_24xx *lg;
  2472. dma_addr_t lg_dma;
  2473. struct qla_hw_data *ha = vha->hw;
  2474. struct req_que *req;
  2475. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106d,
  2476. "Entered %s.\n", __func__);
  2477. lg = dma_pool_zalloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  2478. if (lg == NULL) {
  2479. ql_log(ql_log_warn, vha, 0x106e,
  2480. "Failed to allocate logout IOCB.\n");
  2481. return QLA_MEMORY_ALLOC_FAILED;
  2482. }
  2483. req = vha->req;
  2484. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  2485. lg->entry_count = 1;
  2486. lg->handle = make_handle(req->id, lg->handle);
  2487. lg->nport_handle = cpu_to_le16(loop_id);
  2488. lg->control_flags =
  2489. cpu_to_le16(LCF_COMMAND_LOGO|LCF_IMPL_LOGO|
  2490. LCF_FREE_NPORT);
  2491. lg->port_id[0] = al_pa;
  2492. lg->port_id[1] = area;
  2493. lg->port_id[2] = domain;
  2494. lg->vp_index = vha->vp_idx;
  2495. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  2496. (ha->r_a_tov / 10 * 2) + 2);
  2497. if (rval != QLA_SUCCESS) {
  2498. ql_dbg(ql_dbg_mbx, vha, 0x106f,
  2499. "Failed to issue logout IOCB (%x).\n", rval);
  2500. } else if (lg->entry_status != 0) {
  2501. ql_dbg(ql_dbg_mbx, vha, 0x1070,
  2502. "Failed to complete IOCB -- error status (%x).\n",
  2503. lg->entry_status);
  2504. rval = QLA_FUNCTION_FAILED;
  2505. } else if (lg->comp_status != cpu_to_le16(CS_COMPLETE)) {
  2506. ql_dbg(ql_dbg_mbx, vha, 0x1071,
  2507. "Failed to complete IOCB -- completion status (%x) "
  2508. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  2509. le32_to_cpu(lg->io_parameter[0]),
  2510. le32_to_cpu(lg->io_parameter[1]));
  2511. } else {
  2512. /*EMPTY*/
  2513. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1072,
  2514. "Done %s.\n", __func__);
  2515. }
  2516. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  2517. return rval;
  2518. }
  2519. /*
  2520. * qla2x00_fabric_logout
  2521. * Issue logout fabric port mailbox command.
  2522. *
  2523. * Input:
  2524. * ha = adapter block pointer.
  2525. * loop_id = device loop ID.
  2526. * TARGET_QUEUE_LOCK must be released.
  2527. * ADAPTER_STATE_LOCK must be released.
  2528. *
  2529. * Returns:
  2530. * qla2x00 local function return status code.
  2531. *
  2532. * Context:
  2533. * Kernel context.
  2534. */
  2535. int
  2536. qla2x00_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  2537. uint8_t area, uint8_t al_pa)
  2538. {
  2539. int rval;
  2540. mbx_cmd_t mc;
  2541. mbx_cmd_t *mcp = &mc;
  2542. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1073,
  2543. "Entered %s.\n", __func__);
  2544. mcp->mb[0] = MBC_LOGOUT_FABRIC_PORT;
  2545. mcp->out_mb = MBX_1|MBX_0;
  2546. if (HAS_EXTENDED_IDS(vha->hw)) {
  2547. mcp->mb[1] = loop_id;
  2548. mcp->mb[10] = 0;
  2549. mcp->out_mb |= MBX_10;
  2550. } else {
  2551. mcp->mb[1] = loop_id << 8;
  2552. }
  2553. mcp->in_mb = MBX_1|MBX_0;
  2554. mcp->tov = MBX_TOV_SECONDS;
  2555. mcp->flags = 0;
  2556. rval = qla2x00_mailbox_command(vha, mcp);
  2557. if (rval != QLA_SUCCESS) {
  2558. /*EMPTY*/
  2559. ql_dbg(ql_dbg_mbx, vha, 0x1074,
  2560. "Failed=%x mb[1]=%x.\n", rval, mcp->mb[1]);
  2561. } else {
  2562. /*EMPTY*/
  2563. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1075,
  2564. "Done %s.\n", __func__);
  2565. }
  2566. return rval;
  2567. }
  2568. /*
  2569. * qla2x00_full_login_lip
  2570. * Issue full login LIP mailbox command.
  2571. *
  2572. * Input:
  2573. * ha = adapter block pointer.
  2574. * TARGET_QUEUE_LOCK must be released.
  2575. * ADAPTER_STATE_LOCK must be released.
  2576. *
  2577. * Returns:
  2578. * qla2x00 local function return status code.
  2579. *
  2580. * Context:
  2581. * Kernel context.
  2582. */
  2583. int
  2584. qla2x00_full_login_lip(scsi_qla_host_t *vha)
  2585. {
  2586. int rval;
  2587. mbx_cmd_t mc;
  2588. mbx_cmd_t *mcp = &mc;
  2589. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1076,
  2590. "Entered %s.\n", __func__);
  2591. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  2592. mcp->mb[1] = IS_FWI2_CAPABLE(vha->hw) ? BIT_4 : 0;
  2593. mcp->mb[2] = 0;
  2594. mcp->mb[3] = 0;
  2595. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  2596. mcp->in_mb = MBX_0;
  2597. mcp->tov = MBX_TOV_SECONDS;
  2598. mcp->flags = 0;
  2599. rval = qla2x00_mailbox_command(vha, mcp);
  2600. if (rval != QLA_SUCCESS) {
  2601. /*EMPTY*/
  2602. ql_dbg(ql_dbg_mbx, vha, 0x1077, "Failed=%x.\n", rval);
  2603. } else {
  2604. /*EMPTY*/
  2605. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1078,
  2606. "Done %s.\n", __func__);
  2607. }
  2608. return rval;
  2609. }
  2610. /*
  2611. * qla2x00_get_id_list
  2612. *
  2613. * Input:
  2614. * ha = adapter block pointer.
  2615. *
  2616. * Returns:
  2617. * qla2x00 local function return status code.
  2618. *
  2619. * Context:
  2620. * Kernel context.
  2621. */
  2622. int
  2623. qla2x00_get_id_list(scsi_qla_host_t *vha, void *id_list, dma_addr_t id_list_dma,
  2624. uint16_t *entries)
  2625. {
  2626. int rval;
  2627. mbx_cmd_t mc;
  2628. mbx_cmd_t *mcp = &mc;
  2629. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1079,
  2630. "Entered %s.\n", __func__);
  2631. if (id_list == NULL)
  2632. return QLA_FUNCTION_FAILED;
  2633. mcp->mb[0] = MBC_GET_ID_LIST;
  2634. mcp->out_mb = MBX_0;
  2635. if (IS_FWI2_CAPABLE(vha->hw)) {
  2636. mcp->mb[2] = MSW(id_list_dma);
  2637. mcp->mb[3] = LSW(id_list_dma);
  2638. mcp->mb[6] = MSW(MSD(id_list_dma));
  2639. mcp->mb[7] = LSW(MSD(id_list_dma));
  2640. mcp->mb[8] = 0;
  2641. mcp->mb[9] = vha->vp_idx;
  2642. mcp->out_mb |= MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2;
  2643. } else {
  2644. mcp->mb[1] = MSW(id_list_dma);
  2645. mcp->mb[2] = LSW(id_list_dma);
  2646. mcp->mb[3] = MSW(MSD(id_list_dma));
  2647. mcp->mb[6] = LSW(MSD(id_list_dma));
  2648. mcp->out_mb |= MBX_6|MBX_3|MBX_2|MBX_1;
  2649. }
  2650. mcp->in_mb = MBX_1|MBX_0;
  2651. mcp->tov = MBX_TOV_SECONDS;
  2652. mcp->flags = 0;
  2653. rval = qla2x00_mailbox_command(vha, mcp);
  2654. if (rval != QLA_SUCCESS) {
  2655. /*EMPTY*/
  2656. ql_dbg(ql_dbg_mbx, vha, 0x107a, "Failed=%x.\n", rval);
  2657. } else {
  2658. *entries = mcp->mb[1];
  2659. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107b,
  2660. "Done %s.\n", __func__);
  2661. }
  2662. return rval;
  2663. }
  2664. /*
  2665. * qla2x00_get_resource_cnts
  2666. * Get current firmware resource counts.
  2667. *
  2668. * Input:
  2669. * ha = adapter block pointer.
  2670. *
  2671. * Returns:
  2672. * qla2x00 local function return status code.
  2673. *
  2674. * Context:
  2675. * Kernel context.
  2676. */
  2677. int
  2678. qla2x00_get_resource_cnts(scsi_qla_host_t *vha)
  2679. {
  2680. struct qla_hw_data *ha = vha->hw;
  2681. int rval;
  2682. mbx_cmd_t mc;
  2683. mbx_cmd_t *mcp = &mc;
  2684. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107c,
  2685. "Entered %s.\n", __func__);
  2686. mcp->mb[0] = MBC_GET_RESOURCE_COUNTS;
  2687. mcp->out_mb = MBX_0;
  2688. mcp->in_mb = MBX_11|MBX_10|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  2689. if (IS_QLA81XX(ha) || IS_QLA83XX(ha) ||
  2690. IS_QLA27XX(ha) || IS_QLA28XX(ha))
  2691. mcp->in_mb |= MBX_12;
  2692. mcp->tov = MBX_TOV_SECONDS;
  2693. mcp->flags = 0;
  2694. rval = qla2x00_mailbox_command(vha, mcp);
  2695. if (rval != QLA_SUCCESS) {
  2696. /*EMPTY*/
  2697. ql_dbg(ql_dbg_mbx, vha, 0x107d,
  2698. "Failed mb[0]=%x.\n", mcp->mb[0]);
  2699. } else {
  2700. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107e,
  2701. "Done %s mb1=%x mb2=%x mb3=%x mb6=%x mb7=%x mb10=%x "
  2702. "mb11=%x mb12=%x.\n", __func__, mcp->mb[1], mcp->mb[2],
  2703. mcp->mb[3], mcp->mb[6], mcp->mb[7], mcp->mb[10],
  2704. mcp->mb[11], mcp->mb[12]);
  2705. ha->orig_fw_tgt_xcb_count = mcp->mb[1];
  2706. ha->cur_fw_tgt_xcb_count = mcp->mb[2];
  2707. ha->cur_fw_xcb_count = mcp->mb[3];
  2708. ha->orig_fw_xcb_count = mcp->mb[6];
  2709. ha->cur_fw_iocb_count = mcp->mb[7];
  2710. ha->orig_fw_iocb_count = mcp->mb[10];
  2711. if (ha->flags.npiv_supported)
  2712. ha->max_npiv_vports = mcp->mb[11];
  2713. if (IS_QLA81XX(ha) || IS_QLA83XX(ha))
  2714. ha->fw_max_fcf_count = mcp->mb[12];
  2715. }
  2716. return (rval);
  2717. }
  2718. /*
  2719. * qla2x00_get_fcal_position_map
  2720. * Get FCAL (LILP) position map using mailbox command
  2721. *
  2722. * Input:
  2723. * ha = adapter state pointer.
  2724. * pos_map = buffer pointer (can be NULL).
  2725. *
  2726. * Returns:
  2727. * qla2x00 local function return status code.
  2728. *
  2729. * Context:
  2730. * Kernel context.
  2731. */
  2732. int
  2733. qla2x00_get_fcal_position_map(scsi_qla_host_t *vha, char *pos_map,
  2734. u8 *num_entries)
  2735. {
  2736. int rval;
  2737. mbx_cmd_t mc;
  2738. mbx_cmd_t *mcp = &mc;
  2739. char *pmap;
  2740. dma_addr_t pmap_dma;
  2741. struct qla_hw_data *ha = vha->hw;
  2742. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107f,
  2743. "Entered %s.\n", __func__);
  2744. pmap = dma_pool_zalloc(ha->s_dma_pool, GFP_KERNEL, &pmap_dma);
  2745. if (pmap == NULL) {
  2746. ql_log(ql_log_warn, vha, 0x1080,
  2747. "Memory alloc failed.\n");
  2748. return QLA_MEMORY_ALLOC_FAILED;
  2749. }
  2750. mcp->mb[0] = MBC_GET_FC_AL_POSITION_MAP;
  2751. mcp->mb[2] = MSW(pmap_dma);
  2752. mcp->mb[3] = LSW(pmap_dma);
  2753. mcp->mb[6] = MSW(MSD(pmap_dma));
  2754. mcp->mb[7] = LSW(MSD(pmap_dma));
  2755. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2756. mcp->in_mb = MBX_1|MBX_0;
  2757. mcp->buf_size = FCAL_MAP_SIZE;
  2758. mcp->flags = MBX_DMA_IN;
  2759. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  2760. rval = qla2x00_mailbox_command(vha, mcp);
  2761. if (rval == QLA_SUCCESS) {
  2762. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1081,
  2763. "mb0/mb1=%x/%X FC/AL position map size (%x).\n",
  2764. mcp->mb[0], mcp->mb[1], (unsigned)pmap[0]);
  2765. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111d,
  2766. pmap, pmap[0] + 1);
  2767. if (pos_map)
  2768. memcpy(pos_map, pmap, FCAL_MAP_SIZE);
  2769. if (num_entries)
  2770. *num_entries = pmap[0];
  2771. }
  2772. dma_pool_free(ha->s_dma_pool, pmap, pmap_dma);
  2773. if (rval != QLA_SUCCESS) {
  2774. ql_dbg(ql_dbg_mbx, vha, 0x1082, "Failed=%x.\n", rval);
  2775. } else {
  2776. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1083,
  2777. "Done %s.\n", __func__);
  2778. }
  2779. return rval;
  2780. }
  2781. /*
  2782. * qla2x00_get_link_status
  2783. *
  2784. * Input:
  2785. * ha = adapter block pointer.
  2786. * loop_id = device loop ID.
  2787. * ret_buf = pointer to link status return buffer.
  2788. *
  2789. * Returns:
  2790. * 0 = success.
  2791. * BIT_0 = mem alloc error.
  2792. * BIT_1 = mailbox error.
  2793. */
  2794. int
  2795. qla2x00_get_link_status(scsi_qla_host_t *vha, uint16_t loop_id,
  2796. struct link_statistics *stats, dma_addr_t stats_dma)
  2797. {
  2798. int rval;
  2799. mbx_cmd_t mc;
  2800. mbx_cmd_t *mcp = &mc;
  2801. uint32_t *iter = (uint32_t *)stats;
  2802. ushort dwords = offsetof(typeof(*stats), link_up_cnt)/sizeof(*iter);
  2803. struct qla_hw_data *ha = vha->hw;
  2804. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1084,
  2805. "Entered %s.\n", __func__);
  2806. mcp->mb[0] = MBC_GET_LINK_STATUS;
  2807. mcp->mb[2] = MSW(LSD(stats_dma));
  2808. mcp->mb[3] = LSW(LSD(stats_dma));
  2809. mcp->mb[6] = MSW(MSD(stats_dma));
  2810. mcp->mb[7] = LSW(MSD(stats_dma));
  2811. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2812. mcp->in_mb = MBX_0;
  2813. if (IS_FWI2_CAPABLE(ha)) {
  2814. mcp->mb[1] = loop_id;
  2815. mcp->mb[4] = 0;
  2816. mcp->mb[10] = 0;
  2817. mcp->out_mb |= MBX_10|MBX_4|MBX_1;
  2818. mcp->in_mb |= MBX_1;
  2819. } else if (HAS_EXTENDED_IDS(ha)) {
  2820. mcp->mb[1] = loop_id;
  2821. mcp->mb[10] = 0;
  2822. mcp->out_mb |= MBX_10|MBX_1;
  2823. } else {
  2824. mcp->mb[1] = loop_id << 8;
  2825. mcp->out_mb |= MBX_1;
  2826. }
  2827. mcp->tov = MBX_TOV_SECONDS;
  2828. mcp->flags = IOCTL_CMD;
  2829. rval = qla2x00_mailbox_command(vha, mcp);
  2830. if (rval == QLA_SUCCESS) {
  2831. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2832. ql_dbg(ql_dbg_mbx, vha, 0x1085,
  2833. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2834. rval = QLA_FUNCTION_FAILED;
  2835. } else {
  2836. /* Re-endianize - firmware data is le32. */
  2837. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1086,
  2838. "Done %s.\n", __func__);
  2839. for ( ; dwords--; iter++)
  2840. le32_to_cpus(iter);
  2841. }
  2842. } else {
  2843. /* Failed. */
  2844. ql_dbg(ql_dbg_mbx, vha, 0x1087, "Failed=%x.\n", rval);
  2845. }
  2846. return rval;
  2847. }
  2848. int
  2849. qla24xx_get_isp_stats(scsi_qla_host_t *vha, struct link_statistics *stats,
  2850. dma_addr_t stats_dma, uint16_t options)
  2851. {
  2852. int rval;
  2853. mbx_cmd_t mc;
  2854. mbx_cmd_t *mcp = &mc;
  2855. uint32_t *iter = (uint32_t *)stats;
  2856. ushort dwords = sizeof(*stats)/sizeof(*iter);
  2857. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1088,
  2858. "Entered %s.\n", __func__);
  2859. memset(&mc, 0, sizeof(mc));
  2860. mc.mb[0] = MBC_GET_LINK_PRIV_STATS;
  2861. mc.mb[2] = MSW(LSD(stats_dma));
  2862. mc.mb[3] = LSW(LSD(stats_dma));
  2863. mc.mb[6] = MSW(MSD(stats_dma));
  2864. mc.mb[7] = LSW(MSD(stats_dma));
  2865. mc.mb[8] = dwords;
  2866. mc.mb[9] = vha->vp_idx;
  2867. mc.mb[10] = options;
  2868. rval = qla24xx_send_mb_cmd(vha, &mc);
  2869. if (rval == QLA_SUCCESS) {
  2870. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2871. ql_dbg(ql_dbg_mbx, vha, 0x1089,
  2872. "Failed mb[0]=%x.\n", mcp->mb[0]);
  2873. rval = QLA_FUNCTION_FAILED;
  2874. } else {
  2875. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x108a,
  2876. "Done %s.\n", __func__);
  2877. /* Re-endianize - firmware data is le32. */
  2878. for ( ; dwords--; iter++)
  2879. le32_to_cpus(iter);
  2880. }
  2881. } else {
  2882. /* Failed. */
  2883. ql_dbg(ql_dbg_mbx, vha, 0x108b, "Failed=%x.\n", rval);
  2884. }
  2885. return rval;
  2886. }
  2887. int
  2888. qla24xx_abort_command(srb_t *sp)
  2889. {
  2890. int rval;
  2891. unsigned long flags = 0;
  2892. struct abort_entry_24xx *abt;
  2893. dma_addr_t abt_dma;
  2894. uint32_t handle;
  2895. fc_port_t *fcport = sp->fcport;
  2896. struct scsi_qla_host *vha = fcport->vha;
  2897. struct qla_hw_data *ha = vha->hw;
  2898. struct req_que *req;
  2899. struct qla_qpair *qpair = sp->qpair;
  2900. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x108c,
  2901. "Entered %s.\n", __func__);
  2902. if (sp->qpair)
  2903. req = sp->qpair->req;
  2904. else
  2905. return QLA_ERR_NO_QPAIR;
  2906. if (ql2xasynctmfenable)
  2907. return qla24xx_async_abort_command(sp);
  2908. spin_lock_irqsave(qpair->qp_lock_ptr, flags);
  2909. for (handle = 1; handle < req->num_outstanding_cmds; handle++) {
  2910. if (req->outstanding_cmds[handle] == sp)
  2911. break;
  2912. }
  2913. spin_unlock_irqrestore(qpair->qp_lock_ptr, flags);
  2914. if (handle == req->num_outstanding_cmds) {
  2915. /* Command not found. */
  2916. return QLA_ERR_NOT_FOUND;
  2917. }
  2918. abt = dma_pool_zalloc(ha->s_dma_pool, GFP_KERNEL, &abt_dma);
  2919. if (abt == NULL) {
  2920. ql_log(ql_log_warn, vha, 0x108d,
  2921. "Failed to allocate abort IOCB.\n");
  2922. return QLA_MEMORY_ALLOC_FAILED;
  2923. }
  2924. abt->entry_type = ABORT_IOCB_TYPE;
  2925. abt->entry_count = 1;
  2926. abt->handle = make_handle(req->id, abt->handle);
  2927. abt->nport_handle = cpu_to_le16(fcport->loop_id);
  2928. abt->handle_to_abort = make_handle(req->id, handle);
  2929. abt->port_id[0] = fcport->d_id.b.al_pa;
  2930. abt->port_id[1] = fcport->d_id.b.area;
  2931. abt->port_id[2] = fcport->d_id.b.domain;
  2932. abt->vp_index = fcport->vha->vp_idx;
  2933. abt->req_que_no = cpu_to_le16(req->id);
  2934. /* Need to pass original sp */
  2935. qla_nvme_abort_set_option(abt, sp);
  2936. rval = qla2x00_issue_iocb(vha, abt, abt_dma, 0);
  2937. if (rval != QLA_SUCCESS) {
  2938. ql_dbg(ql_dbg_mbx, vha, 0x108e,
  2939. "Failed to issue IOCB (%x).\n", rval);
  2940. } else if (abt->entry_status != 0) {
  2941. ql_dbg(ql_dbg_mbx, vha, 0x108f,
  2942. "Failed to complete IOCB -- error status (%x).\n",
  2943. abt->entry_status);
  2944. rval = QLA_FUNCTION_FAILED;
  2945. } else if (abt->nport_handle != cpu_to_le16(0)) {
  2946. ql_dbg(ql_dbg_mbx, vha, 0x1090,
  2947. "Failed to complete IOCB -- completion status (%x).\n",
  2948. le16_to_cpu(abt->nport_handle));
  2949. if (abt->nport_handle == cpu_to_le16(CS_IOCB_ERROR))
  2950. rval = QLA_FUNCTION_PARAMETER_ERROR;
  2951. else
  2952. rval = QLA_FUNCTION_FAILED;
  2953. } else {
  2954. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1091,
  2955. "Done %s.\n", __func__);
  2956. }
  2957. if (rval == QLA_SUCCESS)
  2958. qla_nvme_abort_process_comp_status(abt, sp);
  2959. qla_wait_nvme_release_cmd_kref(sp);
  2960. dma_pool_free(ha->s_dma_pool, abt, abt_dma);
  2961. return rval;
  2962. }
  2963. struct tsk_mgmt_cmd {
  2964. union {
  2965. struct tsk_mgmt_entry tsk;
  2966. struct sts_entry_24xx sts;
  2967. } p;
  2968. };
  2969. static int
  2970. __qla24xx_issue_tmf(char *name, uint32_t type, struct fc_port *fcport,
  2971. uint64_t l, int tag)
  2972. {
  2973. int rval, rval2;
  2974. struct tsk_mgmt_cmd *tsk;
  2975. struct sts_entry_24xx *sts;
  2976. dma_addr_t tsk_dma;
  2977. scsi_qla_host_t *vha;
  2978. struct qla_hw_data *ha;
  2979. struct req_que *req;
  2980. struct qla_qpair *qpair;
  2981. vha = fcport->vha;
  2982. ha = vha->hw;
  2983. req = vha->req;
  2984. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1092,
  2985. "Entered %s.\n", __func__);
  2986. if (vha->vp_idx && vha->qpair) {
  2987. /* NPIV port */
  2988. qpair = vha->qpair;
  2989. req = qpair->req;
  2990. }
  2991. tsk = dma_pool_zalloc(ha->s_dma_pool, GFP_KERNEL, &tsk_dma);
  2992. if (tsk == NULL) {
  2993. ql_log(ql_log_warn, vha, 0x1093,
  2994. "Failed to allocate task management IOCB.\n");
  2995. return QLA_MEMORY_ALLOC_FAILED;
  2996. }
  2997. tsk->p.tsk.entry_type = TSK_MGMT_IOCB_TYPE;
  2998. tsk->p.tsk.entry_count = 1;
  2999. tsk->p.tsk.handle = make_handle(req->id, tsk->p.tsk.handle);
  3000. tsk->p.tsk.nport_handle = cpu_to_le16(fcport->loop_id);
  3001. tsk->p.tsk.timeout = cpu_to_le16(ha->r_a_tov / 10 * 2);
  3002. tsk->p.tsk.control_flags = cpu_to_le32(type);
  3003. tsk->p.tsk.port_id[0] = fcport->d_id.b.al_pa;
  3004. tsk->p.tsk.port_id[1] = fcport->d_id.b.area;
  3005. tsk->p.tsk.port_id[2] = fcport->d_id.b.domain;
  3006. tsk->p.tsk.vp_index = fcport->vha->vp_idx;
  3007. if (type == TCF_LUN_RESET) {
  3008. int_to_scsilun(l, &tsk->p.tsk.lun);
  3009. host_to_fcp_swap((uint8_t *)&tsk->p.tsk.lun,
  3010. sizeof(tsk->p.tsk.lun));
  3011. }
  3012. sts = &tsk->p.sts;
  3013. rval = qla2x00_issue_iocb(vha, tsk, tsk_dma, 0);
  3014. if (rval != QLA_SUCCESS) {
  3015. ql_dbg(ql_dbg_mbx, vha, 0x1094,
  3016. "Failed to issue %s reset IOCB (%x).\n", name, rval);
  3017. } else if (sts->entry_status != 0) {
  3018. ql_dbg(ql_dbg_mbx, vha, 0x1095,
  3019. "Failed to complete IOCB -- error status (%x).\n",
  3020. sts->entry_status);
  3021. rval = QLA_FUNCTION_FAILED;
  3022. } else if (sts->comp_status != cpu_to_le16(CS_COMPLETE)) {
  3023. ql_dbg(ql_dbg_mbx, vha, 0x1096,
  3024. "Failed to complete IOCB -- completion status (%x).\n",
  3025. le16_to_cpu(sts->comp_status));
  3026. rval = QLA_FUNCTION_FAILED;
  3027. } else if (le16_to_cpu(sts->scsi_status) &
  3028. SS_RESPONSE_INFO_LEN_VALID) {
  3029. if (le32_to_cpu(sts->rsp_data_len) < 4) {
  3030. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1097,
  3031. "Ignoring inconsistent data length -- not enough "
  3032. "response info (%d).\n",
  3033. le32_to_cpu(sts->rsp_data_len));
  3034. } else if (sts->data[3]) {
  3035. ql_dbg(ql_dbg_mbx, vha, 0x1098,
  3036. "Failed to complete IOCB -- response (%x).\n",
  3037. sts->data[3]);
  3038. rval = QLA_FUNCTION_FAILED;
  3039. }
  3040. }
  3041. /* Issue marker IOCB. */
  3042. rval2 = qla2x00_marker(vha, ha->base_qpair, fcport->loop_id, l,
  3043. type == TCF_LUN_RESET ? MK_SYNC_ID_LUN : MK_SYNC_ID);
  3044. if (rval2 != QLA_SUCCESS) {
  3045. ql_dbg(ql_dbg_mbx, vha, 0x1099,
  3046. "Failed to issue marker IOCB (%x).\n", rval2);
  3047. } else {
  3048. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109a,
  3049. "Done %s.\n", __func__);
  3050. }
  3051. dma_pool_free(ha->s_dma_pool, tsk, tsk_dma);
  3052. return rval;
  3053. }
  3054. int
  3055. qla24xx_abort_target(struct fc_port *fcport, uint64_t l, int tag)
  3056. {
  3057. struct qla_hw_data *ha = fcport->vha->hw;
  3058. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  3059. return qla2x00_async_tm_cmd(fcport, TCF_TARGET_RESET, l, tag);
  3060. return __qla24xx_issue_tmf("Target", TCF_TARGET_RESET, fcport, l, tag);
  3061. }
  3062. int
  3063. qla24xx_lun_reset(struct fc_port *fcport, uint64_t l, int tag)
  3064. {
  3065. struct qla_hw_data *ha = fcport->vha->hw;
  3066. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  3067. return qla2x00_async_tm_cmd(fcport, TCF_LUN_RESET, l, tag);
  3068. return __qla24xx_issue_tmf("Lun", TCF_LUN_RESET, fcport, l, tag);
  3069. }
  3070. int
  3071. qla2x00_system_error(scsi_qla_host_t *vha)
  3072. {
  3073. int rval;
  3074. mbx_cmd_t mc;
  3075. mbx_cmd_t *mcp = &mc;
  3076. struct qla_hw_data *ha = vha->hw;
  3077. if (!IS_QLA23XX(ha) && !IS_FWI2_CAPABLE(ha))
  3078. return QLA_FUNCTION_FAILED;
  3079. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109b,
  3080. "Entered %s.\n", __func__);
  3081. mcp->mb[0] = MBC_GEN_SYSTEM_ERROR;
  3082. mcp->out_mb = MBX_0;
  3083. mcp->in_mb = MBX_0;
  3084. mcp->tov = 5;
  3085. mcp->flags = 0;
  3086. rval = qla2x00_mailbox_command(vha, mcp);
  3087. if (rval != QLA_SUCCESS) {
  3088. ql_dbg(ql_dbg_mbx, vha, 0x109c, "Failed=%x.\n", rval);
  3089. } else {
  3090. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109d,
  3091. "Done %s.\n", __func__);
  3092. }
  3093. return rval;
  3094. }
  3095. int
  3096. qla2x00_write_serdes_word(scsi_qla_host_t *vha, uint16_t addr, uint16_t data)
  3097. {
  3098. int rval;
  3099. mbx_cmd_t mc;
  3100. mbx_cmd_t *mcp = &mc;
  3101. if (!IS_QLA25XX(vha->hw) && !IS_QLA2031(vha->hw) &&
  3102. !IS_QLA27XX(vha->hw) && !IS_QLA28XX(vha->hw))
  3103. return QLA_FUNCTION_FAILED;
  3104. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1182,
  3105. "Entered %s.\n", __func__);
  3106. mcp->mb[0] = MBC_WRITE_SERDES;
  3107. mcp->mb[1] = addr;
  3108. if (IS_QLA2031(vha->hw))
  3109. mcp->mb[2] = data & 0xff;
  3110. else
  3111. mcp->mb[2] = data;
  3112. mcp->mb[3] = 0;
  3113. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  3114. mcp->in_mb = MBX_0;
  3115. mcp->tov = MBX_TOV_SECONDS;
  3116. mcp->flags = 0;
  3117. rval = qla2x00_mailbox_command(vha, mcp);
  3118. if (rval != QLA_SUCCESS) {
  3119. ql_dbg(ql_dbg_mbx, vha, 0x1183,
  3120. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3121. } else {
  3122. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1184,
  3123. "Done %s.\n", __func__);
  3124. }
  3125. return rval;
  3126. }
  3127. int
  3128. qla2x00_read_serdes_word(scsi_qla_host_t *vha, uint16_t addr, uint16_t *data)
  3129. {
  3130. int rval;
  3131. mbx_cmd_t mc;
  3132. mbx_cmd_t *mcp = &mc;
  3133. if (!IS_QLA25XX(vha->hw) && !IS_QLA2031(vha->hw) &&
  3134. !IS_QLA27XX(vha->hw) && !IS_QLA28XX(vha->hw))
  3135. return QLA_FUNCTION_FAILED;
  3136. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1185,
  3137. "Entered %s.\n", __func__);
  3138. mcp->mb[0] = MBC_READ_SERDES;
  3139. mcp->mb[1] = addr;
  3140. mcp->mb[3] = 0;
  3141. mcp->out_mb = MBX_3|MBX_1|MBX_0;
  3142. mcp->in_mb = MBX_1|MBX_0;
  3143. mcp->tov = MBX_TOV_SECONDS;
  3144. mcp->flags = 0;
  3145. rval = qla2x00_mailbox_command(vha, mcp);
  3146. if (IS_QLA2031(vha->hw))
  3147. *data = mcp->mb[1] & 0xff;
  3148. else
  3149. *data = mcp->mb[1];
  3150. if (rval != QLA_SUCCESS) {
  3151. ql_dbg(ql_dbg_mbx, vha, 0x1186,
  3152. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3153. } else {
  3154. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1187,
  3155. "Done %s.\n", __func__);
  3156. }
  3157. return rval;
  3158. }
  3159. int
  3160. qla8044_write_serdes_word(scsi_qla_host_t *vha, uint32_t addr, uint32_t data)
  3161. {
  3162. int rval;
  3163. mbx_cmd_t mc;
  3164. mbx_cmd_t *mcp = &mc;
  3165. if (!IS_QLA8044(vha->hw))
  3166. return QLA_FUNCTION_FAILED;
  3167. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x11a0,
  3168. "Entered %s.\n", __func__);
  3169. mcp->mb[0] = MBC_SET_GET_ETH_SERDES_REG;
  3170. mcp->mb[1] = HCS_WRITE_SERDES;
  3171. mcp->mb[3] = LSW(addr);
  3172. mcp->mb[4] = MSW(addr);
  3173. mcp->mb[5] = LSW(data);
  3174. mcp->mb[6] = MSW(data);
  3175. mcp->out_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_1|MBX_0;
  3176. mcp->in_mb = MBX_0;
  3177. mcp->tov = MBX_TOV_SECONDS;
  3178. mcp->flags = 0;
  3179. rval = qla2x00_mailbox_command(vha, mcp);
  3180. if (rval != QLA_SUCCESS) {
  3181. ql_dbg(ql_dbg_mbx, vha, 0x11a1,
  3182. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3183. } else {
  3184. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1188,
  3185. "Done %s.\n", __func__);
  3186. }
  3187. return rval;
  3188. }
  3189. int
  3190. qla8044_read_serdes_word(scsi_qla_host_t *vha, uint32_t addr, uint32_t *data)
  3191. {
  3192. int rval;
  3193. mbx_cmd_t mc;
  3194. mbx_cmd_t *mcp = &mc;
  3195. if (!IS_QLA8044(vha->hw))
  3196. return QLA_FUNCTION_FAILED;
  3197. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1189,
  3198. "Entered %s.\n", __func__);
  3199. mcp->mb[0] = MBC_SET_GET_ETH_SERDES_REG;
  3200. mcp->mb[1] = HCS_READ_SERDES;
  3201. mcp->mb[3] = LSW(addr);
  3202. mcp->mb[4] = MSW(addr);
  3203. mcp->out_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  3204. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3205. mcp->tov = MBX_TOV_SECONDS;
  3206. mcp->flags = 0;
  3207. rval = qla2x00_mailbox_command(vha, mcp);
  3208. *data = mcp->mb[2] << 16 | mcp->mb[1];
  3209. if (rval != QLA_SUCCESS) {
  3210. ql_dbg(ql_dbg_mbx, vha, 0x118a,
  3211. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3212. } else {
  3213. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x118b,
  3214. "Done %s.\n", __func__);
  3215. }
  3216. return rval;
  3217. }
  3218. /**
  3219. * qla2x00_set_serdes_params() -
  3220. * @vha: HA context
  3221. * @sw_em_1g: serial link options
  3222. * @sw_em_2g: serial link options
  3223. * @sw_em_4g: serial link options
  3224. *
  3225. * Returns
  3226. */
  3227. int
  3228. qla2x00_set_serdes_params(scsi_qla_host_t *vha, uint16_t sw_em_1g,
  3229. uint16_t sw_em_2g, uint16_t sw_em_4g)
  3230. {
  3231. int rval;
  3232. mbx_cmd_t mc;
  3233. mbx_cmd_t *mcp = &mc;
  3234. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109e,
  3235. "Entered %s.\n", __func__);
  3236. mcp->mb[0] = MBC_SERDES_PARAMS;
  3237. mcp->mb[1] = BIT_0;
  3238. mcp->mb[2] = sw_em_1g | BIT_15;
  3239. mcp->mb[3] = sw_em_2g | BIT_15;
  3240. mcp->mb[4] = sw_em_4g | BIT_15;
  3241. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3242. mcp->in_mb = MBX_0;
  3243. mcp->tov = MBX_TOV_SECONDS;
  3244. mcp->flags = 0;
  3245. rval = qla2x00_mailbox_command(vha, mcp);
  3246. if (rval != QLA_SUCCESS) {
  3247. /*EMPTY*/
  3248. ql_dbg(ql_dbg_mbx, vha, 0x109f,
  3249. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3250. } else {
  3251. /*EMPTY*/
  3252. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a0,
  3253. "Done %s.\n", __func__);
  3254. }
  3255. return rval;
  3256. }
  3257. int
  3258. qla2x00_stop_firmware(scsi_qla_host_t *vha)
  3259. {
  3260. int rval;
  3261. mbx_cmd_t mc;
  3262. mbx_cmd_t *mcp = &mc;
  3263. if (!IS_FWI2_CAPABLE(vha->hw))
  3264. return QLA_FUNCTION_FAILED;
  3265. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a1,
  3266. "Entered %s.\n", __func__);
  3267. mcp->mb[0] = MBC_STOP_FIRMWARE;
  3268. mcp->mb[1] = 0;
  3269. mcp->out_mb = MBX_1|MBX_0;
  3270. mcp->in_mb = MBX_0;
  3271. mcp->tov = 5;
  3272. mcp->flags = 0;
  3273. rval = qla2x00_mailbox_command(vha, mcp);
  3274. if (rval != QLA_SUCCESS) {
  3275. ql_dbg(ql_dbg_mbx, vha, 0x10a2, "Failed=%x.\n", rval);
  3276. if (mcp->mb[0] == MBS_INVALID_COMMAND)
  3277. rval = QLA_INVALID_COMMAND;
  3278. } else {
  3279. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a3,
  3280. "Done %s.\n", __func__);
  3281. }
  3282. return rval;
  3283. }
  3284. int
  3285. qla2x00_enable_eft_trace(scsi_qla_host_t *vha, dma_addr_t eft_dma,
  3286. uint16_t buffers)
  3287. {
  3288. int rval;
  3289. mbx_cmd_t mc;
  3290. mbx_cmd_t *mcp = &mc;
  3291. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a4,
  3292. "Entered %s.\n", __func__);
  3293. if (!IS_FWI2_CAPABLE(vha->hw))
  3294. return QLA_FUNCTION_FAILED;
  3295. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  3296. return QLA_FUNCTION_FAILED;
  3297. mcp->mb[0] = MBC_TRACE_CONTROL;
  3298. mcp->mb[1] = TC_EFT_ENABLE;
  3299. mcp->mb[2] = LSW(eft_dma);
  3300. mcp->mb[3] = MSW(eft_dma);
  3301. mcp->mb[4] = LSW(MSD(eft_dma));
  3302. mcp->mb[5] = MSW(MSD(eft_dma));
  3303. mcp->mb[6] = buffers;
  3304. mcp->mb[7] = TC_AEN_DISABLE;
  3305. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3306. mcp->in_mb = MBX_1|MBX_0;
  3307. mcp->tov = MBX_TOV_SECONDS;
  3308. mcp->flags = 0;
  3309. rval = qla2x00_mailbox_command(vha, mcp);
  3310. if (rval != QLA_SUCCESS) {
  3311. ql_dbg(ql_dbg_mbx, vha, 0x10a5,
  3312. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3313. rval, mcp->mb[0], mcp->mb[1]);
  3314. } else {
  3315. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a6,
  3316. "Done %s.\n", __func__);
  3317. }
  3318. return rval;
  3319. }
  3320. int
  3321. qla2x00_disable_eft_trace(scsi_qla_host_t *vha)
  3322. {
  3323. int rval;
  3324. mbx_cmd_t mc;
  3325. mbx_cmd_t *mcp = &mc;
  3326. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a7,
  3327. "Entered %s.\n", __func__);
  3328. if (!IS_FWI2_CAPABLE(vha->hw))
  3329. return QLA_FUNCTION_FAILED;
  3330. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  3331. return QLA_FUNCTION_FAILED;
  3332. mcp->mb[0] = MBC_TRACE_CONTROL;
  3333. mcp->mb[1] = TC_EFT_DISABLE;
  3334. mcp->out_mb = MBX_1|MBX_0;
  3335. mcp->in_mb = MBX_1|MBX_0;
  3336. mcp->tov = MBX_TOV_SECONDS;
  3337. mcp->flags = 0;
  3338. rval = qla2x00_mailbox_command(vha, mcp);
  3339. if (rval != QLA_SUCCESS) {
  3340. ql_dbg(ql_dbg_mbx, vha, 0x10a8,
  3341. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3342. rval, mcp->mb[0], mcp->mb[1]);
  3343. } else {
  3344. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a9,
  3345. "Done %s.\n", __func__);
  3346. }
  3347. return rval;
  3348. }
  3349. int
  3350. qla2x00_enable_fce_trace(scsi_qla_host_t *vha, dma_addr_t fce_dma,
  3351. uint16_t buffers, uint16_t *mb, uint32_t *dwords)
  3352. {
  3353. int rval;
  3354. mbx_cmd_t mc;
  3355. mbx_cmd_t *mcp = &mc;
  3356. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10aa,
  3357. "Entered %s.\n", __func__);
  3358. if (!IS_QLA25XX(vha->hw) && !IS_QLA81XX(vha->hw) &&
  3359. !IS_QLA83XX(vha->hw) && !IS_QLA27XX(vha->hw) &&
  3360. !IS_QLA28XX(vha->hw))
  3361. return QLA_FUNCTION_FAILED;
  3362. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  3363. return QLA_FUNCTION_FAILED;
  3364. mcp->mb[0] = MBC_TRACE_CONTROL;
  3365. mcp->mb[1] = TC_FCE_ENABLE;
  3366. mcp->mb[2] = LSW(fce_dma);
  3367. mcp->mb[3] = MSW(fce_dma);
  3368. mcp->mb[4] = LSW(MSD(fce_dma));
  3369. mcp->mb[5] = MSW(MSD(fce_dma));
  3370. mcp->mb[6] = buffers;
  3371. mcp->mb[7] = TC_AEN_DISABLE;
  3372. mcp->mb[8] = 0;
  3373. mcp->mb[9] = TC_FCE_DEFAULT_RX_SIZE;
  3374. mcp->mb[10] = TC_FCE_DEFAULT_TX_SIZE;
  3375. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  3376. MBX_1|MBX_0;
  3377. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3378. mcp->tov = MBX_TOV_SECONDS;
  3379. mcp->flags = 0;
  3380. rval = qla2x00_mailbox_command(vha, mcp);
  3381. if (rval != QLA_SUCCESS) {
  3382. ql_dbg(ql_dbg_mbx, vha, 0x10ab,
  3383. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3384. rval, mcp->mb[0], mcp->mb[1]);
  3385. } else {
  3386. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ac,
  3387. "Done %s.\n", __func__);
  3388. if (mb)
  3389. memcpy(mb, mcp->mb, 8 * sizeof(*mb));
  3390. if (dwords)
  3391. *dwords = buffers;
  3392. }
  3393. return rval;
  3394. }
  3395. int
  3396. qla2x00_disable_fce_trace(scsi_qla_host_t *vha, uint64_t *wr, uint64_t *rd)
  3397. {
  3398. int rval;
  3399. mbx_cmd_t mc;
  3400. mbx_cmd_t *mcp = &mc;
  3401. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ad,
  3402. "Entered %s.\n", __func__);
  3403. if (!IS_FWI2_CAPABLE(vha->hw))
  3404. return QLA_FUNCTION_FAILED;
  3405. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  3406. return QLA_FUNCTION_FAILED;
  3407. mcp->mb[0] = MBC_TRACE_CONTROL;
  3408. mcp->mb[1] = TC_FCE_DISABLE;
  3409. mcp->mb[2] = TC_FCE_DISABLE_TRACE;
  3410. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  3411. mcp->in_mb = MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  3412. MBX_1|MBX_0;
  3413. mcp->tov = MBX_TOV_SECONDS;
  3414. mcp->flags = 0;
  3415. rval = qla2x00_mailbox_command(vha, mcp);
  3416. if (rval != QLA_SUCCESS) {
  3417. ql_dbg(ql_dbg_mbx, vha, 0x10ae,
  3418. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3419. rval, mcp->mb[0], mcp->mb[1]);
  3420. } else {
  3421. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10af,
  3422. "Done %s.\n", __func__);
  3423. if (wr)
  3424. *wr = (uint64_t) mcp->mb[5] << 48 |
  3425. (uint64_t) mcp->mb[4] << 32 |
  3426. (uint64_t) mcp->mb[3] << 16 |
  3427. (uint64_t) mcp->mb[2];
  3428. if (rd)
  3429. *rd = (uint64_t) mcp->mb[9] << 48 |
  3430. (uint64_t) mcp->mb[8] << 32 |
  3431. (uint64_t) mcp->mb[7] << 16 |
  3432. (uint64_t) mcp->mb[6];
  3433. }
  3434. return rval;
  3435. }
  3436. int
  3437. qla2x00_get_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  3438. uint16_t *port_speed, uint16_t *mb)
  3439. {
  3440. int rval;
  3441. mbx_cmd_t mc;
  3442. mbx_cmd_t *mcp = &mc;
  3443. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b0,
  3444. "Entered %s.\n", __func__);
  3445. if (!IS_IIDMA_CAPABLE(vha->hw))
  3446. return QLA_FUNCTION_FAILED;
  3447. mcp->mb[0] = MBC_PORT_PARAMS;
  3448. mcp->mb[1] = loop_id;
  3449. mcp->mb[2] = mcp->mb[3] = 0;
  3450. mcp->mb[9] = vha->vp_idx;
  3451. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  3452. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  3453. mcp->tov = MBX_TOV_SECONDS;
  3454. mcp->flags = 0;
  3455. rval = qla2x00_mailbox_command(vha, mcp);
  3456. /* Return mailbox statuses. */
  3457. if (mb) {
  3458. mb[0] = mcp->mb[0];
  3459. mb[1] = mcp->mb[1];
  3460. mb[3] = mcp->mb[3];
  3461. }
  3462. if (rval != QLA_SUCCESS) {
  3463. ql_dbg(ql_dbg_mbx, vha, 0x10b1, "Failed=%x.\n", rval);
  3464. } else {
  3465. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b2,
  3466. "Done %s.\n", __func__);
  3467. if (port_speed)
  3468. *port_speed = mcp->mb[3];
  3469. }
  3470. return rval;
  3471. }
  3472. int
  3473. qla2x00_set_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  3474. uint16_t port_speed, uint16_t *mb)
  3475. {
  3476. int rval;
  3477. mbx_cmd_t mc;
  3478. mbx_cmd_t *mcp = &mc;
  3479. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b3,
  3480. "Entered %s.\n", __func__);
  3481. if (!IS_IIDMA_CAPABLE(vha->hw))
  3482. return QLA_FUNCTION_FAILED;
  3483. mcp->mb[0] = MBC_PORT_PARAMS;
  3484. mcp->mb[1] = loop_id;
  3485. mcp->mb[2] = BIT_0;
  3486. mcp->mb[3] = port_speed & 0x3F;
  3487. mcp->mb[9] = vha->vp_idx;
  3488. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  3489. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  3490. mcp->tov = MBX_TOV_SECONDS;
  3491. mcp->flags = 0;
  3492. rval = qla2x00_mailbox_command(vha, mcp);
  3493. /* Return mailbox statuses. */
  3494. if (mb) {
  3495. mb[0] = mcp->mb[0];
  3496. mb[1] = mcp->mb[1];
  3497. mb[3] = mcp->mb[3];
  3498. }
  3499. if (rval != QLA_SUCCESS) {
  3500. ql_dbg(ql_dbg_mbx, vha, 0x10b4,
  3501. "Failed=%x.\n", rval);
  3502. } else {
  3503. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b5,
  3504. "Done %s.\n", __func__);
  3505. }
  3506. return rval;
  3507. }
  3508. void
  3509. qla24xx_report_id_acquisition(scsi_qla_host_t *vha,
  3510. struct vp_rpt_id_entry_24xx *rptid_entry)
  3511. {
  3512. struct qla_hw_data *ha = vha->hw;
  3513. scsi_qla_host_t *vp = NULL;
  3514. unsigned long flags;
  3515. int found;
  3516. port_id_t id;
  3517. struct fc_port *fcport;
  3518. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b6,
  3519. "Entered %s.\n", __func__);
  3520. if (rptid_entry->entry_status != 0)
  3521. return;
  3522. id.b.domain = rptid_entry->port_id[2];
  3523. id.b.area = rptid_entry->port_id[1];
  3524. id.b.al_pa = rptid_entry->port_id[0];
  3525. id.b.rsvd_1 = 0;
  3526. ha->flags.n2n_ae = 0;
  3527. if (rptid_entry->format == 0) {
  3528. /* loop */
  3529. ql_dbg(ql_dbg_async, vha, 0x10b7,
  3530. "Format 0 : Number of VPs setup %d, number of "
  3531. "VPs acquired %d.\n", rptid_entry->vp_setup,
  3532. rptid_entry->vp_acquired);
  3533. ql_dbg(ql_dbg_async, vha, 0x10b8,
  3534. "Primary port id %02x%02x%02x.\n",
  3535. rptid_entry->port_id[2], rptid_entry->port_id[1],
  3536. rptid_entry->port_id[0]);
  3537. ha->current_topology = ISP_CFG_NL;
  3538. qlt_update_host_map(vha, id);
  3539. } else if (rptid_entry->format == 1) {
  3540. /* fabric */
  3541. ql_dbg(ql_dbg_async, vha, 0x10b9,
  3542. "Format 1: VP[%d] enabled - status %d - with "
  3543. "port id %02x%02x%02x.\n", rptid_entry->vp_idx,
  3544. rptid_entry->vp_status,
  3545. rptid_entry->port_id[2], rptid_entry->port_id[1],
  3546. rptid_entry->port_id[0]);
  3547. ql_dbg(ql_dbg_async, vha, 0x5075,
  3548. "Format 1: Remote WWPN %8phC.\n",
  3549. rptid_entry->u.f1.port_name);
  3550. ql_dbg(ql_dbg_async, vha, 0x5075,
  3551. "Format 1: WWPN %8phC.\n",
  3552. vha->port_name);
  3553. switch (rptid_entry->u.f1.flags & TOPO_MASK) {
  3554. case TOPO_N2N:
  3555. ha->current_topology = ISP_CFG_N;
  3556. spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
  3557. list_for_each_entry(fcport, &vha->vp_fcports, list) {
  3558. fcport->scan_state = QLA_FCPORT_SCAN;
  3559. fcport->n2n_flag = 0;
  3560. }
  3561. id.b24 = 0;
  3562. if (wwn_to_u64(vha->port_name) >
  3563. wwn_to_u64(rptid_entry->u.f1.port_name)) {
  3564. vha->d_id.b24 = 0;
  3565. vha->d_id.b.al_pa = 1;
  3566. ha->flags.n2n_bigger = 1;
  3567. id.b.al_pa = 2;
  3568. ql_dbg(ql_dbg_async, vha, 0x5075,
  3569. "Format 1: assign local id %x remote id %x\n",
  3570. vha->d_id.b24, id.b24);
  3571. } else {
  3572. ql_dbg(ql_dbg_async, vha, 0x5075,
  3573. "Format 1: Remote login - Waiting for WWPN %8phC.\n",
  3574. rptid_entry->u.f1.port_name);
  3575. ha->flags.n2n_bigger = 0;
  3576. }
  3577. fcport = qla2x00_find_fcport_by_wwpn(vha,
  3578. rptid_entry->u.f1.port_name, 1);
  3579. spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
  3580. if (fcport) {
  3581. fcport->plogi_nack_done_deadline = jiffies + HZ;
  3582. fcport->dm_login_expire = jiffies +
  3583. QLA_N2N_WAIT_TIME * HZ;
  3584. fcport->scan_state = QLA_FCPORT_FOUND;
  3585. fcport->n2n_flag = 1;
  3586. fcport->keep_nport_handle = 1;
  3587. fcport->login_retry = vha->hw->login_retry_count;
  3588. fcport->fc4_type = FS_FC4TYPE_FCP;
  3589. if (vha->flags.nvme_enabled)
  3590. fcport->fc4_type |= FS_FC4TYPE_NVME;
  3591. if (wwn_to_u64(vha->port_name) >
  3592. wwn_to_u64(fcport->port_name)) {
  3593. fcport->d_id = id;
  3594. }
  3595. switch (fcport->disc_state) {
  3596. case DSC_DELETED:
  3597. set_bit(RELOGIN_NEEDED,
  3598. &vha->dpc_flags);
  3599. break;
  3600. case DSC_DELETE_PEND:
  3601. break;
  3602. default:
  3603. qlt_schedule_sess_for_deletion(fcport);
  3604. break;
  3605. }
  3606. } else {
  3607. qla24xx_post_newsess_work(vha, &id,
  3608. rptid_entry->u.f1.port_name,
  3609. rptid_entry->u.f1.node_name,
  3610. NULL,
  3611. FS_FCP_IS_N2N);
  3612. }
  3613. /* if our portname is higher then initiate N2N login */
  3614. set_bit(N2N_LOGIN_NEEDED, &vha->dpc_flags);
  3615. return;
  3616. case TOPO_FL:
  3617. ha->current_topology = ISP_CFG_FL;
  3618. break;
  3619. case TOPO_F:
  3620. ha->current_topology = ISP_CFG_F;
  3621. break;
  3622. default:
  3623. break;
  3624. }
  3625. ha->flags.gpsc_supported = 1;
  3626. ha->current_topology = ISP_CFG_F;
  3627. /* buffer to buffer credit flag */
  3628. vha->flags.bbcr_enable = (rptid_entry->u.f1.bbcr & 0xf) != 0;
  3629. if (rptid_entry->vp_idx == 0) {
  3630. if (rptid_entry->vp_status == VP_STAT_COMPL) {
  3631. /* FA-WWN is only for physical port */
  3632. if (qla_ini_mode_enabled(vha) &&
  3633. ha->flags.fawwpn_enabled &&
  3634. (rptid_entry->u.f1.flags &
  3635. BIT_6)) {
  3636. memcpy(vha->port_name,
  3637. rptid_entry->u.f1.port_name,
  3638. WWN_SIZE);
  3639. }
  3640. qlt_update_host_map(vha, id);
  3641. }
  3642. set_bit(REGISTER_FC4_NEEDED, &vha->dpc_flags);
  3643. set_bit(REGISTER_FDMI_NEEDED, &vha->dpc_flags);
  3644. } else {
  3645. if (rptid_entry->vp_status != VP_STAT_COMPL &&
  3646. rptid_entry->vp_status != VP_STAT_ID_CHG) {
  3647. ql_dbg(ql_dbg_mbx, vha, 0x10ba,
  3648. "Could not acquire ID for VP[%d].\n",
  3649. rptid_entry->vp_idx);
  3650. return;
  3651. }
  3652. found = 0;
  3653. spin_lock_irqsave(&ha->vport_slock, flags);
  3654. list_for_each_entry(vp, &ha->vp_list, list) {
  3655. if (rptid_entry->vp_idx == vp->vp_idx) {
  3656. found = 1;
  3657. break;
  3658. }
  3659. }
  3660. spin_unlock_irqrestore(&ha->vport_slock, flags);
  3661. if (!found)
  3662. return;
  3663. qlt_update_host_map(vp, id);
  3664. /*
  3665. * Cannot configure here as we are still sitting on the
  3666. * response queue. Handle it in dpc context.
  3667. */
  3668. set_bit(VP_IDX_ACQUIRED, &vp->vp_flags);
  3669. set_bit(REGISTER_FC4_NEEDED, &vp->dpc_flags);
  3670. set_bit(REGISTER_FDMI_NEEDED, &vp->dpc_flags);
  3671. }
  3672. set_bit(VP_DPC_NEEDED, &vha->dpc_flags);
  3673. qla2xxx_wake_dpc(vha);
  3674. } else if (rptid_entry->format == 2) {
  3675. ql_dbg(ql_dbg_async, vha, 0x505f,
  3676. "RIDA: format 2/N2N Primary port id %02x%02x%02x.\n",
  3677. rptid_entry->port_id[2], rptid_entry->port_id[1],
  3678. rptid_entry->port_id[0]);
  3679. ql_dbg(ql_dbg_async, vha, 0x5075,
  3680. "N2N: Remote WWPN %8phC.\n",
  3681. rptid_entry->u.f2.port_name);
  3682. /* N2N. direct connect */
  3683. ha->current_topology = ISP_CFG_N;
  3684. ha->flags.rida_fmt2 = 1;
  3685. vha->d_id.b.domain = rptid_entry->port_id[2];
  3686. vha->d_id.b.area = rptid_entry->port_id[1];
  3687. vha->d_id.b.al_pa = rptid_entry->port_id[0];
  3688. ha->flags.n2n_ae = 1;
  3689. spin_lock_irqsave(&ha->vport_slock, flags);
  3690. qlt_update_vp_map(vha, SET_AL_PA);
  3691. spin_unlock_irqrestore(&ha->vport_slock, flags);
  3692. list_for_each_entry(fcport, &vha->vp_fcports, list) {
  3693. fcport->scan_state = QLA_FCPORT_SCAN;
  3694. fcport->n2n_flag = 0;
  3695. }
  3696. fcport = qla2x00_find_fcport_by_wwpn(vha,
  3697. rptid_entry->u.f2.port_name, 1);
  3698. if (fcport) {
  3699. fcport->login_retry = vha->hw->login_retry_count;
  3700. fcport->plogi_nack_done_deadline = jiffies + HZ;
  3701. fcport->scan_state = QLA_FCPORT_FOUND;
  3702. fcport->keep_nport_handle = 1;
  3703. fcport->n2n_flag = 1;
  3704. fcport->d_id.b.domain =
  3705. rptid_entry->u.f2.remote_nport_id[2];
  3706. fcport->d_id.b.area =
  3707. rptid_entry->u.f2.remote_nport_id[1];
  3708. fcport->d_id.b.al_pa =
  3709. rptid_entry->u.f2.remote_nport_id[0];
  3710. /*
  3711. * For the case where remote port sending PRLO, FW
  3712. * sends up RIDA Format 2 as an indication of session
  3713. * loss. In other word, FW state change from PRLI
  3714. * complete back to PLOGI complete. Delete the
  3715. * session and let relogin drive the reconnect.
  3716. */
  3717. if (atomic_read(&fcport->state) == FCS_ONLINE)
  3718. qlt_schedule_sess_for_deletion(fcport);
  3719. }
  3720. }
  3721. }
  3722. /*
  3723. * qla24xx_modify_vp_config
  3724. * Change VP configuration for vha
  3725. *
  3726. * Input:
  3727. * vha = adapter block pointer.
  3728. *
  3729. * Returns:
  3730. * qla2xxx local function return status code.
  3731. *
  3732. * Context:
  3733. * Kernel context.
  3734. */
  3735. int
  3736. qla24xx_modify_vp_config(scsi_qla_host_t *vha)
  3737. {
  3738. int rval;
  3739. struct vp_config_entry_24xx *vpmod;
  3740. dma_addr_t vpmod_dma;
  3741. struct qla_hw_data *ha = vha->hw;
  3742. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  3743. /* This can be called by the parent */
  3744. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10bb,
  3745. "Entered %s.\n", __func__);
  3746. vpmod = dma_pool_zalloc(ha->s_dma_pool, GFP_KERNEL, &vpmod_dma);
  3747. if (!vpmod) {
  3748. ql_log(ql_log_warn, vha, 0x10bc,
  3749. "Failed to allocate modify VP IOCB.\n");
  3750. return QLA_MEMORY_ALLOC_FAILED;
  3751. }
  3752. vpmod->entry_type = VP_CONFIG_IOCB_TYPE;
  3753. vpmod->entry_count = 1;
  3754. vpmod->command = VCT_COMMAND_MOD_ENABLE_VPS;
  3755. vpmod->vp_count = 1;
  3756. vpmod->vp_index1 = vha->vp_idx;
  3757. vpmod->options_idx1 = BIT_3|BIT_4|BIT_5;
  3758. qlt_modify_vp_config(vha, vpmod);
  3759. memcpy(vpmod->node_name_idx1, vha->node_name, WWN_SIZE);
  3760. memcpy(vpmod->port_name_idx1, vha->port_name, WWN_SIZE);
  3761. vpmod->entry_count = 1;
  3762. rval = qla2x00_issue_iocb(base_vha, vpmod, vpmod_dma, 0);
  3763. if (rval != QLA_SUCCESS) {
  3764. ql_dbg(ql_dbg_mbx, vha, 0x10bd,
  3765. "Failed to issue VP config IOCB (%x).\n", rval);
  3766. } else if (vpmod->comp_status != 0) {
  3767. ql_dbg(ql_dbg_mbx, vha, 0x10be,
  3768. "Failed to complete IOCB -- error status (%x).\n",
  3769. vpmod->comp_status);
  3770. rval = QLA_FUNCTION_FAILED;
  3771. } else if (vpmod->comp_status != cpu_to_le16(CS_COMPLETE)) {
  3772. ql_dbg(ql_dbg_mbx, vha, 0x10bf,
  3773. "Failed to complete IOCB -- completion status (%x).\n",
  3774. le16_to_cpu(vpmod->comp_status));
  3775. rval = QLA_FUNCTION_FAILED;
  3776. } else {
  3777. /* EMPTY */
  3778. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c0,
  3779. "Done %s.\n", __func__);
  3780. fc_vport_set_state(vha->fc_vport, FC_VPORT_INITIALIZING);
  3781. }
  3782. dma_pool_free(ha->s_dma_pool, vpmod, vpmod_dma);
  3783. return rval;
  3784. }
  3785. /*
  3786. * qla2x00_send_change_request
  3787. * Receive or disable RSCN request from fabric controller
  3788. *
  3789. * Input:
  3790. * ha = adapter block pointer
  3791. * format = registration format:
  3792. * 0 - Reserved
  3793. * 1 - Fabric detected registration
  3794. * 2 - N_port detected registration
  3795. * 3 - Full registration
  3796. * FF - clear registration
  3797. * vp_idx = Virtual port index
  3798. *
  3799. * Returns:
  3800. * qla2x00 local function return status code.
  3801. *
  3802. * Context:
  3803. * Kernel Context
  3804. */
  3805. int
  3806. qla2x00_send_change_request(scsi_qla_host_t *vha, uint16_t format,
  3807. uint16_t vp_idx)
  3808. {
  3809. int rval;
  3810. mbx_cmd_t mc;
  3811. mbx_cmd_t *mcp = &mc;
  3812. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c7,
  3813. "Entered %s.\n", __func__);
  3814. mcp->mb[0] = MBC_SEND_CHANGE_REQUEST;
  3815. mcp->mb[1] = format;
  3816. mcp->mb[9] = vp_idx;
  3817. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  3818. mcp->in_mb = MBX_0|MBX_1;
  3819. mcp->tov = MBX_TOV_SECONDS;
  3820. mcp->flags = 0;
  3821. rval = qla2x00_mailbox_command(vha, mcp);
  3822. if (rval == QLA_SUCCESS) {
  3823. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  3824. rval = BIT_1;
  3825. }
  3826. } else
  3827. rval = BIT_1;
  3828. return rval;
  3829. }
  3830. int
  3831. qla2x00_dump_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
  3832. uint32_t size)
  3833. {
  3834. int rval;
  3835. mbx_cmd_t mc;
  3836. mbx_cmd_t *mcp = &mc;
  3837. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1009,
  3838. "Entered %s.\n", __func__);
  3839. if (MSW(addr) || IS_FWI2_CAPABLE(vha->hw)) {
  3840. mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
  3841. mcp->mb[8] = MSW(addr);
  3842. mcp->mb[10] = 0;
  3843. mcp->out_mb = MBX_10|MBX_8|MBX_0;
  3844. } else {
  3845. mcp->mb[0] = MBC_DUMP_RISC_RAM;
  3846. mcp->out_mb = MBX_0;
  3847. }
  3848. mcp->mb[1] = LSW(addr);
  3849. mcp->mb[2] = MSW(req_dma);
  3850. mcp->mb[3] = LSW(req_dma);
  3851. mcp->mb[6] = MSW(MSD(req_dma));
  3852. mcp->mb[7] = LSW(MSD(req_dma));
  3853. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  3854. if (IS_FWI2_CAPABLE(vha->hw)) {
  3855. mcp->mb[4] = MSW(size);
  3856. mcp->mb[5] = LSW(size);
  3857. mcp->out_mb |= MBX_5|MBX_4;
  3858. } else {
  3859. mcp->mb[4] = LSW(size);
  3860. mcp->out_mb |= MBX_4;
  3861. }
  3862. mcp->in_mb = MBX_0;
  3863. mcp->tov = MBX_TOV_SECONDS;
  3864. mcp->flags = 0;
  3865. rval = qla2x00_mailbox_command(vha, mcp);
  3866. if (rval != QLA_SUCCESS) {
  3867. ql_dbg(ql_dbg_mbx, vha, 0x1008,
  3868. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3869. } else {
  3870. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1007,
  3871. "Done %s.\n", __func__);
  3872. }
  3873. return rval;
  3874. }
  3875. /* 84XX Support **************************************************************/
  3876. struct cs84xx_mgmt_cmd {
  3877. union {
  3878. struct verify_chip_entry_84xx req;
  3879. struct verify_chip_rsp_84xx rsp;
  3880. } p;
  3881. };
  3882. int
  3883. qla84xx_verify_chip(struct scsi_qla_host *vha, uint16_t *status)
  3884. {
  3885. int rval, retry;
  3886. struct cs84xx_mgmt_cmd *mn;
  3887. dma_addr_t mn_dma;
  3888. uint16_t options;
  3889. unsigned long flags;
  3890. struct qla_hw_data *ha = vha->hw;
  3891. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c8,
  3892. "Entered %s.\n", __func__);
  3893. mn = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &mn_dma);
  3894. if (mn == NULL) {
  3895. return QLA_MEMORY_ALLOC_FAILED;
  3896. }
  3897. /* Force Update? */
  3898. options = ha->cs84xx->fw_update ? VCO_FORCE_UPDATE : 0;
  3899. /* Diagnostic firmware? */
  3900. /* options |= MENLO_DIAG_FW; */
  3901. /* We update the firmware with only one data sequence. */
  3902. options |= VCO_END_OF_DATA;
  3903. do {
  3904. retry = 0;
  3905. memset(mn, 0, sizeof(*mn));
  3906. mn->p.req.entry_type = VERIFY_CHIP_IOCB_TYPE;
  3907. mn->p.req.entry_count = 1;
  3908. mn->p.req.options = cpu_to_le16(options);
  3909. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111c,
  3910. "Dump of Verify Request.\n");
  3911. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111e,
  3912. mn, sizeof(*mn));
  3913. rval = qla2x00_issue_iocb_timeout(vha, mn, mn_dma, 0, 120);
  3914. if (rval != QLA_SUCCESS) {
  3915. ql_dbg(ql_dbg_mbx, vha, 0x10cb,
  3916. "Failed to issue verify IOCB (%x).\n", rval);
  3917. goto verify_done;
  3918. }
  3919. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1110,
  3920. "Dump of Verify Response.\n");
  3921. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1118,
  3922. mn, sizeof(*mn));
  3923. status[0] = le16_to_cpu(mn->p.rsp.comp_status);
  3924. status[1] = status[0] == CS_VCS_CHIP_FAILURE ?
  3925. le16_to_cpu(mn->p.rsp.failure_code) : 0;
  3926. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ce,
  3927. "cs=%x fc=%x.\n", status[0], status[1]);
  3928. if (status[0] != CS_COMPLETE) {
  3929. rval = QLA_FUNCTION_FAILED;
  3930. if (!(options & VCO_DONT_UPDATE_FW)) {
  3931. ql_dbg(ql_dbg_mbx, vha, 0x10cf,
  3932. "Firmware update failed. Retrying "
  3933. "without update firmware.\n");
  3934. options |= VCO_DONT_UPDATE_FW;
  3935. options &= ~VCO_FORCE_UPDATE;
  3936. retry = 1;
  3937. }
  3938. } else {
  3939. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d0,
  3940. "Firmware updated to %x.\n",
  3941. le32_to_cpu(mn->p.rsp.fw_ver));
  3942. /* NOTE: we only update OP firmware. */
  3943. spin_lock_irqsave(&ha->cs84xx->access_lock, flags);
  3944. ha->cs84xx->op_fw_version =
  3945. le32_to_cpu(mn->p.rsp.fw_ver);
  3946. spin_unlock_irqrestore(&ha->cs84xx->access_lock,
  3947. flags);
  3948. }
  3949. } while (retry);
  3950. verify_done:
  3951. dma_pool_free(ha->s_dma_pool, mn, mn_dma);
  3952. if (rval != QLA_SUCCESS) {
  3953. ql_dbg(ql_dbg_mbx, vha, 0x10d1,
  3954. "Failed=%x.\n", rval);
  3955. } else {
  3956. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d2,
  3957. "Done %s.\n", __func__);
  3958. }
  3959. return rval;
  3960. }
  3961. int
  3962. qla25xx_init_req_que(struct scsi_qla_host *vha, struct req_que *req)
  3963. {
  3964. int rval;
  3965. unsigned long flags;
  3966. mbx_cmd_t mc;
  3967. mbx_cmd_t *mcp = &mc;
  3968. struct qla_hw_data *ha = vha->hw;
  3969. if (!ha->flags.fw_started)
  3970. return QLA_SUCCESS;
  3971. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d3,
  3972. "Entered %s.\n", __func__);
  3973. if (IS_SHADOW_REG_CAPABLE(ha))
  3974. req->options |= BIT_13;
  3975. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  3976. mcp->mb[1] = req->options;
  3977. mcp->mb[2] = MSW(LSD(req->dma));
  3978. mcp->mb[3] = LSW(LSD(req->dma));
  3979. mcp->mb[6] = MSW(MSD(req->dma));
  3980. mcp->mb[7] = LSW(MSD(req->dma));
  3981. mcp->mb[5] = req->length;
  3982. if (req->rsp)
  3983. mcp->mb[10] = req->rsp->id;
  3984. mcp->mb[12] = req->qos;
  3985. mcp->mb[11] = req->vp_idx;
  3986. mcp->mb[13] = req->rid;
  3987. if (IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
  3988. mcp->mb[15] = 0;
  3989. mcp->mb[4] = req->id;
  3990. /* que in ptr index */
  3991. mcp->mb[8] = 0;
  3992. /* que out ptr index */
  3993. mcp->mb[9] = *req->out_ptr = 0;
  3994. mcp->out_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|MBX_7|
  3995. MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3996. mcp->in_mb = MBX_0;
  3997. mcp->flags = MBX_DMA_OUT;
  3998. mcp->tov = MBX_TOV_SECONDS * 2;
  3999. if (IS_QLA81XX(ha) || IS_QLA83XX(ha) || IS_QLA27XX(ha) ||
  4000. IS_QLA28XX(ha))
  4001. mcp->in_mb |= MBX_1;
  4002. if (IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
  4003. mcp->out_mb |= MBX_15;
  4004. /* debug q create issue in SR-IOV */
  4005. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  4006. }
  4007. spin_lock_irqsave(&ha->hardware_lock, flags);
  4008. if (!(req->options & BIT_0)) {
  4009. wrt_reg_dword(req->req_q_in, 0);
  4010. if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha) && !IS_QLA28XX(ha))
  4011. wrt_reg_dword(req->req_q_out, 0);
  4012. }
  4013. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  4014. rval = qla2x00_mailbox_command(vha, mcp);
  4015. if (rval != QLA_SUCCESS) {
  4016. ql_dbg(ql_dbg_mbx, vha, 0x10d4,
  4017. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4018. } else {
  4019. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d5,
  4020. "Done %s.\n", __func__);
  4021. }
  4022. return rval;
  4023. }
  4024. int
  4025. qla25xx_init_rsp_que(struct scsi_qla_host *vha, struct rsp_que *rsp)
  4026. {
  4027. int rval;
  4028. unsigned long flags;
  4029. mbx_cmd_t mc;
  4030. mbx_cmd_t *mcp = &mc;
  4031. struct qla_hw_data *ha = vha->hw;
  4032. if (!ha->flags.fw_started)
  4033. return QLA_SUCCESS;
  4034. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d6,
  4035. "Entered %s.\n", __func__);
  4036. if (IS_SHADOW_REG_CAPABLE(ha))
  4037. rsp->options |= BIT_13;
  4038. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  4039. mcp->mb[1] = rsp->options;
  4040. mcp->mb[2] = MSW(LSD(rsp->dma));
  4041. mcp->mb[3] = LSW(LSD(rsp->dma));
  4042. mcp->mb[6] = MSW(MSD(rsp->dma));
  4043. mcp->mb[7] = LSW(MSD(rsp->dma));
  4044. mcp->mb[5] = rsp->length;
  4045. mcp->mb[14] = rsp->msix->entry;
  4046. mcp->mb[13] = rsp->rid;
  4047. if (IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
  4048. mcp->mb[15] = 0;
  4049. mcp->mb[4] = rsp->id;
  4050. /* que in ptr index */
  4051. mcp->mb[8] = *rsp->in_ptr = 0;
  4052. /* que out ptr index */
  4053. mcp->mb[9] = 0;
  4054. mcp->out_mb = MBX_14|MBX_13|MBX_9|MBX_8|MBX_7
  4055. |MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4056. mcp->in_mb = MBX_0;
  4057. mcp->flags = MBX_DMA_OUT;
  4058. mcp->tov = MBX_TOV_SECONDS * 2;
  4059. if (IS_QLA81XX(ha)) {
  4060. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  4061. mcp->in_mb |= MBX_1;
  4062. } else if (IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
  4063. mcp->out_mb |= MBX_15|MBX_12|MBX_11|MBX_10;
  4064. mcp->in_mb |= MBX_1;
  4065. /* debug q create issue in SR-IOV */
  4066. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  4067. }
  4068. spin_lock_irqsave(&ha->hardware_lock, flags);
  4069. if (!(rsp->options & BIT_0)) {
  4070. wrt_reg_dword(rsp->rsp_q_out, 0);
  4071. if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha) && !IS_QLA28XX(ha))
  4072. wrt_reg_dword(rsp->rsp_q_in, 0);
  4073. }
  4074. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  4075. rval = qla2x00_mailbox_command(vha, mcp);
  4076. if (rval != QLA_SUCCESS) {
  4077. ql_dbg(ql_dbg_mbx, vha, 0x10d7,
  4078. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4079. } else {
  4080. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d8,
  4081. "Done %s.\n", __func__);
  4082. }
  4083. return rval;
  4084. }
  4085. int
  4086. qla81xx_idc_ack(scsi_qla_host_t *vha, uint16_t *mb)
  4087. {
  4088. int rval;
  4089. mbx_cmd_t mc;
  4090. mbx_cmd_t *mcp = &mc;
  4091. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d9,
  4092. "Entered %s.\n", __func__);
  4093. mcp->mb[0] = MBC_IDC_ACK;
  4094. memcpy(&mcp->mb[1], mb, QLA_IDC_ACK_REGS * sizeof(uint16_t));
  4095. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4096. mcp->in_mb = MBX_0;
  4097. mcp->tov = MBX_TOV_SECONDS;
  4098. mcp->flags = 0;
  4099. rval = qla2x00_mailbox_command(vha, mcp);
  4100. if (rval != QLA_SUCCESS) {
  4101. ql_dbg(ql_dbg_mbx, vha, 0x10da,
  4102. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4103. } else {
  4104. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10db,
  4105. "Done %s.\n", __func__);
  4106. }
  4107. return rval;
  4108. }
  4109. int
  4110. qla81xx_fac_get_sector_size(scsi_qla_host_t *vha, uint32_t *sector_size)
  4111. {
  4112. int rval;
  4113. mbx_cmd_t mc;
  4114. mbx_cmd_t *mcp = &mc;
  4115. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10dc,
  4116. "Entered %s.\n", __func__);
  4117. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw) &&
  4118. !IS_QLA27XX(vha->hw) && !IS_QLA28XX(vha->hw))
  4119. return QLA_FUNCTION_FAILED;
  4120. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  4121. mcp->mb[1] = FAC_OPT_CMD_GET_SECTOR_SIZE;
  4122. mcp->out_mb = MBX_1|MBX_0;
  4123. mcp->in_mb = MBX_1|MBX_0;
  4124. mcp->tov = MBX_TOV_SECONDS;
  4125. mcp->flags = 0;
  4126. rval = qla2x00_mailbox_command(vha, mcp);
  4127. if (rval != QLA_SUCCESS) {
  4128. ql_dbg(ql_dbg_mbx, vha, 0x10dd,
  4129. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  4130. rval, mcp->mb[0], mcp->mb[1]);
  4131. } else {
  4132. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10de,
  4133. "Done %s.\n", __func__);
  4134. *sector_size = mcp->mb[1];
  4135. }
  4136. return rval;
  4137. }
  4138. int
  4139. qla81xx_fac_do_write_enable(scsi_qla_host_t *vha, int enable)
  4140. {
  4141. int rval;
  4142. mbx_cmd_t mc;
  4143. mbx_cmd_t *mcp = &mc;
  4144. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw) &&
  4145. !IS_QLA27XX(vha->hw) && !IS_QLA28XX(vha->hw))
  4146. return QLA_FUNCTION_FAILED;
  4147. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10df,
  4148. "Entered %s.\n", __func__);
  4149. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  4150. mcp->mb[1] = enable ? FAC_OPT_CMD_WRITE_ENABLE :
  4151. FAC_OPT_CMD_WRITE_PROTECT;
  4152. mcp->out_mb = MBX_1|MBX_0;
  4153. mcp->in_mb = MBX_1|MBX_0;
  4154. mcp->tov = MBX_TOV_SECONDS;
  4155. mcp->flags = 0;
  4156. rval = qla2x00_mailbox_command(vha, mcp);
  4157. if (rval != QLA_SUCCESS) {
  4158. ql_dbg(ql_dbg_mbx, vha, 0x10e0,
  4159. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  4160. rval, mcp->mb[0], mcp->mb[1]);
  4161. } else {
  4162. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e1,
  4163. "Done %s.\n", __func__);
  4164. }
  4165. return rval;
  4166. }
  4167. int
  4168. qla81xx_fac_erase_sector(scsi_qla_host_t *vha, uint32_t start, uint32_t finish)
  4169. {
  4170. int rval;
  4171. mbx_cmd_t mc;
  4172. mbx_cmd_t *mcp = &mc;
  4173. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw) &&
  4174. !IS_QLA27XX(vha->hw) && !IS_QLA28XX(vha->hw))
  4175. return QLA_FUNCTION_FAILED;
  4176. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e2,
  4177. "Entered %s.\n", __func__);
  4178. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  4179. mcp->mb[1] = FAC_OPT_CMD_ERASE_SECTOR;
  4180. mcp->mb[2] = LSW(start);
  4181. mcp->mb[3] = MSW(start);
  4182. mcp->mb[4] = LSW(finish);
  4183. mcp->mb[5] = MSW(finish);
  4184. mcp->out_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4185. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4186. mcp->tov = MBX_TOV_SECONDS;
  4187. mcp->flags = 0;
  4188. rval = qla2x00_mailbox_command(vha, mcp);
  4189. if (rval != QLA_SUCCESS) {
  4190. ql_dbg(ql_dbg_mbx, vha, 0x10e3,
  4191. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  4192. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  4193. } else {
  4194. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e4,
  4195. "Done %s.\n", __func__);
  4196. }
  4197. return rval;
  4198. }
  4199. int
  4200. qla81xx_fac_semaphore_access(scsi_qla_host_t *vha, int lock)
  4201. {
  4202. int rval = QLA_SUCCESS;
  4203. mbx_cmd_t mc;
  4204. mbx_cmd_t *mcp = &mc;
  4205. struct qla_hw_data *ha = vha->hw;
  4206. if (!IS_QLA81XX(ha) && !IS_QLA83XX(ha) &&
  4207. !IS_QLA27XX(ha) && !IS_QLA28XX(ha))
  4208. return rval;
  4209. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e2,
  4210. "Entered %s.\n", __func__);
  4211. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  4212. mcp->mb[1] = (lock ? FAC_OPT_CMD_LOCK_SEMAPHORE :
  4213. FAC_OPT_CMD_UNLOCK_SEMAPHORE);
  4214. mcp->out_mb = MBX_1|MBX_0;
  4215. mcp->in_mb = MBX_1|MBX_0;
  4216. mcp->tov = MBX_TOV_SECONDS;
  4217. mcp->flags = 0;
  4218. rval = qla2x00_mailbox_command(vha, mcp);
  4219. if (rval != QLA_SUCCESS) {
  4220. ql_dbg(ql_dbg_mbx, vha, 0x10e3,
  4221. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  4222. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  4223. } else {
  4224. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e4,
  4225. "Done %s.\n", __func__);
  4226. }
  4227. return rval;
  4228. }
  4229. int
  4230. qla81xx_restart_mpi_firmware(scsi_qla_host_t *vha)
  4231. {
  4232. int rval = 0;
  4233. mbx_cmd_t mc;
  4234. mbx_cmd_t *mcp = &mc;
  4235. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e5,
  4236. "Entered %s.\n", __func__);
  4237. mcp->mb[0] = MBC_RESTART_MPI_FW;
  4238. mcp->out_mb = MBX_0;
  4239. mcp->in_mb = MBX_0|MBX_1;
  4240. mcp->tov = MBX_TOV_SECONDS;
  4241. mcp->flags = 0;
  4242. rval = qla2x00_mailbox_command(vha, mcp);
  4243. if (rval != QLA_SUCCESS) {
  4244. ql_dbg(ql_dbg_mbx, vha, 0x10e6,
  4245. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  4246. rval, mcp->mb[0], mcp->mb[1]);
  4247. } else {
  4248. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e7,
  4249. "Done %s.\n", __func__);
  4250. }
  4251. return rval;
  4252. }
  4253. int
  4254. qla82xx_set_driver_version(scsi_qla_host_t *vha, char *version)
  4255. {
  4256. int rval;
  4257. mbx_cmd_t mc;
  4258. mbx_cmd_t *mcp = &mc;
  4259. int i;
  4260. int len;
  4261. __le16 *str;
  4262. struct qla_hw_data *ha = vha->hw;
  4263. if (!IS_P3P_TYPE(ha))
  4264. return QLA_FUNCTION_FAILED;
  4265. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x117b,
  4266. "Entered %s.\n", __func__);
  4267. str = (__force __le16 *)version;
  4268. len = strlen(version);
  4269. mcp->mb[0] = MBC_SET_RNID_PARAMS;
  4270. mcp->mb[1] = RNID_TYPE_SET_VERSION << 8;
  4271. mcp->out_mb = MBX_1|MBX_0;
  4272. for (i = 4; i < 16 && len; i++, str++, len -= 2) {
  4273. mcp->mb[i] = le16_to_cpup(str);
  4274. mcp->out_mb |= 1<<i;
  4275. }
  4276. for (; i < 16; i++) {
  4277. mcp->mb[i] = 0;
  4278. mcp->out_mb |= 1<<i;
  4279. }
  4280. mcp->in_mb = MBX_1|MBX_0;
  4281. mcp->tov = MBX_TOV_SECONDS;
  4282. mcp->flags = 0;
  4283. rval = qla2x00_mailbox_command(vha, mcp);
  4284. if (rval != QLA_SUCCESS) {
  4285. ql_dbg(ql_dbg_mbx, vha, 0x117c,
  4286. "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
  4287. } else {
  4288. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x117d,
  4289. "Done %s.\n", __func__);
  4290. }
  4291. return rval;
  4292. }
  4293. int
  4294. qla25xx_set_driver_version(scsi_qla_host_t *vha, char *version)
  4295. {
  4296. int rval;
  4297. mbx_cmd_t mc;
  4298. mbx_cmd_t *mcp = &mc;
  4299. int len;
  4300. uint16_t dwlen;
  4301. uint8_t *str;
  4302. dma_addr_t str_dma;
  4303. struct qla_hw_data *ha = vha->hw;
  4304. if (!IS_FWI2_CAPABLE(ha) || IS_QLA24XX_TYPE(ha) || IS_QLA81XX(ha) ||
  4305. IS_P3P_TYPE(ha))
  4306. return QLA_FUNCTION_FAILED;
  4307. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x117e,
  4308. "Entered %s.\n", __func__);
  4309. str = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &str_dma);
  4310. if (!str) {
  4311. ql_log(ql_log_warn, vha, 0x117f,
  4312. "Failed to allocate driver version param.\n");
  4313. return QLA_MEMORY_ALLOC_FAILED;
  4314. }
  4315. memcpy(str, "\x7\x3\x11\x0", 4);
  4316. dwlen = str[0];
  4317. len = dwlen * 4 - 4;
  4318. memset(str + 4, 0, len);
  4319. if (len > strlen(version))
  4320. len = strlen(version);
  4321. memcpy(str + 4, version, len);
  4322. mcp->mb[0] = MBC_SET_RNID_PARAMS;
  4323. mcp->mb[1] = RNID_TYPE_SET_VERSION << 8 | dwlen;
  4324. mcp->mb[2] = MSW(LSD(str_dma));
  4325. mcp->mb[3] = LSW(LSD(str_dma));
  4326. mcp->mb[6] = MSW(MSD(str_dma));
  4327. mcp->mb[7] = LSW(MSD(str_dma));
  4328. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  4329. mcp->in_mb = MBX_1|MBX_0;
  4330. mcp->tov = MBX_TOV_SECONDS;
  4331. mcp->flags = 0;
  4332. rval = qla2x00_mailbox_command(vha, mcp);
  4333. if (rval != QLA_SUCCESS) {
  4334. ql_dbg(ql_dbg_mbx, vha, 0x1180,
  4335. "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
  4336. } else {
  4337. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1181,
  4338. "Done %s.\n", __func__);
  4339. }
  4340. dma_pool_free(ha->s_dma_pool, str, str_dma);
  4341. return rval;
  4342. }
  4343. int
  4344. qla24xx_get_port_login_templ(scsi_qla_host_t *vha, dma_addr_t buf_dma,
  4345. void *buf, uint16_t bufsiz)
  4346. {
  4347. int rval, i;
  4348. mbx_cmd_t mc;
  4349. mbx_cmd_t *mcp = &mc;
  4350. uint32_t *bp;
  4351. if (!IS_FWI2_CAPABLE(vha->hw))
  4352. return QLA_FUNCTION_FAILED;
  4353. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1159,
  4354. "Entered %s.\n", __func__);
  4355. mcp->mb[0] = MBC_GET_RNID_PARAMS;
  4356. mcp->mb[1] = RNID_TYPE_PORT_LOGIN << 8;
  4357. mcp->mb[2] = MSW(buf_dma);
  4358. mcp->mb[3] = LSW(buf_dma);
  4359. mcp->mb[6] = MSW(MSD(buf_dma));
  4360. mcp->mb[7] = LSW(MSD(buf_dma));
  4361. mcp->mb[8] = bufsiz/4;
  4362. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4363. mcp->in_mb = MBX_1|MBX_0;
  4364. mcp->tov = MBX_TOV_SECONDS;
  4365. mcp->flags = 0;
  4366. rval = qla2x00_mailbox_command(vha, mcp);
  4367. if (rval != QLA_SUCCESS) {
  4368. ql_dbg(ql_dbg_mbx, vha, 0x115a,
  4369. "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
  4370. } else {
  4371. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x115b,
  4372. "Done %s.\n", __func__);
  4373. bp = (uint32_t *) buf;
  4374. for (i = 0; i < (bufsiz-4)/4; i++, bp++)
  4375. *bp = le32_to_cpu((__force __le32)*bp);
  4376. }
  4377. return rval;
  4378. }
  4379. #define PUREX_CMD_COUNT 4
  4380. int
  4381. qla25xx_set_els_cmds_supported(scsi_qla_host_t *vha)
  4382. {
  4383. int rval;
  4384. mbx_cmd_t mc;
  4385. mbx_cmd_t *mcp = &mc;
  4386. uint8_t *els_cmd_map;
  4387. uint8_t active_cnt = 0;
  4388. dma_addr_t els_cmd_map_dma;
  4389. uint8_t cmd_opcode[PUREX_CMD_COUNT];
  4390. uint8_t i, index, purex_bit;
  4391. struct qla_hw_data *ha = vha->hw;
  4392. if (!IS_QLA25XX(ha) && !IS_QLA2031(ha) &&
  4393. !IS_QLA27XX(ha) && !IS_QLA28XX(ha))
  4394. return QLA_SUCCESS;
  4395. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1197,
  4396. "Entered %s.\n", __func__);
  4397. els_cmd_map = dma_alloc_coherent(&ha->pdev->dev, ELS_CMD_MAP_SIZE,
  4398. &els_cmd_map_dma, GFP_KERNEL);
  4399. if (!els_cmd_map) {
  4400. ql_log(ql_log_warn, vha, 0x7101,
  4401. "Failed to allocate RDP els command param.\n");
  4402. return QLA_MEMORY_ALLOC_FAILED;
  4403. }
  4404. /* List of Purex ELS */
  4405. if (ql2xrdpenable) {
  4406. cmd_opcode[active_cnt] = ELS_RDP;
  4407. active_cnt++;
  4408. }
  4409. if (ha->flags.scm_supported_f) {
  4410. cmd_opcode[active_cnt] = ELS_FPIN;
  4411. active_cnt++;
  4412. }
  4413. if (ha->flags.edif_enabled) {
  4414. cmd_opcode[active_cnt] = ELS_AUTH_ELS;
  4415. active_cnt++;
  4416. }
  4417. for (i = 0; i < active_cnt; i++) {
  4418. index = cmd_opcode[i] / 8;
  4419. purex_bit = cmd_opcode[i] % 8;
  4420. els_cmd_map[index] |= 1 << purex_bit;
  4421. }
  4422. mcp->mb[0] = MBC_SET_RNID_PARAMS;
  4423. mcp->mb[1] = RNID_TYPE_ELS_CMD << 8;
  4424. mcp->mb[2] = MSW(LSD(els_cmd_map_dma));
  4425. mcp->mb[3] = LSW(LSD(els_cmd_map_dma));
  4426. mcp->mb[6] = MSW(MSD(els_cmd_map_dma));
  4427. mcp->mb[7] = LSW(MSD(els_cmd_map_dma));
  4428. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  4429. mcp->in_mb = MBX_1|MBX_0;
  4430. mcp->tov = MBX_TOV_SECONDS;
  4431. mcp->flags = MBX_DMA_OUT;
  4432. mcp->buf_size = ELS_CMD_MAP_SIZE;
  4433. rval = qla2x00_mailbox_command(vha, mcp);
  4434. if (rval != QLA_SUCCESS) {
  4435. ql_dbg(ql_dbg_mbx, vha, 0x118d,
  4436. "Failed=%x (%x,%x).\n", rval, mcp->mb[0], mcp->mb[1]);
  4437. } else {
  4438. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x118c,
  4439. "Done %s.\n", __func__);
  4440. }
  4441. dma_free_coherent(&ha->pdev->dev, ELS_CMD_MAP_SIZE,
  4442. els_cmd_map, els_cmd_map_dma);
  4443. return rval;
  4444. }
  4445. static int
  4446. qla2x00_read_asic_temperature(scsi_qla_host_t *vha, uint16_t *temp)
  4447. {
  4448. int rval;
  4449. mbx_cmd_t mc;
  4450. mbx_cmd_t *mcp = &mc;
  4451. if (!IS_FWI2_CAPABLE(vha->hw))
  4452. return QLA_FUNCTION_FAILED;
  4453. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1159,
  4454. "Entered %s.\n", __func__);
  4455. mcp->mb[0] = MBC_GET_RNID_PARAMS;
  4456. mcp->mb[1] = RNID_TYPE_ASIC_TEMP << 8;
  4457. mcp->out_mb = MBX_1|MBX_0;
  4458. mcp->in_mb = MBX_1|MBX_0;
  4459. mcp->tov = MBX_TOV_SECONDS;
  4460. mcp->flags = 0;
  4461. rval = qla2x00_mailbox_command(vha, mcp);
  4462. *temp = mcp->mb[1];
  4463. if (rval != QLA_SUCCESS) {
  4464. ql_dbg(ql_dbg_mbx, vha, 0x115a,
  4465. "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
  4466. } else {
  4467. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x115b,
  4468. "Done %s.\n", __func__);
  4469. }
  4470. return rval;
  4471. }
  4472. int
  4473. qla2x00_read_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  4474. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  4475. {
  4476. int rval;
  4477. mbx_cmd_t mc;
  4478. mbx_cmd_t *mcp = &mc;
  4479. struct qla_hw_data *ha = vha->hw;
  4480. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e8,
  4481. "Entered %s.\n", __func__);
  4482. if (!IS_FWI2_CAPABLE(ha))
  4483. return QLA_FUNCTION_FAILED;
  4484. if (len == 1)
  4485. opt |= BIT_0;
  4486. mcp->mb[0] = MBC_READ_SFP;
  4487. mcp->mb[1] = dev;
  4488. mcp->mb[2] = MSW(LSD(sfp_dma));
  4489. mcp->mb[3] = LSW(LSD(sfp_dma));
  4490. mcp->mb[6] = MSW(MSD(sfp_dma));
  4491. mcp->mb[7] = LSW(MSD(sfp_dma));
  4492. mcp->mb[8] = len;
  4493. mcp->mb[9] = off;
  4494. mcp->mb[10] = opt;
  4495. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  4496. mcp->in_mb = MBX_1|MBX_0;
  4497. mcp->tov = MBX_TOV_SECONDS;
  4498. mcp->flags = 0;
  4499. rval = qla2x00_mailbox_command(vha, mcp);
  4500. if (opt & BIT_0)
  4501. *sfp = mcp->mb[1];
  4502. if (rval != QLA_SUCCESS) {
  4503. ql_dbg(ql_dbg_mbx, vha, 0x10e9,
  4504. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4505. if (mcp->mb[0] == MBS_COMMAND_ERROR && mcp->mb[1] == 0x22) {
  4506. /* sfp is not there */
  4507. rval = QLA_INTERFACE_ERROR;
  4508. }
  4509. } else {
  4510. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ea,
  4511. "Done %s.\n", __func__);
  4512. }
  4513. return rval;
  4514. }
  4515. int
  4516. qla2x00_write_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  4517. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  4518. {
  4519. int rval;
  4520. mbx_cmd_t mc;
  4521. mbx_cmd_t *mcp = &mc;
  4522. struct qla_hw_data *ha = vha->hw;
  4523. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10eb,
  4524. "Entered %s.\n", __func__);
  4525. if (!IS_FWI2_CAPABLE(ha))
  4526. return QLA_FUNCTION_FAILED;
  4527. if (len == 1)
  4528. opt |= BIT_0;
  4529. if (opt & BIT_0)
  4530. len = *sfp;
  4531. mcp->mb[0] = MBC_WRITE_SFP;
  4532. mcp->mb[1] = dev;
  4533. mcp->mb[2] = MSW(LSD(sfp_dma));
  4534. mcp->mb[3] = LSW(LSD(sfp_dma));
  4535. mcp->mb[6] = MSW(MSD(sfp_dma));
  4536. mcp->mb[7] = LSW(MSD(sfp_dma));
  4537. mcp->mb[8] = len;
  4538. mcp->mb[9] = off;
  4539. mcp->mb[10] = opt;
  4540. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  4541. mcp->in_mb = MBX_1|MBX_0;
  4542. mcp->tov = MBX_TOV_SECONDS;
  4543. mcp->flags = 0;
  4544. rval = qla2x00_mailbox_command(vha, mcp);
  4545. if (rval != QLA_SUCCESS) {
  4546. ql_dbg(ql_dbg_mbx, vha, 0x10ec,
  4547. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4548. } else {
  4549. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ed,
  4550. "Done %s.\n", __func__);
  4551. }
  4552. return rval;
  4553. }
  4554. int
  4555. qla2x00_get_xgmac_stats(scsi_qla_host_t *vha, dma_addr_t stats_dma,
  4556. uint16_t size_in_bytes, uint16_t *actual_size)
  4557. {
  4558. int rval;
  4559. mbx_cmd_t mc;
  4560. mbx_cmd_t *mcp = &mc;
  4561. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ee,
  4562. "Entered %s.\n", __func__);
  4563. if (!IS_CNA_CAPABLE(vha->hw))
  4564. return QLA_FUNCTION_FAILED;
  4565. mcp->mb[0] = MBC_GET_XGMAC_STATS;
  4566. mcp->mb[2] = MSW(stats_dma);
  4567. mcp->mb[3] = LSW(stats_dma);
  4568. mcp->mb[6] = MSW(MSD(stats_dma));
  4569. mcp->mb[7] = LSW(MSD(stats_dma));
  4570. mcp->mb[8] = size_in_bytes >> 2;
  4571. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  4572. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4573. mcp->tov = MBX_TOV_SECONDS;
  4574. mcp->flags = 0;
  4575. rval = qla2x00_mailbox_command(vha, mcp);
  4576. if (rval != QLA_SUCCESS) {
  4577. ql_dbg(ql_dbg_mbx, vha, 0x10ef,
  4578. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  4579. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  4580. } else {
  4581. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f0,
  4582. "Done %s.\n", __func__);
  4583. *actual_size = mcp->mb[2] << 2;
  4584. }
  4585. return rval;
  4586. }
  4587. int
  4588. qla2x00_get_dcbx_params(scsi_qla_host_t *vha, dma_addr_t tlv_dma,
  4589. uint16_t size)
  4590. {
  4591. int rval;
  4592. mbx_cmd_t mc;
  4593. mbx_cmd_t *mcp = &mc;
  4594. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f1,
  4595. "Entered %s.\n", __func__);
  4596. if (!IS_CNA_CAPABLE(vha->hw))
  4597. return QLA_FUNCTION_FAILED;
  4598. mcp->mb[0] = MBC_GET_DCBX_PARAMS;
  4599. mcp->mb[1] = 0;
  4600. mcp->mb[2] = MSW(tlv_dma);
  4601. mcp->mb[3] = LSW(tlv_dma);
  4602. mcp->mb[6] = MSW(MSD(tlv_dma));
  4603. mcp->mb[7] = LSW(MSD(tlv_dma));
  4604. mcp->mb[8] = size;
  4605. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  4606. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4607. mcp->tov = MBX_TOV_SECONDS;
  4608. mcp->flags = 0;
  4609. rval = qla2x00_mailbox_command(vha, mcp);
  4610. if (rval != QLA_SUCCESS) {
  4611. ql_dbg(ql_dbg_mbx, vha, 0x10f2,
  4612. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  4613. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  4614. } else {
  4615. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f3,
  4616. "Done %s.\n", __func__);
  4617. }
  4618. return rval;
  4619. }
  4620. int
  4621. qla2x00_read_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t *data)
  4622. {
  4623. int rval;
  4624. mbx_cmd_t mc;
  4625. mbx_cmd_t *mcp = &mc;
  4626. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f4,
  4627. "Entered %s.\n", __func__);
  4628. if (!IS_FWI2_CAPABLE(vha->hw))
  4629. return QLA_FUNCTION_FAILED;
  4630. mcp->mb[0] = MBC_READ_RAM_EXTENDED;
  4631. mcp->mb[1] = LSW(risc_addr);
  4632. mcp->mb[8] = MSW(risc_addr);
  4633. mcp->out_mb = MBX_8|MBX_1|MBX_0;
  4634. mcp->in_mb = MBX_3|MBX_2|MBX_0;
  4635. mcp->tov = MBX_TOV_SECONDS;
  4636. mcp->flags = 0;
  4637. rval = qla2x00_mailbox_command(vha, mcp);
  4638. if (rval != QLA_SUCCESS) {
  4639. ql_dbg(ql_dbg_mbx, vha, 0x10f5,
  4640. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4641. } else {
  4642. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f6,
  4643. "Done %s.\n", __func__);
  4644. *data = mcp->mb[3] << 16 | mcp->mb[2];
  4645. }
  4646. return rval;
  4647. }
  4648. int
  4649. qla2x00_loopback_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  4650. uint16_t *mresp)
  4651. {
  4652. int rval;
  4653. mbx_cmd_t mc;
  4654. mbx_cmd_t *mcp = &mc;
  4655. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f7,
  4656. "Entered %s.\n", __func__);
  4657. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4658. mcp->mb[0] = MBC_DIAGNOSTIC_LOOP_BACK;
  4659. mcp->mb[1] = mreq->options | BIT_6; // BIT_6 specifies 64 bit addressing
  4660. /* transfer count */
  4661. mcp->mb[10] = LSW(mreq->transfer_size);
  4662. mcp->mb[11] = MSW(mreq->transfer_size);
  4663. /* send data address */
  4664. mcp->mb[14] = LSW(mreq->send_dma);
  4665. mcp->mb[15] = MSW(mreq->send_dma);
  4666. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  4667. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  4668. /* receive data address */
  4669. mcp->mb[16] = LSW(mreq->rcv_dma);
  4670. mcp->mb[17] = MSW(mreq->rcv_dma);
  4671. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  4672. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  4673. /* Iteration count */
  4674. mcp->mb[18] = LSW(mreq->iteration_count);
  4675. mcp->mb[19] = MSW(mreq->iteration_count);
  4676. mcp->out_mb = MBX_21|MBX_20|MBX_19|MBX_18|MBX_17|MBX_16|MBX_15|
  4677. MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  4678. if (IS_CNA_CAPABLE(vha->hw))
  4679. mcp->out_mb |= MBX_2;
  4680. mcp->in_mb = MBX_19|MBX_18|MBX_3|MBX_2|MBX_1|MBX_0;
  4681. mcp->buf_size = mreq->transfer_size;
  4682. mcp->tov = MBX_TOV_SECONDS;
  4683. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4684. rval = qla2x00_mailbox_command(vha, mcp);
  4685. if (rval != QLA_SUCCESS) {
  4686. ql_dbg(ql_dbg_mbx, vha, 0x10f8,
  4687. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[18]=%x "
  4688. "mb[19]=%x.\n", rval, mcp->mb[0], mcp->mb[1], mcp->mb[2],
  4689. mcp->mb[3], mcp->mb[18], mcp->mb[19]);
  4690. } else {
  4691. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f9,
  4692. "Done %s.\n", __func__);
  4693. }
  4694. /* Copy mailbox information */
  4695. memcpy( mresp, mcp->mb, 64);
  4696. return rval;
  4697. }
  4698. int
  4699. qla2x00_echo_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  4700. uint16_t *mresp)
  4701. {
  4702. int rval;
  4703. mbx_cmd_t mc;
  4704. mbx_cmd_t *mcp = &mc;
  4705. struct qla_hw_data *ha = vha->hw;
  4706. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fa,
  4707. "Entered %s.\n", __func__);
  4708. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4709. mcp->mb[0] = MBC_DIAGNOSTIC_ECHO;
  4710. /* BIT_6 specifies 64bit address */
  4711. mcp->mb[1] = mreq->options | BIT_15 | BIT_6;
  4712. if (IS_CNA_CAPABLE(ha)) {
  4713. mcp->mb[2] = vha->fcoe_fcf_idx;
  4714. }
  4715. mcp->mb[16] = LSW(mreq->rcv_dma);
  4716. mcp->mb[17] = MSW(mreq->rcv_dma);
  4717. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  4718. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  4719. mcp->mb[10] = LSW(mreq->transfer_size);
  4720. mcp->mb[14] = LSW(mreq->send_dma);
  4721. mcp->mb[15] = MSW(mreq->send_dma);
  4722. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  4723. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  4724. mcp->out_mb = MBX_21|MBX_20|MBX_17|MBX_16|MBX_15|
  4725. MBX_14|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  4726. if (IS_CNA_CAPABLE(ha))
  4727. mcp->out_mb |= MBX_2;
  4728. mcp->in_mb = MBX_0;
  4729. if (IS_CNA_CAPABLE(ha) || IS_QLA24XX_TYPE(ha) || IS_QLA25XX(ha) ||
  4730. IS_QLA2031(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
  4731. mcp->in_mb |= MBX_1;
  4732. if (IS_CNA_CAPABLE(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) ||
  4733. IS_QLA28XX(ha))
  4734. mcp->in_mb |= MBX_3;
  4735. mcp->tov = MBX_TOV_SECONDS;
  4736. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4737. mcp->buf_size = mreq->transfer_size;
  4738. rval = qla2x00_mailbox_command(vha, mcp);
  4739. if (rval != QLA_SUCCESS) {
  4740. ql_dbg(ql_dbg_mbx, vha, 0x10fb,
  4741. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  4742. rval, mcp->mb[0], mcp->mb[1]);
  4743. } else {
  4744. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fc,
  4745. "Done %s.\n", __func__);
  4746. }
  4747. /* Copy mailbox information */
  4748. memcpy(mresp, mcp->mb, 64);
  4749. return rval;
  4750. }
  4751. int
  4752. qla84xx_reset_chip(scsi_qla_host_t *vha, uint16_t enable_diagnostic)
  4753. {
  4754. int rval;
  4755. mbx_cmd_t mc;
  4756. mbx_cmd_t *mcp = &mc;
  4757. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fd,
  4758. "Entered %s enable_diag=%d.\n", __func__, enable_diagnostic);
  4759. mcp->mb[0] = MBC_ISP84XX_RESET;
  4760. mcp->mb[1] = enable_diagnostic;
  4761. mcp->out_mb = MBX_1|MBX_0;
  4762. mcp->in_mb = MBX_1|MBX_0;
  4763. mcp->tov = MBX_TOV_SECONDS;
  4764. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4765. rval = qla2x00_mailbox_command(vha, mcp);
  4766. if (rval != QLA_SUCCESS)
  4767. ql_dbg(ql_dbg_mbx, vha, 0x10fe, "Failed=%x.\n", rval);
  4768. else
  4769. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ff,
  4770. "Done %s.\n", __func__);
  4771. return rval;
  4772. }
  4773. int
  4774. qla2x00_write_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t data)
  4775. {
  4776. int rval;
  4777. mbx_cmd_t mc;
  4778. mbx_cmd_t *mcp = &mc;
  4779. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1100,
  4780. "Entered %s.\n", __func__);
  4781. if (!IS_FWI2_CAPABLE(vha->hw))
  4782. return QLA_FUNCTION_FAILED;
  4783. mcp->mb[0] = MBC_WRITE_RAM_WORD_EXTENDED;
  4784. mcp->mb[1] = LSW(risc_addr);
  4785. mcp->mb[2] = LSW(data);
  4786. mcp->mb[3] = MSW(data);
  4787. mcp->mb[8] = MSW(risc_addr);
  4788. mcp->out_mb = MBX_8|MBX_3|MBX_2|MBX_1|MBX_0;
  4789. mcp->in_mb = MBX_1|MBX_0;
  4790. mcp->tov = MBX_TOV_SECONDS;
  4791. mcp->flags = 0;
  4792. rval = qla2x00_mailbox_command(vha, mcp);
  4793. if (rval != QLA_SUCCESS) {
  4794. ql_dbg(ql_dbg_mbx, vha, 0x1101,
  4795. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  4796. rval, mcp->mb[0], mcp->mb[1]);
  4797. } else {
  4798. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1102,
  4799. "Done %s.\n", __func__);
  4800. }
  4801. return rval;
  4802. }
  4803. int
  4804. qla81xx_write_mpi_register(scsi_qla_host_t *vha, uint16_t *mb)
  4805. {
  4806. int rval;
  4807. uint32_t stat, timer;
  4808. uint16_t mb0 = 0;
  4809. struct qla_hw_data *ha = vha->hw;
  4810. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  4811. rval = QLA_SUCCESS;
  4812. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1103,
  4813. "Entered %s.\n", __func__);
  4814. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  4815. /* Write the MBC data to the registers */
  4816. wrt_reg_word(&reg->mailbox0, MBC_WRITE_MPI_REGISTER);
  4817. wrt_reg_word(&reg->mailbox1, mb[0]);
  4818. wrt_reg_word(&reg->mailbox2, mb[1]);
  4819. wrt_reg_word(&reg->mailbox3, mb[2]);
  4820. wrt_reg_word(&reg->mailbox4, mb[3]);
  4821. wrt_reg_dword(&reg->hccr, HCCRX_SET_HOST_INT);
  4822. /* Poll for MBC interrupt */
  4823. for (timer = 6000000; timer; timer--) {
  4824. /* Check for pending interrupts. */
  4825. stat = rd_reg_dword(&reg->host_status);
  4826. if (stat & HSRX_RISC_INT) {
  4827. stat &= 0xff;
  4828. if (stat == 0x1 || stat == 0x2 ||
  4829. stat == 0x10 || stat == 0x11) {
  4830. set_bit(MBX_INTERRUPT,
  4831. &ha->mbx_cmd_flags);
  4832. mb0 = rd_reg_word(&reg->mailbox0);
  4833. wrt_reg_dword(&reg->hccr,
  4834. HCCRX_CLR_RISC_INT);
  4835. rd_reg_dword(&reg->hccr);
  4836. break;
  4837. }
  4838. }
  4839. udelay(5);
  4840. }
  4841. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags))
  4842. rval = mb0 & MBS_MASK;
  4843. else
  4844. rval = QLA_FUNCTION_FAILED;
  4845. if (rval != QLA_SUCCESS) {
  4846. ql_dbg(ql_dbg_mbx, vha, 0x1104,
  4847. "Failed=%x mb[0]=%x.\n", rval, mb[0]);
  4848. } else {
  4849. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1105,
  4850. "Done %s.\n", __func__);
  4851. }
  4852. return rval;
  4853. }
  4854. /* Set the specified data rate */
  4855. int
  4856. qla2x00_set_data_rate(scsi_qla_host_t *vha, uint16_t mode)
  4857. {
  4858. int rval;
  4859. mbx_cmd_t mc;
  4860. mbx_cmd_t *mcp = &mc;
  4861. struct qla_hw_data *ha = vha->hw;
  4862. uint16_t val;
  4863. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1106,
  4864. "Entered %s speed:0x%x mode:0x%x.\n", __func__, ha->set_data_rate,
  4865. mode);
  4866. if (!IS_FWI2_CAPABLE(ha))
  4867. return QLA_FUNCTION_FAILED;
  4868. memset(mcp, 0, sizeof(*mcp));
  4869. switch (ha->set_data_rate) {
  4870. case PORT_SPEED_AUTO:
  4871. case PORT_SPEED_4GB:
  4872. case PORT_SPEED_8GB:
  4873. case PORT_SPEED_16GB:
  4874. case PORT_SPEED_32GB:
  4875. val = ha->set_data_rate;
  4876. break;
  4877. default:
  4878. ql_log(ql_log_warn, vha, 0x1199,
  4879. "Unrecognized speed setting:%d. Setting Autoneg\n",
  4880. ha->set_data_rate);
  4881. val = ha->set_data_rate = PORT_SPEED_AUTO;
  4882. break;
  4883. }
  4884. mcp->mb[0] = MBC_DATA_RATE;
  4885. mcp->mb[1] = mode;
  4886. mcp->mb[2] = val;
  4887. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  4888. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4889. if (IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
  4890. mcp->in_mb |= MBX_4|MBX_3;
  4891. mcp->tov = MBX_TOV_SECONDS;
  4892. mcp->flags = 0;
  4893. rval = qla2x00_mailbox_command(vha, mcp);
  4894. if (rval != QLA_SUCCESS) {
  4895. ql_dbg(ql_dbg_mbx, vha, 0x1107,
  4896. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4897. } else {
  4898. if (mcp->mb[1] != 0x7)
  4899. ql_dbg(ql_dbg_mbx, vha, 0x1179,
  4900. "Speed set:0x%x\n", mcp->mb[1]);
  4901. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1108,
  4902. "Done %s.\n", __func__);
  4903. }
  4904. return rval;
  4905. }
  4906. int
  4907. qla2x00_get_data_rate(scsi_qla_host_t *vha)
  4908. {
  4909. int rval;
  4910. mbx_cmd_t mc;
  4911. mbx_cmd_t *mcp = &mc;
  4912. struct qla_hw_data *ha = vha->hw;
  4913. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1106,
  4914. "Entered %s.\n", __func__);
  4915. if (!IS_FWI2_CAPABLE(ha))
  4916. return QLA_FUNCTION_FAILED;
  4917. mcp->mb[0] = MBC_DATA_RATE;
  4918. mcp->mb[1] = QLA_GET_DATA_RATE;
  4919. mcp->out_mb = MBX_1|MBX_0;
  4920. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4921. if (IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
  4922. mcp->in_mb |= MBX_4|MBX_3;
  4923. mcp->tov = MBX_TOV_SECONDS;
  4924. mcp->flags = 0;
  4925. rval = qla2x00_mailbox_command(vha, mcp);
  4926. if (rval != QLA_SUCCESS) {
  4927. ql_dbg(ql_dbg_mbx, vha, 0x1107,
  4928. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4929. } else {
  4930. if (mcp->mb[1] != 0x7)
  4931. ha->link_data_rate = mcp->mb[1];
  4932. if (IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
  4933. if (mcp->mb[4] & BIT_0)
  4934. ql_log(ql_log_info, vha, 0x11a2,
  4935. "FEC=enabled (data rate).\n");
  4936. }
  4937. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1108,
  4938. "Done %s.\n", __func__);
  4939. if (mcp->mb[1] != 0x7)
  4940. ha->link_data_rate = mcp->mb[1];
  4941. }
  4942. return rval;
  4943. }
  4944. int
  4945. qla81xx_get_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  4946. {
  4947. int rval;
  4948. mbx_cmd_t mc;
  4949. mbx_cmd_t *mcp = &mc;
  4950. struct qla_hw_data *ha = vha->hw;
  4951. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1109,
  4952. "Entered %s.\n", __func__);
  4953. if (!IS_QLA81XX(ha) && !IS_QLA83XX(ha) && !IS_QLA8044(ha) &&
  4954. !IS_QLA27XX(ha) && !IS_QLA28XX(ha))
  4955. return QLA_FUNCTION_FAILED;
  4956. mcp->mb[0] = MBC_GET_PORT_CONFIG;
  4957. mcp->out_mb = MBX_0;
  4958. mcp->in_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4959. mcp->tov = MBX_TOV_SECONDS;
  4960. mcp->flags = 0;
  4961. rval = qla2x00_mailbox_command(vha, mcp);
  4962. if (rval != QLA_SUCCESS) {
  4963. ql_dbg(ql_dbg_mbx, vha, 0x110a,
  4964. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4965. } else {
  4966. /* Copy all bits to preserve original value */
  4967. memcpy(mb, &mcp->mb[1], sizeof(uint16_t) * 4);
  4968. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110b,
  4969. "Done %s.\n", __func__);
  4970. }
  4971. return rval;
  4972. }
  4973. int
  4974. qla81xx_set_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  4975. {
  4976. int rval;
  4977. mbx_cmd_t mc;
  4978. mbx_cmd_t *mcp = &mc;
  4979. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110c,
  4980. "Entered %s.\n", __func__);
  4981. mcp->mb[0] = MBC_SET_PORT_CONFIG;
  4982. /* Copy all bits to preserve original setting */
  4983. memcpy(&mcp->mb[1], mb, sizeof(uint16_t) * 4);
  4984. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4985. mcp->in_mb = MBX_0;
  4986. mcp->tov = MBX_TOV_SECONDS;
  4987. mcp->flags = 0;
  4988. rval = qla2x00_mailbox_command(vha, mcp);
  4989. if (rval != QLA_SUCCESS) {
  4990. ql_dbg(ql_dbg_mbx, vha, 0x110d,
  4991. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4992. } else
  4993. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110e,
  4994. "Done %s.\n", __func__);
  4995. return rval;
  4996. }
  4997. int
  4998. qla24xx_set_fcp_prio(scsi_qla_host_t *vha, uint16_t loop_id, uint16_t priority,
  4999. uint16_t *mb)
  5000. {
  5001. int rval;
  5002. mbx_cmd_t mc;
  5003. mbx_cmd_t *mcp = &mc;
  5004. struct qla_hw_data *ha = vha->hw;
  5005. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110f,
  5006. "Entered %s.\n", __func__);
  5007. if (!IS_QLA24XX_TYPE(ha) && !IS_QLA25XX(ha))
  5008. return QLA_FUNCTION_FAILED;
  5009. mcp->mb[0] = MBC_PORT_PARAMS;
  5010. mcp->mb[1] = loop_id;
  5011. if (ha->flags.fcp_prio_enabled)
  5012. mcp->mb[2] = BIT_1;
  5013. else
  5014. mcp->mb[2] = BIT_2;
  5015. mcp->mb[4] = priority & 0xf;
  5016. mcp->mb[9] = vha->vp_idx;
  5017. mcp->out_mb = MBX_9|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  5018. mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  5019. mcp->tov = MBX_TOV_SECONDS;
  5020. mcp->flags = 0;
  5021. rval = qla2x00_mailbox_command(vha, mcp);
  5022. if (mb != NULL) {
  5023. mb[0] = mcp->mb[0];
  5024. mb[1] = mcp->mb[1];
  5025. mb[3] = mcp->mb[3];
  5026. mb[4] = mcp->mb[4];
  5027. }
  5028. if (rval != QLA_SUCCESS) {
  5029. ql_dbg(ql_dbg_mbx, vha, 0x10cd, "Failed=%x.\n", rval);
  5030. } else {
  5031. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10cc,
  5032. "Done %s.\n", __func__);
  5033. }
  5034. return rval;
  5035. }
  5036. int
  5037. qla2x00_get_thermal_temp(scsi_qla_host_t *vha, uint16_t *temp)
  5038. {
  5039. int rval = QLA_FUNCTION_FAILED;
  5040. struct qla_hw_data *ha = vha->hw;
  5041. uint8_t byte;
  5042. if (!IS_FWI2_CAPABLE(ha) || IS_QLA24XX_TYPE(ha) || IS_QLA81XX(ha)) {
  5043. ql_dbg(ql_dbg_mbx, vha, 0x1150,
  5044. "Thermal not supported by this card.\n");
  5045. return rval;
  5046. }
  5047. if (IS_QLA25XX(ha)) {
  5048. if (ha->pdev->subsystem_vendor == PCI_VENDOR_ID_QLOGIC &&
  5049. ha->pdev->subsystem_device == 0x0175) {
  5050. rval = qla2x00_read_sfp(vha, 0, &byte,
  5051. 0x98, 0x1, 1, BIT_13|BIT_0);
  5052. *temp = byte;
  5053. return rval;
  5054. }
  5055. if (ha->pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
  5056. ha->pdev->subsystem_device == 0x338e) {
  5057. rval = qla2x00_read_sfp(vha, 0, &byte,
  5058. 0x98, 0x1, 1, BIT_15|BIT_14|BIT_0);
  5059. *temp = byte;
  5060. return rval;
  5061. }
  5062. ql_dbg(ql_dbg_mbx, vha, 0x10c9,
  5063. "Thermal not supported by this card.\n");
  5064. return rval;
  5065. }
  5066. if (IS_QLA82XX(ha)) {
  5067. *temp = qla82xx_read_temperature(vha);
  5068. rval = QLA_SUCCESS;
  5069. return rval;
  5070. } else if (IS_QLA8044(ha)) {
  5071. *temp = qla8044_read_temperature(vha);
  5072. rval = QLA_SUCCESS;
  5073. return rval;
  5074. }
  5075. rval = qla2x00_read_asic_temperature(vha, temp);
  5076. return rval;
  5077. }
  5078. int
  5079. qla82xx_mbx_intr_enable(scsi_qla_host_t *vha)
  5080. {
  5081. int rval;
  5082. struct qla_hw_data *ha = vha->hw;
  5083. mbx_cmd_t mc;
  5084. mbx_cmd_t *mcp = &mc;
  5085. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1017,
  5086. "Entered %s.\n", __func__);
  5087. if (!IS_FWI2_CAPABLE(ha))
  5088. return QLA_FUNCTION_FAILED;
  5089. memset(mcp, 0, sizeof(mbx_cmd_t));
  5090. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  5091. mcp->mb[1] = 1;
  5092. mcp->out_mb = MBX_1|MBX_0;
  5093. mcp->in_mb = MBX_0;
  5094. mcp->tov = MBX_TOV_SECONDS;
  5095. mcp->flags = 0;
  5096. rval = qla2x00_mailbox_command(vha, mcp);
  5097. if (rval != QLA_SUCCESS) {
  5098. ql_dbg(ql_dbg_mbx, vha, 0x1016,
  5099. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  5100. } else {
  5101. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100e,
  5102. "Done %s.\n", __func__);
  5103. }
  5104. return rval;
  5105. }
  5106. int
  5107. qla82xx_mbx_intr_disable(scsi_qla_host_t *vha)
  5108. {
  5109. int rval;
  5110. struct qla_hw_data *ha = vha->hw;
  5111. mbx_cmd_t mc;
  5112. mbx_cmd_t *mcp = &mc;
  5113. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100d,
  5114. "Entered %s.\n", __func__);
  5115. if (!IS_P3P_TYPE(ha))
  5116. return QLA_FUNCTION_FAILED;
  5117. memset(mcp, 0, sizeof(mbx_cmd_t));
  5118. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  5119. mcp->mb[1] = 0;
  5120. mcp->out_mb = MBX_1|MBX_0;
  5121. mcp->in_mb = MBX_0;
  5122. mcp->tov = MBX_TOV_SECONDS;
  5123. mcp->flags = 0;
  5124. rval = qla2x00_mailbox_command(vha, mcp);
  5125. if (rval != QLA_SUCCESS) {
  5126. ql_dbg(ql_dbg_mbx, vha, 0x100c,
  5127. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  5128. } else {
  5129. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100b,
  5130. "Done %s.\n", __func__);
  5131. }
  5132. return rval;
  5133. }
  5134. int
  5135. qla82xx_md_get_template_size(scsi_qla_host_t *vha)
  5136. {
  5137. struct qla_hw_data *ha = vha->hw;
  5138. mbx_cmd_t mc;
  5139. mbx_cmd_t *mcp = &mc;
  5140. int rval = QLA_FUNCTION_FAILED;
  5141. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x111f,
  5142. "Entered %s.\n", __func__);
  5143. memset(mcp->mb, 0 , sizeof(mcp->mb));
  5144. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  5145. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  5146. mcp->mb[2] = LSW(RQST_TMPLT_SIZE);
  5147. mcp->mb[3] = MSW(RQST_TMPLT_SIZE);
  5148. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  5149. mcp->in_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|
  5150. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  5151. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  5152. mcp->tov = MBX_TOV_SECONDS;
  5153. rval = qla2x00_mailbox_command(vha, mcp);
  5154. /* Always copy back return mailbox values. */
  5155. if (rval != QLA_SUCCESS) {
  5156. ql_dbg(ql_dbg_mbx, vha, 0x1120,
  5157. "mailbox command FAILED=0x%x, subcode=%x.\n",
  5158. (mcp->mb[1] << 16) | mcp->mb[0],
  5159. (mcp->mb[3] << 16) | mcp->mb[2]);
  5160. } else {
  5161. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1121,
  5162. "Done %s.\n", __func__);
  5163. ha->md_template_size = ((mcp->mb[3] << 16) | mcp->mb[2]);
  5164. if (!ha->md_template_size) {
  5165. ql_dbg(ql_dbg_mbx, vha, 0x1122,
  5166. "Null template size obtained.\n");
  5167. rval = QLA_FUNCTION_FAILED;
  5168. }
  5169. }
  5170. return rval;
  5171. }
  5172. int
  5173. qla82xx_md_get_template(scsi_qla_host_t *vha)
  5174. {
  5175. struct qla_hw_data *ha = vha->hw;
  5176. mbx_cmd_t mc;
  5177. mbx_cmd_t *mcp = &mc;
  5178. int rval = QLA_FUNCTION_FAILED;
  5179. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1123,
  5180. "Entered %s.\n", __func__);
  5181. ha->md_tmplt_hdr = dma_alloc_coherent(&ha->pdev->dev,
  5182. ha->md_template_size, &ha->md_tmplt_hdr_dma, GFP_KERNEL);
  5183. if (!ha->md_tmplt_hdr) {
  5184. ql_log(ql_log_warn, vha, 0x1124,
  5185. "Unable to allocate memory for Minidump template.\n");
  5186. return rval;
  5187. }
  5188. memset(mcp->mb, 0 , sizeof(mcp->mb));
  5189. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  5190. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  5191. mcp->mb[2] = LSW(RQST_TMPLT);
  5192. mcp->mb[3] = MSW(RQST_TMPLT);
  5193. mcp->mb[4] = LSW(LSD(ha->md_tmplt_hdr_dma));
  5194. mcp->mb[5] = MSW(LSD(ha->md_tmplt_hdr_dma));
  5195. mcp->mb[6] = LSW(MSD(ha->md_tmplt_hdr_dma));
  5196. mcp->mb[7] = MSW(MSD(ha->md_tmplt_hdr_dma));
  5197. mcp->mb[8] = LSW(ha->md_template_size);
  5198. mcp->mb[9] = MSW(ha->md_template_size);
  5199. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  5200. mcp->tov = MBX_TOV_SECONDS;
  5201. mcp->out_mb = MBX_11|MBX_10|MBX_9|MBX_8|
  5202. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  5203. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  5204. rval = qla2x00_mailbox_command(vha, mcp);
  5205. if (rval != QLA_SUCCESS) {
  5206. ql_dbg(ql_dbg_mbx, vha, 0x1125,
  5207. "mailbox command FAILED=0x%x, subcode=%x.\n",
  5208. ((mcp->mb[1] << 16) | mcp->mb[0]),
  5209. ((mcp->mb[3] << 16) | mcp->mb[2]));
  5210. } else
  5211. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1126,
  5212. "Done %s.\n", __func__);
  5213. return rval;
  5214. }
  5215. int
  5216. qla8044_md_get_template(scsi_qla_host_t *vha)
  5217. {
  5218. struct qla_hw_data *ha = vha->hw;
  5219. mbx_cmd_t mc;
  5220. mbx_cmd_t *mcp = &mc;
  5221. int rval = QLA_FUNCTION_FAILED;
  5222. int offset = 0, size = MINIDUMP_SIZE_36K;
  5223. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0xb11f,
  5224. "Entered %s.\n", __func__);
  5225. ha->md_tmplt_hdr = dma_alloc_coherent(&ha->pdev->dev,
  5226. ha->md_template_size, &ha->md_tmplt_hdr_dma, GFP_KERNEL);
  5227. if (!ha->md_tmplt_hdr) {
  5228. ql_log(ql_log_warn, vha, 0xb11b,
  5229. "Unable to allocate memory for Minidump template.\n");
  5230. return rval;
  5231. }
  5232. memset(mcp->mb, 0 , sizeof(mcp->mb));
  5233. while (offset < ha->md_template_size) {
  5234. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  5235. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  5236. mcp->mb[2] = LSW(RQST_TMPLT);
  5237. mcp->mb[3] = MSW(RQST_TMPLT);
  5238. mcp->mb[4] = LSW(LSD(ha->md_tmplt_hdr_dma + offset));
  5239. mcp->mb[5] = MSW(LSD(ha->md_tmplt_hdr_dma + offset));
  5240. mcp->mb[6] = LSW(MSD(ha->md_tmplt_hdr_dma + offset));
  5241. mcp->mb[7] = MSW(MSD(ha->md_tmplt_hdr_dma + offset));
  5242. mcp->mb[8] = LSW(size);
  5243. mcp->mb[9] = MSW(size);
  5244. mcp->mb[10] = offset & 0x0000FFFF;
  5245. mcp->mb[11] = offset & 0xFFFF0000;
  5246. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  5247. mcp->tov = MBX_TOV_SECONDS;
  5248. mcp->out_mb = MBX_11|MBX_10|MBX_9|MBX_8|
  5249. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  5250. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  5251. rval = qla2x00_mailbox_command(vha, mcp);
  5252. if (rval != QLA_SUCCESS) {
  5253. ql_dbg(ql_dbg_mbx, vha, 0xb11c,
  5254. "mailbox command FAILED=0x%x, subcode=%x.\n",
  5255. ((mcp->mb[1] << 16) | mcp->mb[0]),
  5256. ((mcp->mb[3] << 16) | mcp->mb[2]));
  5257. return rval;
  5258. } else
  5259. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0xb11d,
  5260. "Done %s.\n", __func__);
  5261. offset = offset + size;
  5262. }
  5263. return rval;
  5264. }
  5265. int
  5266. qla81xx_set_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  5267. {
  5268. int rval;
  5269. struct qla_hw_data *ha = vha->hw;
  5270. mbx_cmd_t mc;
  5271. mbx_cmd_t *mcp = &mc;
  5272. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  5273. return QLA_FUNCTION_FAILED;
  5274. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1133,
  5275. "Entered %s.\n", __func__);
  5276. memset(mcp, 0, sizeof(mbx_cmd_t));
  5277. mcp->mb[0] = MBC_SET_LED_CONFIG;
  5278. mcp->mb[1] = led_cfg[0];
  5279. mcp->mb[2] = led_cfg[1];
  5280. if (IS_QLA8031(ha)) {
  5281. mcp->mb[3] = led_cfg[2];
  5282. mcp->mb[4] = led_cfg[3];
  5283. mcp->mb[5] = led_cfg[4];
  5284. mcp->mb[6] = led_cfg[5];
  5285. }
  5286. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  5287. if (IS_QLA8031(ha))
  5288. mcp->out_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  5289. mcp->in_mb = MBX_0;
  5290. mcp->tov = MBX_TOV_SECONDS;
  5291. mcp->flags = 0;
  5292. rval = qla2x00_mailbox_command(vha, mcp);
  5293. if (rval != QLA_SUCCESS) {
  5294. ql_dbg(ql_dbg_mbx, vha, 0x1134,
  5295. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  5296. } else {
  5297. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1135,
  5298. "Done %s.\n", __func__);
  5299. }
  5300. return rval;
  5301. }
  5302. int
  5303. qla81xx_get_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  5304. {
  5305. int rval;
  5306. struct qla_hw_data *ha = vha->hw;
  5307. mbx_cmd_t mc;
  5308. mbx_cmd_t *mcp = &mc;
  5309. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  5310. return QLA_FUNCTION_FAILED;
  5311. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1136,
  5312. "Entered %s.\n", __func__);
  5313. memset(mcp, 0, sizeof(mbx_cmd_t));
  5314. mcp->mb[0] = MBC_GET_LED_CONFIG;
  5315. mcp->out_mb = MBX_0;
  5316. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  5317. if (IS_QLA8031(ha))
  5318. mcp->in_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  5319. mcp->tov = MBX_TOV_SECONDS;
  5320. mcp->flags = 0;
  5321. rval = qla2x00_mailbox_command(vha, mcp);
  5322. if (rval != QLA_SUCCESS) {
  5323. ql_dbg(ql_dbg_mbx, vha, 0x1137,
  5324. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  5325. } else {
  5326. led_cfg[0] = mcp->mb[1];
  5327. led_cfg[1] = mcp->mb[2];
  5328. if (IS_QLA8031(ha)) {
  5329. led_cfg[2] = mcp->mb[3];
  5330. led_cfg[3] = mcp->mb[4];
  5331. led_cfg[4] = mcp->mb[5];
  5332. led_cfg[5] = mcp->mb[6];
  5333. }
  5334. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1138,
  5335. "Done %s.\n", __func__);
  5336. }
  5337. return rval;
  5338. }
  5339. int
  5340. qla82xx_mbx_beacon_ctl(scsi_qla_host_t *vha, int enable)
  5341. {
  5342. int rval;
  5343. struct qla_hw_data *ha = vha->hw;
  5344. mbx_cmd_t mc;
  5345. mbx_cmd_t *mcp = &mc;
  5346. if (!IS_P3P_TYPE(ha))
  5347. return QLA_FUNCTION_FAILED;
  5348. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1127,
  5349. "Entered %s.\n", __func__);
  5350. memset(mcp, 0, sizeof(mbx_cmd_t));
  5351. mcp->mb[0] = MBC_SET_LED_CONFIG;
  5352. if (enable)
  5353. mcp->mb[7] = 0xE;
  5354. else
  5355. mcp->mb[7] = 0xD;
  5356. mcp->out_mb = MBX_7|MBX_0;
  5357. mcp->in_mb = MBX_0;
  5358. mcp->tov = MBX_TOV_SECONDS;
  5359. mcp->flags = 0;
  5360. rval = qla2x00_mailbox_command(vha, mcp);
  5361. if (rval != QLA_SUCCESS) {
  5362. ql_dbg(ql_dbg_mbx, vha, 0x1128,
  5363. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  5364. } else {
  5365. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1129,
  5366. "Done %s.\n", __func__);
  5367. }
  5368. return rval;
  5369. }
  5370. int
  5371. qla83xx_wr_reg(scsi_qla_host_t *vha, uint32_t reg, uint32_t data)
  5372. {
  5373. int rval;
  5374. struct qla_hw_data *ha = vha->hw;
  5375. mbx_cmd_t mc;
  5376. mbx_cmd_t *mcp = &mc;
  5377. if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha) && !IS_QLA28XX(ha))
  5378. return QLA_FUNCTION_FAILED;
  5379. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1130,
  5380. "Entered %s.\n", __func__);
  5381. mcp->mb[0] = MBC_WRITE_REMOTE_REG;
  5382. mcp->mb[1] = LSW(reg);
  5383. mcp->mb[2] = MSW(reg);
  5384. mcp->mb[3] = LSW(data);
  5385. mcp->mb[4] = MSW(data);
  5386. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  5387. mcp->in_mb = MBX_1|MBX_0;
  5388. mcp->tov = MBX_TOV_SECONDS;
  5389. mcp->flags = 0;
  5390. rval = qla2x00_mailbox_command(vha, mcp);
  5391. if (rval != QLA_SUCCESS) {
  5392. ql_dbg(ql_dbg_mbx, vha, 0x1131,
  5393. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  5394. } else {
  5395. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1132,
  5396. "Done %s.\n", __func__);
  5397. }
  5398. return rval;
  5399. }
  5400. int
  5401. qla2x00_port_logout(scsi_qla_host_t *vha, struct fc_port *fcport)
  5402. {
  5403. int rval;
  5404. struct qla_hw_data *ha = vha->hw;
  5405. mbx_cmd_t mc;
  5406. mbx_cmd_t *mcp = &mc;
  5407. if (IS_QLA2100(ha) || IS_QLA2200(ha)) {
  5408. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113b,
  5409. "Implicit LOGO Unsupported.\n");
  5410. return QLA_FUNCTION_FAILED;
  5411. }
  5412. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113c,
  5413. "Entering %s.\n", __func__);
  5414. /* Perform Implicit LOGO. */
  5415. mcp->mb[0] = MBC_PORT_LOGOUT;
  5416. mcp->mb[1] = fcport->loop_id;
  5417. mcp->mb[10] = BIT_15;
  5418. mcp->out_mb = MBX_10|MBX_1|MBX_0;
  5419. mcp->in_mb = MBX_0;
  5420. mcp->tov = MBX_TOV_SECONDS;
  5421. mcp->flags = 0;
  5422. rval = qla2x00_mailbox_command(vha, mcp);
  5423. if (rval != QLA_SUCCESS)
  5424. ql_dbg(ql_dbg_mbx, vha, 0x113d,
  5425. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  5426. else
  5427. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113e,
  5428. "Done %s.\n", __func__);
  5429. return rval;
  5430. }
  5431. int
  5432. qla83xx_rd_reg(scsi_qla_host_t *vha, uint32_t reg, uint32_t *data)
  5433. {
  5434. int rval;
  5435. mbx_cmd_t mc;
  5436. mbx_cmd_t *mcp = &mc;
  5437. struct qla_hw_data *ha = vha->hw;
  5438. unsigned long retry_max_time = jiffies + (2 * HZ);
  5439. if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha) && !IS_QLA28XX(ha))
  5440. return QLA_FUNCTION_FAILED;
  5441. ql_dbg(ql_dbg_mbx, vha, 0x114b, "Entered %s.\n", __func__);
  5442. retry_rd_reg:
  5443. mcp->mb[0] = MBC_READ_REMOTE_REG;
  5444. mcp->mb[1] = LSW(reg);
  5445. mcp->mb[2] = MSW(reg);
  5446. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  5447. mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  5448. mcp->tov = MBX_TOV_SECONDS;
  5449. mcp->flags = 0;
  5450. rval = qla2x00_mailbox_command(vha, mcp);
  5451. if (rval != QLA_SUCCESS) {
  5452. ql_dbg(ql_dbg_mbx, vha, 0x114c,
  5453. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  5454. rval, mcp->mb[0], mcp->mb[1]);
  5455. } else {
  5456. *data = (mcp->mb[3] | (mcp->mb[4] << 16));
  5457. if (*data == QLA8XXX_BAD_VALUE) {
  5458. /*
  5459. * During soft-reset CAMRAM register reads might
  5460. * return 0xbad0bad0. So retry for MAX of 2 sec
  5461. * while reading camram registers.
  5462. */
  5463. if (time_after(jiffies, retry_max_time)) {
  5464. ql_dbg(ql_dbg_mbx, vha, 0x1141,
  5465. "Failure to read CAMRAM register. "
  5466. "data=0x%x.\n", *data);
  5467. return QLA_FUNCTION_FAILED;
  5468. }
  5469. msleep(100);
  5470. goto retry_rd_reg;
  5471. }
  5472. ql_dbg(ql_dbg_mbx, vha, 0x1142, "Done %s.\n", __func__);
  5473. }
  5474. return rval;
  5475. }
  5476. int
  5477. qla83xx_restart_nic_firmware(scsi_qla_host_t *vha)
  5478. {
  5479. int rval;
  5480. mbx_cmd_t mc;
  5481. mbx_cmd_t *mcp = &mc;
  5482. struct qla_hw_data *ha = vha->hw;
  5483. if (!IS_QLA83XX(ha))
  5484. return QLA_FUNCTION_FAILED;
  5485. ql_dbg(ql_dbg_mbx, vha, 0x1143, "Entered %s.\n", __func__);
  5486. mcp->mb[0] = MBC_RESTART_NIC_FIRMWARE;
  5487. mcp->out_mb = MBX_0;
  5488. mcp->in_mb = MBX_1|MBX_0;
  5489. mcp->tov = MBX_TOV_SECONDS;
  5490. mcp->flags = 0;
  5491. rval = qla2x00_mailbox_command(vha, mcp);
  5492. if (rval != QLA_SUCCESS) {
  5493. ql_dbg(ql_dbg_mbx, vha, 0x1144,
  5494. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  5495. rval, mcp->mb[0], mcp->mb[1]);
  5496. qla2xxx_dump_fw(vha);
  5497. } else {
  5498. ql_dbg(ql_dbg_mbx, vha, 0x1145, "Done %s.\n", __func__);
  5499. }
  5500. return rval;
  5501. }
  5502. int
  5503. qla83xx_access_control(scsi_qla_host_t *vha, uint16_t options,
  5504. uint32_t start_addr, uint32_t end_addr, uint16_t *sector_size)
  5505. {
  5506. int rval;
  5507. mbx_cmd_t mc;
  5508. mbx_cmd_t *mcp = &mc;
  5509. uint8_t subcode = (uint8_t)options;
  5510. struct qla_hw_data *ha = vha->hw;
  5511. if (!IS_QLA8031(ha))
  5512. return QLA_FUNCTION_FAILED;
  5513. ql_dbg(ql_dbg_mbx, vha, 0x1146, "Entered %s.\n", __func__);
  5514. mcp->mb[0] = MBC_SET_ACCESS_CONTROL;
  5515. mcp->mb[1] = options;
  5516. mcp->out_mb = MBX_1|MBX_0;
  5517. if (subcode & BIT_2) {
  5518. mcp->mb[2] = LSW(start_addr);
  5519. mcp->mb[3] = MSW(start_addr);
  5520. mcp->mb[4] = LSW(end_addr);
  5521. mcp->mb[5] = MSW(end_addr);
  5522. mcp->out_mb |= MBX_5|MBX_4|MBX_3|MBX_2;
  5523. }
  5524. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  5525. if (!(subcode & (BIT_2 | BIT_5)))
  5526. mcp->in_mb |= MBX_4|MBX_3;
  5527. mcp->tov = MBX_TOV_SECONDS;
  5528. mcp->flags = 0;
  5529. rval = qla2x00_mailbox_command(vha, mcp);
  5530. if (rval != QLA_SUCCESS) {
  5531. ql_dbg(ql_dbg_mbx, vha, 0x1147,
  5532. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[4]=%x.\n",
  5533. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3],
  5534. mcp->mb[4]);
  5535. qla2xxx_dump_fw(vha);
  5536. } else {
  5537. if (subcode & BIT_5)
  5538. *sector_size = mcp->mb[1];
  5539. else if (subcode & (BIT_6 | BIT_7)) {
  5540. ql_dbg(ql_dbg_mbx, vha, 0x1148,
  5541. "Driver-lock id=%x%x", mcp->mb[4], mcp->mb[3]);
  5542. } else if (subcode & (BIT_3 | BIT_4)) {
  5543. ql_dbg(ql_dbg_mbx, vha, 0x1149,
  5544. "Flash-lock id=%x%x", mcp->mb[4], mcp->mb[3]);
  5545. }
  5546. ql_dbg(ql_dbg_mbx, vha, 0x114a, "Done %s.\n", __func__);
  5547. }
  5548. return rval;
  5549. }
  5550. int
  5551. qla2x00_dump_mctp_data(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
  5552. uint32_t size)
  5553. {
  5554. int rval;
  5555. mbx_cmd_t mc;
  5556. mbx_cmd_t *mcp = &mc;
  5557. if (!IS_MCTP_CAPABLE(vha->hw))
  5558. return QLA_FUNCTION_FAILED;
  5559. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x114f,
  5560. "Entered %s.\n", __func__);
  5561. mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
  5562. mcp->mb[1] = LSW(addr);
  5563. mcp->mb[2] = MSW(req_dma);
  5564. mcp->mb[3] = LSW(req_dma);
  5565. mcp->mb[4] = MSW(size);
  5566. mcp->mb[5] = LSW(size);
  5567. mcp->mb[6] = MSW(MSD(req_dma));
  5568. mcp->mb[7] = LSW(MSD(req_dma));
  5569. mcp->mb[8] = MSW(addr);
  5570. /* Setting RAM ID to valid */
  5571. /* For MCTP RAM ID is 0x40 */
  5572. mcp->mb[10] = BIT_7 | 0x40;
  5573. mcp->out_mb |= MBX_10|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|
  5574. MBX_0;
  5575. mcp->in_mb = MBX_0;
  5576. mcp->tov = MBX_TOV_SECONDS;
  5577. mcp->flags = 0;
  5578. rval = qla2x00_mailbox_command(vha, mcp);
  5579. if (rval != QLA_SUCCESS) {
  5580. ql_dbg(ql_dbg_mbx, vha, 0x114e,
  5581. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  5582. } else {
  5583. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x114d,
  5584. "Done %s.\n", __func__);
  5585. }
  5586. return rval;
  5587. }
  5588. int
  5589. qla26xx_dport_diagnostics(scsi_qla_host_t *vha,
  5590. void *dd_buf, uint size, uint options)
  5591. {
  5592. int rval;
  5593. mbx_cmd_t mc;
  5594. mbx_cmd_t *mcp = &mc;
  5595. dma_addr_t dd_dma;
  5596. if (!IS_QLA83XX(vha->hw) && !IS_QLA27XX(vha->hw) &&
  5597. !IS_QLA28XX(vha->hw))
  5598. return QLA_FUNCTION_FAILED;
  5599. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x119f,
  5600. "Entered %s.\n", __func__);
  5601. dd_dma = dma_map_single(&vha->hw->pdev->dev,
  5602. dd_buf, size, DMA_FROM_DEVICE);
  5603. if (dma_mapping_error(&vha->hw->pdev->dev, dd_dma)) {
  5604. ql_log(ql_log_warn, vha, 0x1194, "Failed to map dma buffer.\n");
  5605. return QLA_MEMORY_ALLOC_FAILED;
  5606. }
  5607. memset(dd_buf, 0, size);
  5608. mcp->mb[0] = MBC_DPORT_DIAGNOSTICS;
  5609. mcp->mb[1] = options;
  5610. mcp->mb[2] = MSW(LSD(dd_dma));
  5611. mcp->mb[3] = LSW(LSD(dd_dma));
  5612. mcp->mb[6] = MSW(MSD(dd_dma));
  5613. mcp->mb[7] = LSW(MSD(dd_dma));
  5614. mcp->mb[8] = size;
  5615. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  5616. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  5617. mcp->buf_size = size;
  5618. mcp->flags = MBX_DMA_IN;
  5619. mcp->tov = MBX_TOV_SECONDS * 4;
  5620. rval = qla2x00_mailbox_command(vha, mcp);
  5621. if (rval != QLA_SUCCESS) {
  5622. ql_dbg(ql_dbg_mbx, vha, 0x1195, "Failed=%x.\n", rval);
  5623. } else {
  5624. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1196,
  5625. "Done %s.\n", __func__);
  5626. }
  5627. dma_unmap_single(&vha->hw->pdev->dev, dd_dma,
  5628. size, DMA_FROM_DEVICE);
  5629. return rval;
  5630. }
  5631. int
  5632. qla26xx_dport_diagnostics_v2(scsi_qla_host_t *vha,
  5633. struct qla_dport_diag_v2 *dd, mbx_cmd_t *mcp)
  5634. {
  5635. int rval;
  5636. dma_addr_t dd_dma;
  5637. uint size = sizeof(dd->buf);
  5638. uint16_t options = dd->options;
  5639. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x119f,
  5640. "Entered %s.\n", __func__);
  5641. dd_dma = dma_map_single(&vha->hw->pdev->dev,
  5642. dd->buf, size, DMA_FROM_DEVICE);
  5643. if (dma_mapping_error(&vha->hw->pdev->dev, dd_dma)) {
  5644. ql_log(ql_log_warn, vha, 0x1194,
  5645. "Failed to map dma buffer.\n");
  5646. return QLA_MEMORY_ALLOC_FAILED;
  5647. }
  5648. memset(dd->buf, 0, size);
  5649. mcp->mb[0] = MBC_DPORT_DIAGNOSTICS;
  5650. mcp->mb[1] = options;
  5651. mcp->mb[2] = MSW(LSD(dd_dma));
  5652. mcp->mb[3] = LSW(LSD(dd_dma));
  5653. mcp->mb[6] = MSW(MSD(dd_dma));
  5654. mcp->mb[7] = LSW(MSD(dd_dma));
  5655. mcp->mb[8] = size;
  5656. mcp->out_mb = MBX_8 | MBX_7 | MBX_6 | MBX_3 | MBX_2 | MBX_1 | MBX_0;
  5657. mcp->in_mb = MBX_3 | MBX_2 | MBX_1 | MBX_0;
  5658. mcp->buf_size = size;
  5659. mcp->flags = MBX_DMA_IN;
  5660. mcp->tov = MBX_TOV_SECONDS * 4;
  5661. rval = qla2x00_mailbox_command(vha, mcp);
  5662. if (rval != QLA_SUCCESS) {
  5663. ql_dbg(ql_dbg_mbx, vha, 0x1195, "Failed=%x.\n", rval);
  5664. } else {
  5665. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1196,
  5666. "Done %s.\n", __func__);
  5667. }
  5668. dma_unmap_single(&vha->hw->pdev->dev, dd_dma, size, DMA_FROM_DEVICE);
  5669. return rval;
  5670. }
  5671. static void qla2x00_async_mb_sp_done(srb_t *sp, int res)
  5672. {
  5673. sp->u.iocb_cmd.u.mbx.rc = res;
  5674. complete(&sp->u.iocb_cmd.u.mbx.comp);
  5675. /* don't free sp here. Let the caller do the free */
  5676. }
  5677. /*
  5678. * This mailbox uses the iocb interface to send MB command.
  5679. * This allows non-critial (non chip setup) command to go
  5680. * out in parrallel.
  5681. */
  5682. int qla24xx_send_mb_cmd(struct scsi_qla_host *vha, mbx_cmd_t *mcp)
  5683. {
  5684. int rval = QLA_FUNCTION_FAILED;
  5685. srb_t *sp;
  5686. struct srb_iocb *c;
  5687. if (!vha->hw->flags.fw_started)
  5688. goto done;
  5689. /* ref: INIT */
  5690. sp = qla2x00_get_sp(vha, NULL, GFP_KERNEL);
  5691. if (!sp)
  5692. goto done;
  5693. c = &sp->u.iocb_cmd;
  5694. init_completion(&c->u.mbx.comp);
  5695. sp->type = SRB_MB_IOCB;
  5696. sp->name = mb_to_str(mcp->mb[0]);
  5697. qla2x00_init_async_sp(sp, qla2x00_get_async_timeout(vha) + 2,
  5698. qla2x00_async_mb_sp_done);
  5699. memcpy(sp->u.iocb_cmd.u.mbx.out_mb, mcp->mb, SIZEOF_IOCB_MB_REG);
  5700. rval = qla2x00_start_sp(sp);
  5701. if (rval != QLA_SUCCESS) {
  5702. ql_dbg(ql_dbg_mbx, vha, 0x1018,
  5703. "%s: %s Failed submission. %x.\n",
  5704. __func__, sp->name, rval);
  5705. goto done_free_sp;
  5706. }
  5707. ql_dbg(ql_dbg_mbx, vha, 0x113f, "MB:%s hndl %x submitted\n",
  5708. sp->name, sp->handle);
  5709. wait_for_completion(&c->u.mbx.comp);
  5710. memcpy(mcp->mb, sp->u.iocb_cmd.u.mbx.in_mb, SIZEOF_IOCB_MB_REG);
  5711. rval = c->u.mbx.rc;
  5712. switch (rval) {
  5713. case QLA_FUNCTION_TIMEOUT:
  5714. ql_dbg(ql_dbg_mbx, vha, 0x1140, "%s: %s Timeout. %x.\n",
  5715. __func__, sp->name, rval);
  5716. break;
  5717. case QLA_SUCCESS:
  5718. ql_dbg(ql_dbg_mbx, vha, 0x119d, "%s: %s done.\n",
  5719. __func__, sp->name);
  5720. break;
  5721. default:
  5722. ql_dbg(ql_dbg_mbx, vha, 0x119e, "%s: %s Failed. %x.\n",
  5723. __func__, sp->name, rval);
  5724. break;
  5725. }
  5726. done_free_sp:
  5727. /* ref: INIT */
  5728. kref_put(&sp->cmd_kref, qla2x00_sp_release);
  5729. done:
  5730. return rval;
  5731. }
  5732. /*
  5733. * qla24xx_gpdb_wait
  5734. * NOTE: Do not call this routine from DPC thread
  5735. */
  5736. int qla24xx_gpdb_wait(struct scsi_qla_host *vha, fc_port_t *fcport, u8 opt)
  5737. {
  5738. int rval = QLA_FUNCTION_FAILED;
  5739. dma_addr_t pd_dma;
  5740. struct port_database_24xx *pd;
  5741. struct qla_hw_data *ha = vha->hw;
  5742. mbx_cmd_t mc;
  5743. if (!vha->hw->flags.fw_started)
  5744. goto done;
  5745. pd = dma_pool_zalloc(ha->s_dma_pool, GFP_KERNEL, &pd_dma);
  5746. if (pd == NULL) {
  5747. ql_log(ql_log_warn, vha, 0xd047,
  5748. "Failed to allocate port database structure.\n");
  5749. goto done_free_sp;
  5750. }
  5751. memset(&mc, 0, sizeof(mc));
  5752. mc.mb[0] = MBC_GET_PORT_DATABASE;
  5753. mc.mb[1] = fcport->loop_id;
  5754. mc.mb[2] = MSW(pd_dma);
  5755. mc.mb[3] = LSW(pd_dma);
  5756. mc.mb[6] = MSW(MSD(pd_dma));
  5757. mc.mb[7] = LSW(MSD(pd_dma));
  5758. mc.mb[9] = vha->vp_idx;
  5759. mc.mb[10] = opt;
  5760. rval = qla24xx_send_mb_cmd(vha, &mc);
  5761. if (rval != QLA_SUCCESS) {
  5762. ql_dbg(ql_dbg_mbx, vha, 0x1193,
  5763. "%s: %8phC fail\n", __func__, fcport->port_name);
  5764. goto done_free_sp;
  5765. }
  5766. rval = __qla24xx_parse_gpdb(vha, fcport, pd);
  5767. ql_dbg(ql_dbg_mbx, vha, 0x1197, "%s: %8phC done\n",
  5768. __func__, fcport->port_name);
  5769. done_free_sp:
  5770. if (pd)
  5771. dma_pool_free(ha->s_dma_pool, pd, pd_dma);
  5772. done:
  5773. return rval;
  5774. }
  5775. int __qla24xx_parse_gpdb(struct scsi_qla_host *vha, fc_port_t *fcport,
  5776. struct port_database_24xx *pd)
  5777. {
  5778. int rval = QLA_SUCCESS;
  5779. uint64_t zero = 0;
  5780. u8 current_login_state, last_login_state;
  5781. if (NVME_TARGET(vha->hw, fcport)) {
  5782. current_login_state = pd->current_login_state >> 4;
  5783. last_login_state = pd->last_login_state >> 4;
  5784. } else {
  5785. current_login_state = pd->current_login_state & 0xf;
  5786. last_login_state = pd->last_login_state & 0xf;
  5787. }
  5788. /* Check for logged in state. */
  5789. if (current_login_state != PDS_PRLI_COMPLETE) {
  5790. ql_dbg(ql_dbg_mbx, vha, 0x119a,
  5791. "Unable to verify login-state (%x/%x) for loop_id %x.\n",
  5792. current_login_state, last_login_state, fcport->loop_id);
  5793. rval = QLA_FUNCTION_FAILED;
  5794. goto gpd_error_out;
  5795. }
  5796. if (fcport->loop_id == FC_NO_LOOP_ID ||
  5797. (memcmp(fcport->port_name, (uint8_t *)&zero, 8) &&
  5798. memcmp(fcport->port_name, pd->port_name, 8))) {
  5799. /* We lost the device mid way. */
  5800. rval = QLA_NOT_LOGGED_IN;
  5801. goto gpd_error_out;
  5802. }
  5803. /* Names are little-endian. */
  5804. memcpy(fcport->node_name, pd->node_name, WWN_SIZE);
  5805. memcpy(fcport->port_name, pd->port_name, WWN_SIZE);
  5806. /* Get port_id of device. */
  5807. fcport->d_id.b.domain = pd->port_id[0];
  5808. fcport->d_id.b.area = pd->port_id[1];
  5809. fcport->d_id.b.al_pa = pd->port_id[2];
  5810. fcport->d_id.b.rsvd_1 = 0;
  5811. ql_dbg(ql_dbg_disc, vha, 0x2062,
  5812. "%8phC SVC Param w3 %02x%02x",
  5813. fcport->port_name,
  5814. pd->prli_svc_param_word_3[1],
  5815. pd->prli_svc_param_word_3[0]);
  5816. if (NVME_TARGET(vha->hw, fcport)) {
  5817. fcport->port_type = FCT_NVME;
  5818. if ((pd->prli_svc_param_word_3[0] & BIT_5) == 0)
  5819. fcport->port_type |= FCT_NVME_INITIATOR;
  5820. if ((pd->prli_svc_param_word_3[0] & BIT_4) == 0)
  5821. fcport->port_type |= FCT_NVME_TARGET;
  5822. if ((pd->prli_svc_param_word_3[0] & BIT_3) == 0)
  5823. fcport->port_type |= FCT_NVME_DISCOVERY;
  5824. } else {
  5825. /* If not target must be initiator or unknown type. */
  5826. if ((pd->prli_svc_param_word_3[0] & BIT_4) == 0)
  5827. fcport->port_type = FCT_INITIATOR;
  5828. else
  5829. fcport->port_type = FCT_TARGET;
  5830. }
  5831. /* Passback COS information. */
  5832. fcport->supported_classes = (pd->flags & PDF_CLASS_2) ?
  5833. FC_COS_CLASS2 : FC_COS_CLASS3;
  5834. if (pd->prli_svc_param_word_3[0] & BIT_7) {
  5835. fcport->flags |= FCF_CONF_COMP_SUPPORTED;
  5836. fcport->conf_compl_supported = 1;
  5837. }
  5838. gpd_error_out:
  5839. return rval;
  5840. }
  5841. /*
  5842. * qla24xx_gidlist__wait
  5843. * NOTE: don't call this routine from DPC thread.
  5844. */
  5845. int qla24xx_gidlist_wait(struct scsi_qla_host *vha,
  5846. void *id_list, dma_addr_t id_list_dma, uint16_t *entries)
  5847. {
  5848. int rval = QLA_FUNCTION_FAILED;
  5849. mbx_cmd_t mc;
  5850. if (!vha->hw->flags.fw_started)
  5851. goto done;
  5852. memset(&mc, 0, sizeof(mc));
  5853. mc.mb[0] = MBC_GET_ID_LIST;
  5854. mc.mb[2] = MSW(id_list_dma);
  5855. mc.mb[3] = LSW(id_list_dma);
  5856. mc.mb[6] = MSW(MSD(id_list_dma));
  5857. mc.mb[7] = LSW(MSD(id_list_dma));
  5858. mc.mb[8] = 0;
  5859. mc.mb[9] = vha->vp_idx;
  5860. rval = qla24xx_send_mb_cmd(vha, &mc);
  5861. if (rval != QLA_SUCCESS) {
  5862. ql_dbg(ql_dbg_mbx, vha, 0x119b,
  5863. "%s: fail\n", __func__);
  5864. } else {
  5865. *entries = mc.mb[1];
  5866. ql_dbg(ql_dbg_mbx, vha, 0x119c,
  5867. "%s: done\n", __func__);
  5868. }
  5869. done:
  5870. return rval;
  5871. }
  5872. int qla27xx_set_zio_threshold(scsi_qla_host_t *vha, uint16_t value)
  5873. {
  5874. int rval;
  5875. mbx_cmd_t mc;
  5876. mbx_cmd_t *mcp = &mc;
  5877. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1200,
  5878. "Entered %s\n", __func__);
  5879. memset(mcp->mb, 0 , sizeof(mcp->mb));
  5880. mcp->mb[0] = MBC_GET_SET_ZIO_THRESHOLD;
  5881. mcp->mb[1] = 1;
  5882. mcp->mb[2] = value;
  5883. mcp->out_mb = MBX_2 | MBX_1 | MBX_0;
  5884. mcp->in_mb = MBX_2 | MBX_0;
  5885. mcp->tov = MBX_TOV_SECONDS;
  5886. mcp->flags = 0;
  5887. rval = qla2x00_mailbox_command(vha, mcp);
  5888. ql_dbg(ql_dbg_mbx, vha, 0x1201, "%s %x\n",
  5889. (rval != QLA_SUCCESS) ? "Failed" : "Done", rval);
  5890. return rval;
  5891. }
  5892. int qla27xx_get_zio_threshold(scsi_qla_host_t *vha, uint16_t *value)
  5893. {
  5894. int rval;
  5895. mbx_cmd_t mc;
  5896. mbx_cmd_t *mcp = &mc;
  5897. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1203,
  5898. "Entered %s\n", __func__);
  5899. memset(mcp->mb, 0, sizeof(mcp->mb));
  5900. mcp->mb[0] = MBC_GET_SET_ZIO_THRESHOLD;
  5901. mcp->mb[1] = 0;
  5902. mcp->out_mb = MBX_1 | MBX_0;
  5903. mcp->in_mb = MBX_2 | MBX_0;
  5904. mcp->tov = MBX_TOV_SECONDS;
  5905. mcp->flags = 0;
  5906. rval = qla2x00_mailbox_command(vha, mcp);
  5907. if (rval == QLA_SUCCESS)
  5908. *value = mc.mb[2];
  5909. ql_dbg(ql_dbg_mbx, vha, 0x1205, "%s %x\n",
  5910. (rval != QLA_SUCCESS) ? "Failed" : "Done", rval);
  5911. return rval;
  5912. }
  5913. int
  5914. qla2x00_read_sfp_dev(struct scsi_qla_host *vha, char *buf, int count)
  5915. {
  5916. struct qla_hw_data *ha = vha->hw;
  5917. uint16_t iter, addr, offset;
  5918. dma_addr_t phys_addr;
  5919. int rval, c;
  5920. u8 *sfp_data;
  5921. memset(ha->sfp_data, 0, SFP_DEV_SIZE);
  5922. addr = 0xa0;
  5923. phys_addr = ha->sfp_data_dma;
  5924. sfp_data = ha->sfp_data;
  5925. offset = c = 0;
  5926. for (iter = 0; iter < SFP_DEV_SIZE / SFP_BLOCK_SIZE; iter++) {
  5927. if (iter == 4) {
  5928. /* Skip to next device address. */
  5929. addr = 0xa2;
  5930. offset = 0;
  5931. }
  5932. rval = qla2x00_read_sfp(vha, phys_addr, sfp_data,
  5933. addr, offset, SFP_BLOCK_SIZE, BIT_1);
  5934. if (rval != QLA_SUCCESS) {
  5935. ql_log(ql_log_warn, vha, 0x706d,
  5936. "Unable to read SFP data (%x/%x/%x).\n", rval,
  5937. addr, offset);
  5938. return rval;
  5939. }
  5940. if (buf && (c < count)) {
  5941. u16 sz;
  5942. if ((count - c) >= SFP_BLOCK_SIZE)
  5943. sz = SFP_BLOCK_SIZE;
  5944. else
  5945. sz = count - c;
  5946. memcpy(buf, sfp_data, sz);
  5947. buf += SFP_BLOCK_SIZE;
  5948. c += sz;
  5949. }
  5950. phys_addr += SFP_BLOCK_SIZE;
  5951. sfp_data += SFP_BLOCK_SIZE;
  5952. offset += SFP_BLOCK_SIZE;
  5953. }
  5954. return rval;
  5955. }
  5956. int qla24xx_res_count_wait(struct scsi_qla_host *vha,
  5957. uint16_t *out_mb, int out_mb_sz)
  5958. {
  5959. int rval = QLA_FUNCTION_FAILED;
  5960. mbx_cmd_t mc;
  5961. if (!vha->hw->flags.fw_started)
  5962. goto done;
  5963. memset(&mc, 0, sizeof(mc));
  5964. mc.mb[0] = MBC_GET_RESOURCE_COUNTS;
  5965. rval = qla24xx_send_mb_cmd(vha, &mc);
  5966. if (rval != QLA_SUCCESS) {
  5967. ql_dbg(ql_dbg_mbx, vha, 0xffff,
  5968. "%s: fail\n", __func__);
  5969. } else {
  5970. if (out_mb_sz <= SIZEOF_IOCB_MB_REG)
  5971. memcpy(out_mb, mc.mb, out_mb_sz);
  5972. else
  5973. memcpy(out_mb, mc.mb, SIZEOF_IOCB_MB_REG);
  5974. ql_dbg(ql_dbg_mbx, vha, 0xffff,
  5975. "%s: done\n", __func__);
  5976. }
  5977. done:
  5978. return rval;
  5979. }
  5980. int qla28xx_secure_flash_update(scsi_qla_host_t *vha, uint16_t opts,
  5981. uint16_t region, uint32_t len, dma_addr_t sfub_dma_addr,
  5982. uint32_t sfub_len)
  5983. {
  5984. int rval;
  5985. mbx_cmd_t mc;
  5986. mbx_cmd_t *mcp = &mc;
  5987. mcp->mb[0] = MBC_SECURE_FLASH_UPDATE;
  5988. mcp->mb[1] = opts;
  5989. mcp->mb[2] = region;
  5990. mcp->mb[3] = MSW(len);
  5991. mcp->mb[4] = LSW(len);
  5992. mcp->mb[5] = MSW(sfub_dma_addr);
  5993. mcp->mb[6] = LSW(sfub_dma_addr);
  5994. mcp->mb[7] = MSW(MSD(sfub_dma_addr));
  5995. mcp->mb[8] = LSW(MSD(sfub_dma_addr));
  5996. mcp->mb[9] = sfub_len;
  5997. mcp->out_mb =
  5998. MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  5999. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  6000. mcp->tov = MBX_TOV_SECONDS;
  6001. mcp->flags = 0;
  6002. rval = qla2x00_mailbox_command(vha, mcp);
  6003. if (rval != QLA_SUCCESS) {
  6004. ql_dbg(ql_dbg_mbx, vha, 0xffff, "%s(%ld): failed rval 0x%x, %x %x %x",
  6005. __func__, vha->host_no, rval, mcp->mb[0], mcp->mb[1],
  6006. mcp->mb[2]);
  6007. }
  6008. return rval;
  6009. }
  6010. int qla2xxx_write_remote_register(scsi_qla_host_t *vha, uint32_t addr,
  6011. uint32_t data)
  6012. {
  6013. int rval;
  6014. mbx_cmd_t mc;
  6015. mbx_cmd_t *mcp = &mc;
  6016. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e8,
  6017. "Entered %s.\n", __func__);
  6018. mcp->mb[0] = MBC_WRITE_REMOTE_REG;
  6019. mcp->mb[1] = LSW(addr);
  6020. mcp->mb[2] = MSW(addr);
  6021. mcp->mb[3] = LSW(data);
  6022. mcp->mb[4] = MSW(data);
  6023. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  6024. mcp->in_mb = MBX_1|MBX_0;
  6025. mcp->tov = MBX_TOV_SECONDS;
  6026. mcp->flags = 0;
  6027. rval = qla2x00_mailbox_command(vha, mcp);
  6028. if (rval != QLA_SUCCESS) {
  6029. ql_dbg(ql_dbg_mbx, vha, 0x10e9,
  6030. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  6031. } else {
  6032. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ea,
  6033. "Done %s.\n", __func__);
  6034. }
  6035. return rval;
  6036. }
  6037. int qla2xxx_read_remote_register(scsi_qla_host_t *vha, uint32_t addr,
  6038. uint32_t *data)
  6039. {
  6040. int rval;
  6041. mbx_cmd_t mc;
  6042. mbx_cmd_t *mcp = &mc;
  6043. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e8,
  6044. "Entered %s.\n", __func__);
  6045. mcp->mb[0] = MBC_READ_REMOTE_REG;
  6046. mcp->mb[1] = LSW(addr);
  6047. mcp->mb[2] = MSW(addr);
  6048. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  6049. mcp->in_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  6050. mcp->tov = MBX_TOV_SECONDS;
  6051. mcp->flags = 0;
  6052. rval = qla2x00_mailbox_command(vha, mcp);
  6053. *data = (uint32_t)((((uint32_t)mcp->mb[4]) << 16) | mcp->mb[3]);
  6054. if (rval != QLA_SUCCESS) {
  6055. ql_dbg(ql_dbg_mbx, vha, 0x10e9,
  6056. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  6057. } else {
  6058. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ea,
  6059. "Done %s.\n", __func__);
  6060. }
  6061. return rval;
  6062. }
  6063. int
  6064. ql26xx_led_config(scsi_qla_host_t *vha, uint16_t options, uint16_t *led)
  6065. {
  6066. struct qla_hw_data *ha = vha->hw;
  6067. mbx_cmd_t mc;
  6068. mbx_cmd_t *mcp = &mc;
  6069. int rval;
  6070. if (!IS_QLA2031(ha) && !IS_QLA27XX(ha) && !IS_QLA28XX(ha))
  6071. return QLA_FUNCTION_FAILED;
  6072. ql_dbg(ql_dbg_mbx, vha, 0x7070, "Entered %s (options=%x).\n",
  6073. __func__, options);
  6074. mcp->mb[0] = MBC_SET_GET_FC_LED_CONFIG;
  6075. mcp->mb[1] = options;
  6076. mcp->out_mb = MBX_1|MBX_0;
  6077. mcp->in_mb = MBX_1|MBX_0;
  6078. if (options & BIT_0) {
  6079. if (options & BIT_1) {
  6080. mcp->mb[2] = led[2];
  6081. mcp->out_mb |= MBX_2;
  6082. }
  6083. if (options & BIT_2) {
  6084. mcp->mb[3] = led[0];
  6085. mcp->out_mb |= MBX_3;
  6086. }
  6087. if (options & BIT_3) {
  6088. mcp->mb[4] = led[1];
  6089. mcp->out_mb |= MBX_4;
  6090. }
  6091. } else {
  6092. mcp->in_mb |= MBX_4|MBX_3|MBX_2;
  6093. }
  6094. mcp->tov = MBX_TOV_SECONDS;
  6095. mcp->flags = 0;
  6096. rval = qla2x00_mailbox_command(vha, mcp);
  6097. if (rval) {
  6098. ql_dbg(ql_dbg_mbx, vha, 0x7071, "Failed %s %x (mb=%x,%x)\n",
  6099. __func__, rval, mcp->mb[0], mcp->mb[1]);
  6100. return rval;
  6101. }
  6102. if (options & BIT_0) {
  6103. ha->beacon_blink_led = 0;
  6104. ql_dbg(ql_dbg_mbx, vha, 0x7072, "Done %s\n", __func__);
  6105. } else {
  6106. led[2] = mcp->mb[2];
  6107. led[0] = mcp->mb[3];
  6108. led[1] = mcp->mb[4];
  6109. ql_dbg(ql_dbg_mbx, vha, 0x7073, "Done %s (led=%x,%x,%x)\n",
  6110. __func__, led[0], led[1], led[2]);
  6111. }
  6112. return rval;
  6113. }
  6114. /**
  6115. * qla_no_op_mb(): This MB is used to check if FW is still alive and
  6116. * able to generate an interrupt. Otherwise, a timeout will trigger
  6117. * FW dump + reset
  6118. * @vha: host adapter pointer
  6119. * Return: None
  6120. */
  6121. void qla_no_op_mb(struct scsi_qla_host *vha)
  6122. {
  6123. mbx_cmd_t mc;
  6124. mbx_cmd_t *mcp = &mc;
  6125. int rval;
  6126. memset(&mc, 0, sizeof(mc));
  6127. mcp->mb[0] = 0; // noop cmd= 0
  6128. mcp->out_mb = MBX_0;
  6129. mcp->in_mb = MBX_0;
  6130. mcp->tov = 5;
  6131. mcp->flags = 0;
  6132. rval = qla2x00_mailbox_command(vha, mcp);
  6133. if (rval) {
  6134. ql_dbg(ql_dbg_async, vha, 0x7071,
  6135. "Failed %s %x\n", __func__, rval);
  6136. }
  6137. }
  6138. int qla_mailbox_passthru(scsi_qla_host_t *vha,
  6139. uint16_t *mbx_in, uint16_t *mbx_out)
  6140. {
  6141. mbx_cmd_t mc;
  6142. mbx_cmd_t *mcp = &mc;
  6143. int rval = -EINVAL;
  6144. memset(&mc, 0, sizeof(mc));
  6145. /* Receiving all 32 register's contents */
  6146. memcpy(&mcp->mb, (char *)mbx_in, (32 * sizeof(uint16_t)));
  6147. mcp->out_mb = 0xFFFFFFFF;
  6148. mcp->in_mb = 0xFFFFFFFF;
  6149. mcp->tov = MBX_TOV_SECONDS;
  6150. mcp->flags = 0;
  6151. mcp->bufp = NULL;
  6152. rval = qla2x00_mailbox_command(vha, mcp);
  6153. if (rval != QLA_SUCCESS) {
  6154. ql_dbg(ql_dbg_mbx, vha, 0xf0a2,
  6155. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  6156. } else {
  6157. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0xf0a3, "Done %s.\n",
  6158. __func__);
  6159. /* passing all 32 register's contents */
  6160. memcpy(mbx_out, &mcp->mb, 32 * sizeof(uint16_t));
  6161. }
  6162. return rval;
  6163. }